blob: 9f28e184ff0e600dcc404d06a16397a0df5af74f [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080017#include <linux/debugfs.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110025#include <linux/memblock.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000026
27#include <asm/sections.h>
28#include <asm/io.h>
29#include <asm/prom.h>
30#include <asm/pci-bridge.h>
31#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000032#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000033#include <asm/ppc-pci.h>
34#include <asm/opal.h>
35#include <asm/iommu.h>
36#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000037#include <asm/xics.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080038#include <asm/debug.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000039
40#include "powernv.h"
41#include "pci.h"
42
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000043#define define_pe_printk_level(func, kern_level) \
44static int func(const struct pnv_ioda_pe *pe, const char *fmt, ...) \
45{ \
46 struct va_format vaf; \
47 va_list args; \
Gavin Shan490e0782012-10-17 19:53:30 +000048 char pfix[32]; \
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000049 int r; \
50 \
51 va_start(args, fmt); \
52 \
53 vaf.fmt = fmt; \
54 vaf.va = &args; \
55 \
Gavin Shan490e0782012-10-17 19:53:30 +000056 if (pe->pdev) \
57 strlcpy(pfix, dev_name(&pe->pdev->dev), \
58 sizeof(pfix)); \
59 else \
60 sprintf(pfix, "%04x:%02x ", \
61 pci_domain_nr(pe->pbus), \
62 pe->pbus->number); \
63 r = printk(kern_level "pci %s: [PE# %.3d] %pV", \
64 pfix, pe->pe_number, &vaf); \
65 \
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000066 va_end(args); \
67 \
68 return r; \
69} \
70
71define_pe_printk_level(pe_err, KERN_ERR);
72define_pe_printk_level(pe_warn, KERN_WARNING);
73define_pe_printk_level(pe_info, KERN_INFO);
74
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +100075/*
76 * stdcix is only supposed to be used in hypervisor real mode as per
77 * the architecture spec
78 */
79static inline void __raw_rm_writeq(u64 val, volatile void __iomem *paddr)
80{
81 __asm__ __volatile__("stdcix %0,0,%1"
82 : : "r" (val), "r" (paddr) : "memory");
83}
84
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -080085static int pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000086{
87 unsigned long pe;
88
89 do {
90 pe = find_next_zero_bit(phb->ioda.pe_alloc,
91 phb->ioda.total_pe, 0);
92 if (pe >= phb->ioda.total_pe)
93 return IODA_INVALID_PE;
94 } while(test_and_set_bit(pe, phb->ioda.pe_alloc));
95
Gavin Shan4cce9552013-04-25 19:21:00 +000096 phb->ioda.pe_array[pe].phb = phb;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000097 phb->ioda.pe_array[pe].pe_number = pe;
98 return pe;
99}
100
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800101static void pnv_ioda_free_pe(struct pnv_phb *phb, int pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000102{
103 WARN_ON(phb->ioda.pe_array[pe].pdev);
104
105 memset(&phb->ioda.pe_array[pe], 0, sizeof(struct pnv_ioda_pe));
106 clear_bit(pe, phb->ioda.pe_alloc);
107}
108
109/* Currently those 2 are only used when MSIs are enabled, this will change
110 * but in the meantime, we need to protect them to avoid warnings
111 */
112#ifdef CONFIG_PCI_MSI
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800113static struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000114{
115 struct pci_controller *hose = pci_bus_to_host(dev->bus);
116 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000117 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000118
119 if (!pdn)
120 return NULL;
121 if (pdn->pe_number == IODA_INVALID_PE)
122 return NULL;
123 return &phb->ioda.pe_array[pdn->pe_number];
124}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000125#endif /* CONFIG_PCI_MSI */
126
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800127static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000128{
129 struct pci_dev *parent;
130 uint8_t bcomp, dcomp, fcomp;
131 long rc, rid_end, rid;
132
133 /* Bus validation ? */
134 if (pe->pbus) {
135 int count;
136
137 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
138 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
139 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000140 if (pe->flags & PNV_IODA_PE_BUS_ALL)
141 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
142 else
143 count = 1;
144
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000145 switch(count) {
146 case 1: bcomp = OpalPciBusAll; break;
147 case 2: bcomp = OpalPciBus7Bits; break;
148 case 4: bcomp = OpalPciBus6Bits; break;
149 case 8: bcomp = OpalPciBus5Bits; break;
150 case 16: bcomp = OpalPciBus4Bits; break;
151 case 32: bcomp = OpalPciBus3Bits; break;
152 default:
153 pr_err("%s: Number of subordinate busses %d"
154 " unsupported\n",
155 pci_name(pe->pbus->self), count);
156 /* Do an exact match only */
157 bcomp = OpalPciBusAll;
158 }
159 rid_end = pe->rid + (count << 8);
160 } else {
161 parent = pe->pdev->bus->self;
162 bcomp = OpalPciBusAll;
163 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
164 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
165 rid_end = pe->rid + 1;
166 }
167
Gavin Shan631ad692013-11-04 16:32:46 +0800168 /*
169 * Associate PE in PELT. We need add the PE into the
170 * corresponding PELT-V as well. Otherwise, the error
171 * originated from the PE might contribute to other
172 * PEs.
173 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000174 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
175 bcomp, dcomp, fcomp, OPAL_MAP_PE);
176 if (rc) {
177 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
178 return -ENXIO;
179 }
Gavin Shan631ad692013-11-04 16:32:46 +0800180
181 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
182 pe->pe_number, OPAL_ADD_PE_TO_DOMAIN);
183 if (rc)
184 pe_warn(pe, "OPAL error %d adding self to PELTV\n", rc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000185 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
186 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
187
188 /* Add to all parents PELT-V */
189 while (parent) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000190 struct pci_dn *pdn = pci_get_pdn(parent);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000191 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
192 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +0000193 pe->pe_number, OPAL_ADD_PE_TO_DOMAIN);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000194 /* XXX What to do in case of error ? */
195 }
196 parent = parent->bus->self;
197 }
198 /* Setup reverse map */
199 for (rid = pe->rid; rid < rid_end; rid++)
200 phb->ioda.pe_rmap[rid] = pe->pe_number;
201
202 /* Setup one MVTs on IODA1 */
203 if (phb->type == PNV_PHB_IODA1) {
204 pe->mve_number = pe->pe_number;
205 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number,
206 pe->pe_number);
207 if (rc) {
208 pe_err(pe, "OPAL error %ld setting up MVE %d\n",
209 rc, pe->mve_number);
210 pe->mve_number = -1;
211 } else {
212 rc = opal_pci_set_mve_enable(phb->opal_id,
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +0000213 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000214 if (rc) {
215 pe_err(pe, "OPAL error %ld enabling MVE %d\n",
216 rc, pe->mve_number);
217 pe->mve_number = -1;
218 }
219 }
220 } else if (phb->type == PNV_PHB_IODA2)
221 pe->mve_number = 0;
222
223 return 0;
224}
225
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800226static void pnv_ioda_link_pe_by_weight(struct pnv_phb *phb,
227 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000228{
229 struct pnv_ioda_pe *lpe;
230
Gavin Shan7ebdf952012-08-20 03:49:15 +0000231 list_for_each_entry(lpe, &phb->ioda.pe_dma_list, dma_link) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000232 if (lpe->dma_weight < pe->dma_weight) {
Gavin Shan7ebdf952012-08-20 03:49:15 +0000233 list_add_tail(&pe->dma_link, &lpe->dma_link);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000234 return;
235 }
236 }
Gavin Shan7ebdf952012-08-20 03:49:15 +0000237 list_add_tail(&pe->dma_link, &phb->ioda.pe_dma_list);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000238}
239
240static unsigned int pnv_ioda_dma_weight(struct pci_dev *dev)
241{
242 /* This is quite simplistic. The "base" weight of a device
243 * is 10. 0 means no DMA is to be accounted for it.
244 */
245
246 /* If it's a bridge, no DMA */
247 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
248 return 0;
249
250 /* Reduce the weight of slow USB controllers */
251 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
252 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
253 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
254 return 3;
255
256 /* Increase the weight of RAID (includes Obsidian) */
257 if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
258 return 15;
259
260 /* Default */
261 return 10;
262}
263
Gavin Shanfb446ad2012-08-20 03:49:14 +0000264#if 0
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800265static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000266{
267 struct pci_controller *hose = pci_bus_to_host(dev->bus);
268 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000269 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000270 struct pnv_ioda_pe *pe;
271 int pe_num;
272
273 if (!pdn) {
274 pr_err("%s: Device tree node not associated properly\n",
275 pci_name(dev));
276 return NULL;
277 }
278 if (pdn->pe_number != IODA_INVALID_PE)
279 return NULL;
280
281 /* PE#0 has been pre-set */
282 if (dev->bus->number == 0)
283 pe_num = 0;
284 else
285 pe_num = pnv_ioda_alloc_pe(phb);
286 if (pe_num == IODA_INVALID_PE) {
287 pr_warning("%s: Not enough PE# available, disabling device\n",
288 pci_name(dev));
289 return NULL;
290 }
291
292 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
293 * pointer in the PE data structure, both should be destroyed at the
294 * same time. However, this needs to be looked at more closely again
295 * once we actually start removing things (Hotplug, SR-IOV, ...)
296 *
297 * At some point we want to remove the PDN completely anyways
298 */
299 pe = &phb->ioda.pe_array[pe_num];
300 pci_dev_get(dev);
301 pdn->pcidev = dev;
302 pdn->pe_number = pe_num;
303 pe->pdev = dev;
304 pe->pbus = NULL;
305 pe->tce32_seg = -1;
306 pe->mve_number = -1;
307 pe->rid = dev->bus->number << 8 | pdn->devfn;
308
309 pe_info(pe, "Associated device to PE\n");
310
311 if (pnv_ioda_configure_pe(phb, pe)) {
312 /* XXX What do we do here ? */
313 if (pe_num)
314 pnv_ioda_free_pe(phb, pe_num);
315 pdn->pe_number = IODA_INVALID_PE;
316 pe->pdev = NULL;
317 pci_dev_put(dev);
318 return NULL;
319 }
320
321 /* Assign a DMA weight to the device */
322 pe->dma_weight = pnv_ioda_dma_weight(dev);
323 if (pe->dma_weight != 0) {
324 phb->ioda.dma_weight += pe->dma_weight;
325 phb->ioda.dma_pe_count++;
326 }
327
328 /* Link the PE */
329 pnv_ioda_link_pe_by_weight(phb, pe);
330
331 return pe;
332}
Gavin Shanfb446ad2012-08-20 03:49:14 +0000333#endif /* Useful for SRIOV case */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000334
335static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
336{
337 struct pci_dev *dev;
338
339 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000340 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000341
342 if (pdn == NULL) {
343 pr_warn("%s: No device node associated with device !\n",
344 pci_name(dev));
345 continue;
346 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000347 pdn->pcidev = dev;
348 pdn->pe_number = pe->pe_number;
349 pe->dma_weight += pnv_ioda_dma_weight(dev);
Gavin Shanfb446ad2012-08-20 03:49:14 +0000350 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000351 pnv_ioda_setup_same_PE(dev->subordinate, pe);
352 }
353}
354
Gavin Shanfb446ad2012-08-20 03:49:14 +0000355/*
356 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
357 * single PCI bus. Another one that contains the primary PCI bus and its
358 * subordinate PCI devices and buses. The second type of PE is normally
359 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
360 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800361static void pnv_ioda_setup_bus_PE(struct pci_bus *bus, int all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000362{
Gavin Shanfb446ad2012-08-20 03:49:14 +0000363 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000364 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000365 struct pnv_ioda_pe *pe;
366 int pe_num;
367
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000368 pe_num = pnv_ioda_alloc_pe(phb);
369 if (pe_num == IODA_INVALID_PE) {
Gavin Shanfb446ad2012-08-20 03:49:14 +0000370 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
371 __func__, pci_domain_nr(bus), bus->number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000372 return;
373 }
374
375 pe = &phb->ioda.pe_array[pe_num];
Gavin Shanfb446ad2012-08-20 03:49:14 +0000376 pe->flags = (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000377 pe->pbus = bus;
378 pe->pdev = NULL;
379 pe->tce32_seg = -1;
380 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -0700381 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000382 pe->dma_weight = 0;
383
Gavin Shanfb446ad2012-08-20 03:49:14 +0000384 if (all)
385 pe_info(pe, "Secondary bus %d..%d associated with PE#%d\n",
386 bus->busn_res.start, bus->busn_res.end, pe_num);
387 else
388 pe_info(pe, "Secondary bus %d associated with PE#%d\n",
389 bus->busn_res.start, pe_num);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000390
391 if (pnv_ioda_configure_pe(phb, pe)) {
392 /* XXX What do we do here ? */
393 if (pe_num)
394 pnv_ioda_free_pe(phb, pe_num);
395 pe->pbus = NULL;
396 return;
397 }
398
399 /* Associate it with all child devices */
400 pnv_ioda_setup_same_PE(bus, pe);
401
Gavin Shan7ebdf952012-08-20 03:49:15 +0000402 /* Put PE to the list */
403 list_add_tail(&pe->list, &phb->ioda.pe_list);
404
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000405 /* Account for one DMA PE if at least one DMA capable device exist
406 * below the bridge
407 */
408 if (pe->dma_weight != 0) {
409 phb->ioda.dma_weight += pe->dma_weight;
410 phb->ioda.dma_pe_count++;
411 }
412
413 /* Link the PE */
414 pnv_ioda_link_pe_by_weight(phb, pe);
415}
416
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800417static void pnv_ioda_setup_PEs(struct pci_bus *bus)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000418{
419 struct pci_dev *dev;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000420
421 pnv_ioda_setup_bus_PE(bus, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000422
423 list_for_each_entry(dev, &bus->devices, bus_list) {
Gavin Shanfb446ad2012-08-20 03:49:14 +0000424 if (dev->subordinate) {
425 if (pci_pcie_type(dev) == PCI_EXP_TYPE_PCI_BRIDGE)
426 pnv_ioda_setup_bus_PE(dev->subordinate, 1);
427 else
428 pnv_ioda_setup_PEs(dev->subordinate);
429 }
430 }
431}
432
433/*
434 * Configure PEs so that the downstream PCI buses and devices
435 * could have their associated PE#. Unfortunately, we didn't
436 * figure out the way to identify the PLX bridge yet. So we
437 * simply put the PCI bus and the subordinate behind the root
438 * port to PE# here. The game rule here is expected to be changed
439 * as soon as we can detected PLX bridge correctly.
440 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800441static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +0000442{
443 struct pci_controller *hose, *tmp;
444
445 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
446 pnv_ioda_setup_PEs(hose->bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000447 }
448}
449
Gavin Shan959c9bd2013-04-25 19:21:02 +0000450static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000451{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000452 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +0000453 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000454
Gavin Shan959c9bd2013-04-25 19:21:02 +0000455 /*
456 * The function can be called while the PE#
457 * hasn't been assigned. Do nothing for the
458 * case.
459 */
460 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
461 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000462
Gavin Shan959c9bd2013-04-25 19:21:02 +0000463 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +1100464 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Wei Yang3f28c5a2014-04-23 10:26:32 +0800465 set_iommu_table_base(&pdev->dev, &pe->tce32_table);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000466}
467
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +1100468static int pnv_pci_ioda_dma_set_mask(struct pnv_phb *phb,
469 struct pci_dev *pdev, u64 dma_mask)
470{
471 struct pci_dn *pdn = pci_get_pdn(pdev);
472 struct pnv_ioda_pe *pe;
473 uint64_t top;
474 bool bypass = false;
475
476 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
477 return -ENODEV;;
478
479 pe = &phb->ioda.pe_array[pdn->pe_number];
480 if (pe->tce_bypass_enabled) {
481 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
482 bypass = (dma_mask >= top);
483 }
484
485 if (bypass) {
486 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
487 set_dma_ops(&pdev->dev, &dma_direct_ops);
488 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
489 } else {
490 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
491 set_dma_ops(&pdev->dev, &dma_iommu_ops);
492 set_iommu_table_base(&pdev->dev, &pe->tce32_table);
493 }
494 return 0;
495}
496
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +1000497static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe, struct pci_bus *bus)
498{
499 struct pci_dev *dev;
500
501 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyd905c5d2013-11-21 17:43:14 +1100502 set_iommu_table_base_and_group(&dev->dev, &pe->tce32_table);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +1000503 if (dev->subordinate)
504 pnv_ioda_setup_bus_dma(pe, dev->subordinate);
505 }
506}
507
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000508static void pnv_pci_ioda1_tce_invalidate(struct pnv_ioda_pe *pe,
509 struct iommu_table *tbl,
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100510 __be64 *startp, __be64 *endp, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +0000511{
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100512 __be64 __iomem *invalidate = rm ?
513 (__be64 __iomem *)pe->tce_inval_reg_phys :
514 (__be64 __iomem *)tbl->it_index;
Gavin Shan4cce9552013-04-25 19:21:00 +0000515 unsigned long start, end, inc;
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +1000516 const unsigned shift = tbl->it_page_shift;
Gavin Shan4cce9552013-04-25 19:21:00 +0000517
518 start = __pa(startp);
519 end = __pa(endp);
520
521 /* BML uses this case for p6/p7/galaxy2: Shift addr and put in node */
522 if (tbl->it_busno) {
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +1000523 start <<= shift;
524 end <<= shift;
525 inc = 128ull << shift;
Gavin Shan4cce9552013-04-25 19:21:00 +0000526 start |= tbl->it_busno;
527 end |= tbl->it_busno;
528 } else if (tbl->it_type & TCE_PCI_SWINV_PAIR) {
529 /* p7ioc-style invalidation, 2 TCEs per write */
530 start |= (1ull << 63);
531 end |= (1ull << 63);
532 inc = 16;
533 } else {
534 /* Default (older HW) */
535 inc = 128;
536 }
537
538 end |= inc - 1; /* round up end to be different than start */
539
540 mb(); /* Ensure above stores are visible */
541 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000542 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100543 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000544 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100545 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +0000546 start += inc;
547 }
548
549 /*
550 * The iommu layer will do another mb() for us on build()
551 * and we don't care on free()
552 */
553}
554
555static void pnv_pci_ioda2_tce_invalidate(struct pnv_ioda_pe *pe,
556 struct iommu_table *tbl,
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100557 __be64 *startp, __be64 *endp, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +0000558{
559 unsigned long start, end, inc;
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100560 __be64 __iomem *invalidate = rm ?
561 (__be64 __iomem *)pe->tce_inval_reg_phys :
562 (__be64 __iomem *)tbl->it_index;
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +1000563 const unsigned shift = tbl->it_page_shift;
Gavin Shan4cce9552013-04-25 19:21:00 +0000564
565 /* We'll invalidate DMA address in PE scope */
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +1000566 start = 0x2ull << 60;
Gavin Shan4cce9552013-04-25 19:21:00 +0000567 start |= (pe->pe_number & 0xFF);
568 end = start;
569
570 /* Figure out the start, end and step */
571 inc = tbl->it_offset + (((u64)startp - tbl->it_base) / sizeof(u64));
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +1000572 start |= (inc << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +0000573 inc = tbl->it_offset + (((u64)endp - tbl->it_base) / sizeof(u64));
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +1000574 end |= (inc << shift);
575 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +0000576 mb();
577
578 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000579 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100580 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000581 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100582 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +0000583 start += inc;
584 }
585}
586
587void pnv_pci_ioda_tce_invalidate(struct iommu_table *tbl,
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100588 __be64 *startp, __be64 *endp, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +0000589{
590 struct pnv_ioda_pe *pe = container_of(tbl, struct pnv_ioda_pe,
591 tce32_table);
592 struct pnv_phb *phb = pe->phb;
593
594 if (phb->type == PNV_PHB_IODA1)
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000595 pnv_pci_ioda1_tce_invalidate(pe, tbl, startp, endp, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +0000596 else
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000597 pnv_pci_ioda2_tce_invalidate(pe, tbl, startp, endp, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +0000598}
599
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800600static void pnv_pci_ioda_setup_dma_pe(struct pnv_phb *phb,
601 struct pnv_ioda_pe *pe, unsigned int base,
602 unsigned int segs)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000603{
604
605 struct page *tce_mem = NULL;
606 const __be64 *swinvp;
607 struct iommu_table *tbl;
608 unsigned int i;
609 int64_t rc;
610 void *addr;
611
612 /* 256M DMA window, 4K TCE pages, 8 bytes TCE */
613#define TCE32_TABLE_SIZE ((0x10000000 / 0x1000) * 8)
614
615 /* XXX FIXME: Handle 64-bit only DMA devices */
616 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
617 /* XXX FIXME: Allocate multi-level tables on PHB3 */
618
619 /* We shouldn't already have a 32-bit DMA associated */
620 if (WARN_ON(pe->tce32_seg >= 0))
621 return;
622
623 /* Grab a 32-bit TCE table */
624 pe->tce32_seg = base;
625 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
626 (base << 28), ((base + segs) << 28) - 1);
627
628 /* XXX Currently, we allocate one big contiguous table for the
629 * TCEs. We only really need one chunk per 256M of TCE space
630 * (ie per segment) but that's an optimization for later, it
631 * requires some added smarts with our get/put_tce implementation
632 */
633 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
634 get_order(TCE32_TABLE_SIZE * segs));
635 if (!tce_mem) {
636 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
637 goto fail;
638 }
639 addr = page_address(tce_mem);
640 memset(addr, 0, TCE32_TABLE_SIZE * segs);
641
642 /* Configure HW */
643 for (i = 0; i < segs; i++) {
644 rc = opal_pci_map_pe_dma_window(phb->opal_id,
645 pe->pe_number,
646 base + i, 1,
647 __pa(addr) + TCE32_TABLE_SIZE * i,
648 TCE32_TABLE_SIZE, 0x1000);
649 if (rc) {
650 pe_err(pe, " Failed to configure 32-bit TCE table,"
651 " err %ld\n", rc);
652 goto fail;
653 }
654 }
655
656 /* Setup linux iommu table */
657 tbl = &pe->tce32_table;
658 pnv_pci_setup_iommu_table(tbl, addr, TCE32_TABLE_SIZE * segs,
Alexey Kardashevskiy8fa5d452014-06-06 18:44:03 +1000659 base << 28, IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000660
661 /* OPAL variant of P7IOC SW invalidated TCEs */
662 swinvp = of_get_property(phb->hose->dn, "ibm,opal-tce-kill", NULL);
663 if (swinvp) {
664 /* We need a couple more fields -- an address and a data
665 * to or. Since the bus is only printed out on table free
666 * errors, and on the first pass the data will be a relative
667 * bus number, print that out instead.
668 */
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000669 pe->tce_inval_reg_phys = be64_to_cpup(swinvp);
670 tbl->it_index = (unsigned long)ioremap(pe->tce_inval_reg_phys,
671 8);
Gavin Shan65fd7662014-04-24 18:00:28 +1000672 tbl->it_type |= (TCE_PCI_SWINV_CREATE |
673 TCE_PCI_SWINV_FREE |
674 TCE_PCI_SWINV_PAIR);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000675 }
676 iommu_init_table(tbl, phb->hose->node);
Gavin Shane9bc03f2014-04-24 18:00:29 +1000677 iommu_register_group(tbl, phb->hose->global_number, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000678
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +1000679 if (pe->pdev)
Alexey Kardashevskiyd905c5d2013-11-21 17:43:14 +1100680 set_iommu_table_base_and_group(&pe->pdev->dev, tbl);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +1000681 else
682 pnv_ioda_setup_bus_dma(pe, pe->pbus);
683
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000684 return;
685 fail:
686 /* XXX Failure: Try to fallback to 64-bit only ? */
687 if (pe->tce32_seg >= 0)
688 pe->tce32_seg = -1;
689 if (tce_mem)
690 __free_pages(tce_mem, get_order(TCE32_TABLE_SIZE * segs));
691}
692
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +1100693static void pnv_pci_ioda2_set_bypass(struct iommu_table *tbl, bool enable)
694{
695 struct pnv_ioda_pe *pe = container_of(tbl, struct pnv_ioda_pe,
696 tce32_table);
697 uint16_t window_id = (pe->pe_number << 1 ) + 1;
698 int64_t rc;
699
700 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
701 if (enable) {
702 phys_addr_t top = memblock_end_of_DRAM();
703
704 top = roundup_pow_of_two(top);
705 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
706 pe->pe_number,
707 window_id,
708 pe->tce_bypass_base,
709 top);
710 } else {
711 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
712 pe->pe_number,
713 window_id,
714 pe->tce_bypass_base,
715 0);
716
717 /*
718 * We might want to reset the DMA ops of all devices on
719 * this PE. However in theory, that shouldn't be necessary
720 * as this is used for VFIO/KVM pass-through and the device
721 * hasn't yet been returned to its kernel driver
722 */
723 }
724 if (rc)
725 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
726 else
727 pe->tce_bypass_enabled = enable;
728}
729
730static void pnv_pci_ioda2_setup_bypass_pe(struct pnv_phb *phb,
731 struct pnv_ioda_pe *pe)
732{
733 /* TVE #1 is selected by PCI address bit 59 */
734 pe->tce_bypass_base = 1ull << 59;
735
736 /* Install set_bypass callback for VFIO */
737 pe->tce32_table.set_bypass = pnv_pci_ioda2_set_bypass;
738
739 /* Enable bypass by default */
740 pnv_pci_ioda2_set_bypass(&pe->tce32_table, true);
741}
742
Gavin Shan373f5652013-04-25 19:21:01 +0000743static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
744 struct pnv_ioda_pe *pe)
745{
746 struct page *tce_mem = NULL;
747 void *addr;
748 const __be64 *swinvp;
749 struct iommu_table *tbl;
750 unsigned int tce_table_size, end;
751 int64_t rc;
752
753 /* We shouldn't already have a 32-bit DMA associated */
754 if (WARN_ON(pe->tce32_seg >= 0))
755 return;
756
757 /* The PE will reserve all possible 32-bits space */
758 pe->tce32_seg = 0;
759 end = (1 << ilog2(phb->ioda.m32_pci_base));
760 tce_table_size = (end / 0x1000) * 8;
761 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
762 end);
763
764 /* Allocate TCE table */
765 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
766 get_order(tce_table_size));
767 if (!tce_mem) {
768 pe_err(pe, "Failed to allocate a 32-bit TCE memory\n");
769 goto fail;
770 }
771 addr = page_address(tce_mem);
772 memset(addr, 0, tce_table_size);
773
774 /*
775 * Map TCE table through TVT. The TVE index is the PE number
776 * shifted by 1 bit for 32-bits DMA space.
777 */
778 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
779 pe->pe_number << 1, 1, __pa(addr),
780 tce_table_size, 0x1000);
781 if (rc) {
782 pe_err(pe, "Failed to configure 32-bit TCE table,"
783 " err %ld\n", rc);
784 goto fail;
785 }
786
787 /* Setup linux iommu table */
788 tbl = &pe->tce32_table;
Alexey Kardashevskiy8fa5d452014-06-06 18:44:03 +1000789 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, 0,
790 IOMMU_PAGE_SHIFT_4K);
Gavin Shan373f5652013-04-25 19:21:01 +0000791
792 /* OPAL variant of PHB3 invalidated TCEs */
793 swinvp = of_get_property(phb->hose->dn, "ibm,opal-tce-kill", NULL);
794 if (swinvp) {
795 /* We need a couple more fields -- an address and a data
796 * to or. Since the bus is only printed out on table free
797 * errors, and on the first pass the data will be a relative
798 * bus number, print that out instead.
799 */
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +1000800 pe->tce_inval_reg_phys = be64_to_cpup(swinvp);
801 tbl->it_index = (unsigned long)ioremap(pe->tce_inval_reg_phys,
802 8);
Gavin Shan65fd7662014-04-24 18:00:28 +1000803 tbl->it_type |= (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE);
Gavin Shan373f5652013-04-25 19:21:01 +0000804 }
805 iommu_init_table(tbl, phb->hose->node);
Gavin Shane9bc03f2014-04-24 18:00:29 +1000806 iommu_register_group(tbl, phb->hose->global_number, pe->pe_number);
Gavin Shan373f5652013-04-25 19:21:01 +0000807
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +1000808 if (pe->pdev)
Alexey Kardashevskiyd905c5d2013-11-21 17:43:14 +1100809 set_iommu_table_base_and_group(&pe->pdev->dev, tbl);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +1000810 else
811 pnv_ioda_setup_bus_dma(pe, pe->pbus);
812
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +1100813 /* Also create a bypass window */
814 pnv_pci_ioda2_setup_bypass_pe(phb, pe);
Gavin Shan373f5652013-04-25 19:21:01 +0000815 return;
816fail:
817 if (pe->tce32_seg >= 0)
818 pe->tce32_seg = -1;
819 if (tce_mem)
820 __free_pages(tce_mem, get_order(tce_table_size));
821}
822
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800823static void pnv_ioda_setup_dma(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000824{
825 struct pci_controller *hose = phb->hose;
826 unsigned int residual, remaining, segs, tw, base;
827 struct pnv_ioda_pe *pe;
828
829 /* If we have more PE# than segments available, hand out one
830 * per PE until we run out and let the rest fail. If not,
831 * then we assign at least one segment per PE, plus more based
832 * on the amount of devices under that PE
833 */
834 if (phb->ioda.dma_pe_count > phb->ioda.tce32_count)
835 residual = 0;
836 else
837 residual = phb->ioda.tce32_count -
838 phb->ioda.dma_pe_count;
839
840 pr_info("PCI: Domain %04x has %ld available 32-bit DMA segments\n",
841 hose->global_number, phb->ioda.tce32_count);
842 pr_info("PCI: %d PE# for a total weight of %d\n",
843 phb->ioda.dma_pe_count, phb->ioda.dma_weight);
844
845 /* Walk our PE list and configure their DMA segments, hand them
846 * out one base segment plus any residual segments based on
847 * weight
848 */
849 remaining = phb->ioda.tce32_count;
850 tw = phb->ioda.dma_weight;
851 base = 0;
Gavin Shan7ebdf952012-08-20 03:49:15 +0000852 list_for_each_entry(pe, &phb->ioda.pe_dma_list, dma_link) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000853 if (!pe->dma_weight)
854 continue;
855 if (!remaining) {
856 pe_warn(pe, "No DMA32 resources available\n");
857 continue;
858 }
859 segs = 1;
860 if (residual) {
861 segs += ((pe->dma_weight * residual) + (tw / 2)) / tw;
862 if (segs > remaining)
863 segs = remaining;
864 }
Gavin Shan373f5652013-04-25 19:21:01 +0000865
866 /*
867 * For IODA2 compliant PHB3, we needn't care about the weight.
868 * The all available 32-bits DMA space will be assigned to
869 * the specific PE.
870 */
871 if (phb->type == PNV_PHB_IODA1) {
872 pe_info(pe, "DMA weight %d, assigned %d DMA32 segments\n",
873 pe->dma_weight, segs);
874 pnv_pci_ioda_setup_dma_pe(phb, pe, base, segs);
875 } else {
876 pe_info(pe, "Assign DMA32 space\n");
877 segs = 0;
878 pnv_pci_ioda2_setup_dma_pe(phb, pe);
879 }
880
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000881 remaining -= segs;
882 base += segs;
883 }
884}
885
886#ifdef CONFIG_PCI_MSI
Gavin Shan137436c2013-04-25 19:20:59 +0000887static void pnv_ioda2_msi_eoi(struct irq_data *d)
888{
889 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
890 struct irq_chip *chip = irq_data_get_irq_chip(d);
891 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
892 ioda.irq_chip);
893 int64_t rc;
894
895 rc = opal_pci_msi_eoi(phb->opal_id, hw_irq);
896 WARN_ON_ONCE(rc);
897
898 icp_native_eoi(d);
899}
900
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000901static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +0000902 unsigned int hwirq, unsigned int virq,
903 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000904{
905 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000906 struct pci_dn *pdn = pci_get_pdn(dev);
Gavin Shan137436c2013-04-25 19:20:59 +0000907 struct irq_data *idata;
908 struct irq_chip *ichip;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000909 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +1000910 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000911 int rc;
912
913 /* No PE assigned ? bail out ... no MSI for you ! */
914 if (pe == NULL)
915 return -ENXIO;
916
917 /* Check if we have an MVE */
918 if (pe->mve_number < 0)
919 return -ENXIO;
920
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000921 /* Force 32-bit MSI on some broken devices */
922 if (pdn && pdn->force_32bit_msi)
923 is_64 = 0;
924
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000925 /* Assign XIVE to PE */
926 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
927 if (rc) {
928 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
929 pci_name(dev), rc, xive_num);
930 return -EIO;
931 }
932
933 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +1000934 __be64 addr64;
935
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000936 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
937 &addr64, &data);
938 if (rc) {
939 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
940 pci_name(dev), rc);
941 return -EIO;
942 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +1000943 msg->address_hi = be64_to_cpu(addr64) >> 32;
944 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000945 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +1000946 __be32 addr32;
947
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000948 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
949 &addr32, &data);
950 if (rc) {
951 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
952 pci_name(dev), rc);
953 return -EIO;
954 }
955 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +1000956 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000957 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +1000958 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000959
Gavin Shan137436c2013-04-25 19:20:59 +0000960 /*
961 * Change the IRQ chip for the MSI interrupts on PHB3.
962 * The corresponding IRQ chip should be populated for
963 * the first time.
964 */
965 if (phb->type == PNV_PHB_IODA2) {
966 if (!phb->ioda.irq_chip_init) {
967 idata = irq_get_irq_data(virq);
968 ichip = irq_data_get_irq_chip(idata);
969 phb->ioda.irq_chip_init = 1;
970 phb->ioda.irq_chip = *ichip;
971 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
972 }
973
974 irq_set_chip(virq, &phb->ioda.irq_chip);
975 }
976
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000977 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
978 " address=%x_%08x data=%x PE# %d\n",
979 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
980 msg->address_hi, msg->address_lo, data, pe->pe_number);
981
982 return 0;
983}
984
985static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
986{
Gavin Shanfb1b55d2013-03-05 21:12:37 +0000987 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000988 const __be32 *prop = of_get_property(phb->hose->dn,
989 "ibm,opal-msi-ranges", NULL);
990 if (!prop) {
991 /* BML Fallback */
992 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
993 }
994 if (!prop)
995 return;
996
997 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +0000998 count = be32_to_cpup(prop + 1);
999 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001000 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
1001 phb->hose->global_number);
1002 return;
1003 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00001004
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001005 phb->msi_setup = pnv_pci_ioda_msi_setup;
1006 phb->msi32_support = 1;
1007 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00001008 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001009}
1010#else
1011static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
1012#endif /* CONFIG_PCI_MSI */
1013
Gavin Shan11685be2012-08-20 03:49:16 +00001014/*
1015 * This function is supposed to be called on basis of PE from top
1016 * to bottom style. So the the I/O or MMIO segment assigned to
1017 * parent PE could be overrided by its child PEs if necessary.
1018 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001019static void pnv_ioda_setup_pe_seg(struct pci_controller *hose,
1020 struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00001021{
1022 struct pnv_phb *phb = hose->private_data;
1023 struct pci_bus_region region;
1024 struct resource *res;
1025 int i, index;
1026 int rc;
1027
1028 /*
1029 * NOTE: We only care PCI bus based PE for now. For PCI
1030 * device based PE, for example SRIOV sensitive VF should
1031 * be figured out later.
1032 */
1033 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
1034
1035 pci_bus_for_each_resource(pe->pbus, res, i) {
1036 if (!res || !res->flags ||
1037 res->start > res->end)
1038 continue;
1039
1040 if (res->flags & IORESOURCE_IO) {
1041 region.start = res->start - phb->ioda.io_pci_base;
1042 region.end = res->end - phb->ioda.io_pci_base;
1043 index = region.start / phb->ioda.io_segsize;
1044
1045 while (index < phb->ioda.total_pe &&
1046 region.start <= region.end) {
1047 phb->ioda.io_segmap[index] = pe->pe_number;
1048 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1049 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
1050 if (rc != OPAL_SUCCESS) {
1051 pr_err("%s: OPAL error %d when mapping IO "
1052 "segment #%d to PE#%d\n",
1053 __func__, rc, index, pe->pe_number);
1054 break;
1055 }
1056
1057 region.start += phb->ioda.io_segsize;
1058 index++;
1059 }
1060 } else if (res->flags & IORESOURCE_MEM) {
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001061 /* WARNING: Assumes M32 is mem region 0 in PHB. We need to
1062 * harden that algorithm when we start supporting M64
1063 */
Gavin Shan11685be2012-08-20 03:49:16 +00001064 region.start = res->start -
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001065 hose->mem_offset[0] -
Gavin Shan11685be2012-08-20 03:49:16 +00001066 phb->ioda.m32_pci_base;
1067 region.end = res->end -
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001068 hose->mem_offset[0] -
Gavin Shan11685be2012-08-20 03:49:16 +00001069 phb->ioda.m32_pci_base;
1070 index = region.start / phb->ioda.m32_segsize;
1071
1072 while (index < phb->ioda.total_pe &&
1073 region.start <= region.end) {
1074 phb->ioda.m32_segmap[index] = pe->pe_number;
1075 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1076 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
1077 if (rc != OPAL_SUCCESS) {
1078 pr_err("%s: OPAL error %d when mapping M32 "
1079 "segment#%d to PE#%d",
1080 __func__, rc, index, pe->pe_number);
1081 break;
1082 }
1083
1084 region.start += phb->ioda.m32_segsize;
1085 index++;
1086 }
1087 }
1088 }
1089}
1090
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001091static void pnv_pci_ioda_setup_seg(void)
Gavin Shan11685be2012-08-20 03:49:16 +00001092{
1093 struct pci_controller *tmp, *hose;
1094 struct pnv_phb *phb;
1095 struct pnv_ioda_pe *pe;
1096
1097 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1098 phb = hose->private_data;
1099 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
1100 pnv_ioda_setup_pe_seg(hose, pe);
1101 }
1102 }
1103}
1104
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001105static void pnv_pci_ioda_setup_DMA(void)
Gavin Shan13395c42012-08-20 03:49:17 +00001106{
1107 struct pci_controller *hose, *tmp;
Gavin Shandb1266c2012-08-20 03:49:18 +00001108 struct pnv_phb *phb;
Gavin Shan13395c42012-08-20 03:49:17 +00001109
1110 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1111 pnv_ioda_setup_dma(hose->private_data);
Gavin Shandb1266c2012-08-20 03:49:18 +00001112
1113 /* Mark the PHB initialization done */
1114 phb = hose->private_data;
1115 phb->initialized = 1;
Gavin Shan13395c42012-08-20 03:49:17 +00001116 }
1117}
1118
Gavin Shan37c367f2013-06-20 18:13:25 +08001119static void pnv_pci_ioda_create_dbgfs(void)
1120{
1121#ifdef CONFIG_DEBUG_FS
1122 struct pci_controller *hose, *tmp;
1123 struct pnv_phb *phb;
1124 char name[16];
1125
1126 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1127 phb = hose->private_data;
1128
1129 sprintf(name, "PCI%04x", hose->global_number);
1130 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
1131 if (!phb->dbgfs)
1132 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
1133 __func__, hose->global_number);
1134 }
1135#endif /* CONFIG_DEBUG_FS */
1136}
1137
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001138static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001139{
1140 pnv_pci_ioda_setup_PEs();
Gavin Shan11685be2012-08-20 03:49:16 +00001141 pnv_pci_ioda_setup_seg();
Gavin Shan13395c42012-08-20 03:49:17 +00001142 pnv_pci_ioda_setup_DMA();
Gavin Shane9cc17d2013-06-20 13:21:14 +08001143
Gavin Shan37c367f2013-06-20 18:13:25 +08001144 pnv_pci_ioda_create_dbgfs();
1145
Gavin Shane9cc17d2013-06-20 13:21:14 +08001146#ifdef CONFIG_EEH
Gavin Shan88b6d142013-06-27 13:46:45 +08001147 eeh_probe_mode_set(EEH_PROBE_MODE_DEV);
Gavin Shane9cc17d2013-06-20 13:21:14 +08001148 eeh_addr_cache_build();
1149 eeh_init();
1150#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00001151}
1152
Gavin Shan271fd032012-09-11 16:59:47 -06001153/*
1154 * Returns the alignment for I/O or memory windows for P2P
1155 * bridges. That actually depends on how PEs are segmented.
1156 * For now, we return I/O or M32 segment size for PE sensitive
1157 * P2P bridges. Otherwise, the default values (4KiB for I/O,
1158 * 1MiB for memory) will be returned.
1159 *
1160 * The current PCI bus might be put into one PE, which was
1161 * create against the parent PCI bridge. For that case, we
1162 * needn't enlarge the alignment so that we can save some
1163 * resources.
1164 */
1165static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
1166 unsigned long type)
1167{
1168 struct pci_dev *bridge;
1169 struct pci_controller *hose = pci_bus_to_host(bus);
1170 struct pnv_phb *phb = hose->private_data;
1171 int num_pci_bridges = 0;
1172
1173 bridge = bus->self;
1174 while (bridge) {
1175 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
1176 num_pci_bridges++;
1177 if (num_pci_bridges >= 2)
1178 return 1;
1179 }
1180
1181 bridge = bridge->bus->self;
1182 }
1183
1184 /* We need support prefetchable memory window later */
1185 if (type & IORESOURCE_MEM)
1186 return phb->ioda.m32_segsize;
1187
1188 return phb->ioda.io_segsize;
1189}
1190
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001191/* Prevent enabling devices for which we couldn't properly
1192 * assign a PE
1193 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001194static int pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001195{
Gavin Shandb1266c2012-08-20 03:49:18 +00001196 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1197 struct pnv_phb *phb = hose->private_data;
1198 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001199
Gavin Shandb1266c2012-08-20 03:49:18 +00001200 /* The function is probably called while the PEs have
1201 * not be created yet. For example, resource reassignment
1202 * during PCI probe period. We just skip the check if
1203 * PEs isn't ready.
1204 */
1205 if (!phb->initialized)
1206 return 0;
1207
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001208 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001209 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1210 return -EINVAL;
Gavin Shandb1266c2012-08-20 03:49:18 +00001211
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001212 return 0;
1213}
1214
1215static u32 pnv_ioda_bdfn_to_pe(struct pnv_phb *phb, struct pci_bus *bus,
1216 u32 devfn)
1217{
1218 return phb->ioda.pe_rmap[(bus->number << 8) | devfn];
1219}
1220
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10001221static void pnv_pci_ioda_shutdown(struct pnv_phb *phb)
1222{
1223 opal_pci_reset(phb->opal_id, OPAL_PCI_IODA_TABLE_RESET,
1224 OPAL_ASSERT_RESET);
1225}
1226
Gavin Shane9cc17d2013-06-20 13:21:14 +08001227void __init pnv_pci_init_ioda_phb(struct device_node *np,
1228 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001229{
1230 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001231 struct pnv_phb *phb;
Gavin Shan81846162013-12-26 09:29:40 +08001232 unsigned long size, m32map_off, pemap_off, iomap_off = 0;
Alistair Popplec681b932013-09-23 12:04:57 +10001233 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001234 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08001235 int len;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001236 u64 phb_id;
1237 void *aux;
1238 long rc;
1239
Gavin Shan58d714e2013-07-31 16:47:00 +08001240 pr_info("Initializing IODA%d OPAL PHB %s\n", ioda_type, np->full_name);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001241
1242 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
1243 if (!prop64) {
1244 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
1245 return;
1246 }
1247 phb_id = be64_to_cpup(prop64);
1248 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
1249
1250 phb = alloc_bootmem(sizeof(struct pnv_phb));
Gavin Shan58d714e2013-07-31 16:47:00 +08001251 if (!phb) {
1252 pr_err(" Out of memory !\n");
1253 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001254 }
Gavin Shan58d714e2013-07-31 16:47:00 +08001255
1256 /* Allocate PCI controller */
1257 memset(phb, 0, sizeof(struct pnv_phb));
1258 phb->hose = hose = pcibios_alloc_controller(np);
1259 if (!phb->hose) {
1260 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001261 np->full_name);
Gavin Shan58d714e2013-07-31 16:47:00 +08001262 free_bootmem((unsigned long)phb, sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001263 return;
1264 }
1265
1266 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08001267 prop32 = of_get_property(np, "bus-range", &len);
1268 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001269 hose->first_busno = be32_to_cpu(prop32[0]);
1270 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08001271 } else {
1272 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
1273 hose->first_busno = 0;
1274 hose->last_busno = 0xff;
1275 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001276 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08001277 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001278 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00001279 phb->type = ioda_type;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001280
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00001281 /* Detect specific models for error handling */
1282 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
1283 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00001284 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00001285 phb->model = PNV_PHB_MODEL_PHB3;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00001286 else
1287 phb->model = PNV_PHB_MODEL_UNKNOWN;
1288
Gavin Shanaa0c0332013-04-25 19:20:57 +00001289 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08001290 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001291
Gavin Shanaa0c0332013-04-25 19:20:57 +00001292 /* Get registers */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001293 phb->regs = of_iomap(np, 0);
1294 if (phb->regs == NULL)
1295 pr_err(" Failed to map registers !\n");
1296
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001297 /* Initialize more IODA stuff */
Gavin Shan36954dc2013-11-04 16:32:47 +08001298 phb->ioda.total_pe = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00001299 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08001300 if (prop32)
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001301 phb->ioda.total_pe = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08001302 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
1303 if (prop32)
1304 phb->ioda.reserved_pe = be32_to_cpup(prop32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001305 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00001306 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001307 phb->ioda.m32_size += 0x10000;
1308
1309 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001310 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001311 phb->ioda.io_size = hose->pci_io_size;
1312 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe;
1313 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
1314
Gavin Shanc35d2a82013-07-31 16:47:04 +08001315 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001316 size = _ALIGN_UP(phb->ioda.total_pe / 8, sizeof(unsigned long));
1317 m32map_off = size;
Gavin Shane47747f2012-08-20 03:49:19 +00001318 size += phb->ioda.total_pe * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08001319 if (phb->type == PNV_PHB_IODA1) {
1320 iomap_off = size;
1321 size += phb->ioda.total_pe * sizeof(phb->ioda.io_segmap[0]);
1322 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001323 pemap_off = size;
1324 size += phb->ioda.total_pe * sizeof(struct pnv_ioda_pe);
1325 aux = alloc_bootmem(size);
1326 memset(aux, 0, size);
1327 phb->ioda.pe_alloc = aux;
1328 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shanc35d2a82013-07-31 16:47:04 +08001329 if (phb->type == PNV_PHB_IODA1)
1330 phb->ioda.io_segmap = aux + iomap_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001331 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan36954dc2013-11-04 16:32:47 +08001332 set_bit(phb->ioda.reserved_pe, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001333
Gavin Shan7ebdf952012-08-20 03:49:15 +00001334 INIT_LIST_HEAD(&phb->ioda.pe_dma_list);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001335 INIT_LIST_HEAD(&phb->ioda.pe_list);
1336
1337 /* Calculate how many 32-bit TCE segments we have */
1338 phb->ioda.tce32_count = phb->ioda.m32_pci_base >> 28;
1339
1340 /* Clear unusable m64 */
1341 hose->mem_resources[1].flags = 0;
1342 hose->mem_resources[1].start = 0;
1343 hose->mem_resources[1].end = 0;
1344 hose->mem_resources[2].flags = 0;
1345 hose->mem_resources[2].start = 0;
1346 hose->mem_resources[2].end = 0;
1347
Gavin Shanaa0c0332013-04-25 19:20:57 +00001348#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001349 rc = opal_pci_set_phb_mem_window(opal->phb_id,
1350 window_type,
1351 window_num,
1352 starting_real_address,
1353 starting_pci_address,
1354 segment_size);
1355#endif
1356
Gavin Shan36954dc2013-11-04 16:32:47 +08001357 pr_info(" %d (%d) PE's M32: 0x%x [segment=0x%x]"
1358 " IO: 0x%x [segment=0x%x]\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001359 phb->ioda.total_pe,
Gavin Shan36954dc2013-11-04 16:32:47 +08001360 phb->ioda.reserved_pe,
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001361 phb->ioda.m32_size, phb->ioda.m32_segsize,
1362 phb->ioda.io_size, phb->ioda.io_segsize);
1363
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001364 phb->hose->ops = &pnv_pci_ops;
Gavin Shane9cc17d2013-06-20 13:21:14 +08001365#ifdef CONFIG_EEH
1366 phb->eeh_ops = &ioda_eeh_ops;
1367#endif
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001368
1369 /* Setup RID -> PE mapping function */
1370 phb->bdfn_to_pe = pnv_ioda_bdfn_to_pe;
1371
1372 /* Setup TCEs */
1373 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001374 phb->dma_set_mask = pnv_pci_ioda_dma_set_mask;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001375
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10001376 /* Setup shutdown function for kexec */
1377 phb->shutdown = pnv_pci_ioda_shutdown;
1378
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001379 /* Setup MSI support */
1380 pnv_pci_init_ioda_msis(phb);
1381
Gavin Shanc40a4212012-08-20 03:49:20 +00001382 /*
1383 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
1384 * to let the PCI core do resource assignment. It's supposed
1385 * that the PCI core will do correct I/O and MMIO alignment
1386 * for the P2P bridge bars so that each PCI bus (excluding
1387 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001388 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00001389 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001390 ppc_md.pcibios_enable_device_hook = pnv_pci_enable_device_hook;
Gavin Shan271fd032012-09-11 16:59:47 -06001391 ppc_md.pcibios_window_alignment = pnv_pci_window_alignment;
Gavin Shand92a2082014-04-24 18:00:24 +10001392 ppc_md.pcibios_reset_secondary_bus = pnv_pci_reset_secondary_bus;
Gavin Shanc40a4212012-08-20 03:49:20 +00001393 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001394
1395 /* Reset IODA tables to a clean state */
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00001396 rc = opal_pci_reset(phb_id, OPAL_PCI_IODA_TABLE_RESET, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001397 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00001398 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10001399
1400 /* If we're running in kdump kerenl, the previous kerenl never
1401 * shutdown PCI devices correctly. We already got IODA table
1402 * cleaned out. So we have to issue PHB reset to stop all PCI
1403 * transactions from previous kerenl.
1404 */
1405 if (is_kdump_kernel()) {
1406 pr_info(" Issue PHB reset ...\n");
1407 ioda_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
1408 ioda_eeh_phb_reset(hose, OPAL_DEASSERT_RESET);
1409 }
Gavin Shanaa0c0332013-04-25 19:20:57 +00001410}
1411
Bjorn Helgaas67975002013-07-02 12:20:03 -06001412void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00001413{
Gavin Shane9cc17d2013-06-20 13:21:14 +08001414 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001415}
1416
1417void __init pnv_pci_init_ioda_hub(struct device_node *np)
1418{
1419 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10001420 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001421 u64 hub_id;
1422
1423 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
1424
1425 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
1426 if (!prop64) {
1427 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
1428 return;
1429 }
1430 hub_id = be64_to_cpup(prop64);
1431 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
1432
1433 /* Count child PHBs */
1434 for_each_child_of_node(np, phbn) {
1435 /* Look for IODA1 PHBs */
1436 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08001437 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001438 }
1439}