blob: 0758b9435358b9f4012e703a2605ad64ef4aff7c [file] [log] [blame]
Ron Mercer5a4faa872006-07-25 00:40:21 -07001/*
2 * QLogic QLA3xxx NIC HBA Driver
3 * Copyright (c) 2003-2006 QLogic Corporation
4 *
5 * See LICENSE.qla3xxx for copyright and licensing details.
6 */
7
Joe Percheseddc5fb2010-07-22 12:33:31 +00008#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9
Ron Mercer5a4faa872006-07-25 00:40:21 -070010#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/kthread.h>
23#include <linux/interrupt.h>
24#include <linux/errno.h>
25#include <linux/ioport.h>
26#include <linux/ip.h>
Ron Mercerbd36b0a2007-01-03 16:26:08 -080027#include <linux/in.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070028#include <linux/if_arp.h>
29#include <linux/if_ether.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/skbuff.h>
34#include <linux/rtnetlink.h>
35#include <linux/if_vlan.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070036#include <linux/delay.h>
37#include <linux/mm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040038#include <linux/prefetch.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070039
40#include "qla3xxx.h"
41
Joe Perchesd7f61772010-07-22 15:36:17 +000042#define DRV_NAME "qla3xxx"
43#define DRV_STRING "QLogic ISP3XXX Network Driver"
rootb08c42b2008-07-31 13:46:08 -070044#define DRV_VERSION "v2.03.00-k5"
Ron Mercer5a4faa872006-07-25 00:40:21 -070045
46static const char ql3xxx_driver_name[] = DRV_NAME;
47static const char ql3xxx_driver_version[] = DRV_VERSION;
48
Joe Percheseddc5fb2010-07-22 12:33:31 +000049#define TIMED_OUT_MSG \
50"Timed out waiting for management port to get free before issuing command\n"
51
Ron Mercer5a4faa872006-07-25 00:40:21 -070052MODULE_AUTHOR("QLogic Corporation");
53MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
54MODULE_LICENSE("GPL");
55MODULE_VERSION(DRV_VERSION);
56
57static const u32 default_msg
58 = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
59 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
60
61static int debug = -1; /* defaults above */
62module_param(debug, int, 0);
63MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
64
65static int msi;
66module_param(msi, int, 0);
67MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
68
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000069static DEFINE_PCI_DEVICE_TABLE(ql3xxx_pci_tbl) = {
Ron Mercer5a4faa872006-07-25 00:40:21 -070070 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
Ron Mercerbd36b0a2007-01-03 16:26:08 -080071 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
Ron Mercer5a4faa872006-07-25 00:40:21 -070072 /* required last entry */
73 {0,}
74};
75
76MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
77
78/*
Ron Mercer3efedf22007-03-26 12:43:52 -070079 * These are the known PHY's which are used
80 */
Joe Perchesd7f61772010-07-22 15:36:17 +000081enum PHY_DEVICE_TYPE {
Ron Mercer3efedf22007-03-26 12:43:52 -070082 PHY_TYPE_UNKNOWN = 0,
83 PHY_VITESSE_VSC8211,
84 PHY_AGERE_ET1011C,
85 MAX_PHY_DEV_TYPES
Joe Perchesd7f61772010-07-22 15:36:17 +000086};
Ron Mercer3efedf22007-03-26 12:43:52 -070087
Joe Perchesd7f61772010-07-22 15:36:17 +000088struct PHY_DEVICE_INFO {
89 const enum PHY_DEVICE_TYPE phyDevice;
90 const u32 phyIdOUI;
91 const u16 phyIdModel;
92 const char *name;
93};
Ron Mercer3efedf22007-03-26 12:43:52 -070094
Joe Perchesd7f61772010-07-22 15:36:17 +000095static const struct PHY_DEVICE_INFO PHY_DEVICES[] = {
96 {PHY_TYPE_UNKNOWN, 0x000000, 0x0, "PHY_TYPE_UNKNOWN"},
97 {PHY_VITESSE_VSC8211, 0x0003f1, 0xb, "PHY_VITESSE_VSC8211"},
98 {PHY_AGERE_ET1011C, 0x00a0bc, 0x1, "PHY_AGERE_ET1011C"},
Ron Mercer3efedf22007-03-26 12:43:52 -070099};
100
101
102/*
Ron Mercer5a4faa872006-07-25 00:40:21 -0700103 * Caller must take hw_lock.
104 */
105static int ql_sem_spinlock(struct ql3_adapter *qdev,
106 u32 sem_mask, u32 sem_bits)
107{
Joe Perchesd7f61772010-07-22 15:36:17 +0000108 struct ql3xxx_port_registers __iomem *port_regs =
109 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700110 u32 value;
111 unsigned int seconds = 3;
112
113 do {
114 writel((sem_mask | sem_bits),
115 &port_regs->CommonRegs.semaphoreReg);
116 value = readl(&port_regs->CommonRegs.semaphoreReg);
117 if ((value & (sem_mask >> 16)) == sem_bits)
118 return 0;
119 ssleep(1);
Joe Perchesd7f61772010-07-22 15:36:17 +0000120 } while (--seconds);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700121 return -1;
122}
123
124static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
125{
Joe Perchesd7f61772010-07-22 15:36:17 +0000126 struct ql3xxx_port_registers __iomem *port_regs =
127 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700128 writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
129 readl(&port_regs->CommonRegs.semaphoreReg);
130}
131
132static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
133{
Joe Perchesd7f61772010-07-22 15:36:17 +0000134 struct ql3xxx_port_registers __iomem *port_regs =
135 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700136 u32 value;
137
138 writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
139 value = readl(&port_regs->CommonRegs.semaphoreReg);
140 return ((value & (sem_mask >> 16)) == sem_bits);
141}
142
143/*
144 * Caller holds hw_lock.
145 */
146static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
147{
148 int i = 0;
149
Joe Percheseddc5fb2010-07-22 12:33:31 +0000150 while (i < 10) {
151 if (i)
152 ssleep(1);
153
154 if (ql_sem_lock(qdev,
155 QL_DRVR_SEM_MASK,
156 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
157 * 2) << 1)) {
158 netdev_printk(KERN_DEBUG, qdev->ndev,
159 "driver lock acquired\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -0700160 return 1;
161 }
162 }
Joe Percheseddc5fb2010-07-22 12:33:31 +0000163
164 netdev_err(qdev->ndev, "Timed out waiting for driver lock...\n");
165 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700166}
167
168static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
169{
Joe Perchesd7f61772010-07-22 15:36:17 +0000170 struct ql3xxx_port_registers __iomem *port_regs =
171 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700172
173 writel(((ISP_CONTROL_NP_MASK << 16) | page),
174 &port_regs->CommonRegs.ispControlStatus);
175 readl(&port_regs->CommonRegs.ispControlStatus);
176 qdev->current_page = page;
177}
178
Joe Perchesd7f61772010-07-22 15:36:17 +0000179static u32 ql_read_common_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700180{
181 u32 value;
182 unsigned long hw_flags;
183
184 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
185 value = readl(reg);
186 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
187
188 return value;
189}
190
Joe Perchesd7f61772010-07-22 15:36:17 +0000191static u32 ql_read_common_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700192{
193 return readl(reg);
194}
195
196static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
197{
198 u32 value;
199 unsigned long hw_flags;
200
201 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
202
203 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000204 ql_set_register_page(qdev, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700205 value = readl(reg);
206
207 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
208 return value;
209}
210
211static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
212{
213 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000214 ql_set_register_page(qdev, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700215 return readl(reg);
216}
217
218static void ql_write_common_reg_l(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100219 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700220{
221 unsigned long hw_flags;
222
223 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Al Viroee111d12006-09-25 02:53:53 +0100224 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700225 readl(reg);
226 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700227}
228
229static void ql_write_common_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100230 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700231{
Al Viroee111d12006-09-25 02:53:53 +0100232 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700233 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700234}
235
Ron Mercer80b02e52007-01-03 16:26:07 -0800236static void ql_write_nvram_reg(struct ql3_adapter *qdev,
237 u32 __iomem *reg, u32 value)
238{
239 writel(value, reg);
240 readl(reg);
241 udelay(1);
Ron Mercer80b02e52007-01-03 16:26:07 -0800242}
243
Ron Mercer5a4faa872006-07-25 00:40:21 -0700244static void ql_write_page0_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100245 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700246{
247 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000248 ql_set_register_page(qdev, 0);
Al Viroee111d12006-09-25 02:53:53 +0100249 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700250 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700251}
252
253/*
254 * Caller holds hw_lock. Only called during init.
255 */
256static void ql_write_page1_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100257 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700258{
259 if (qdev->current_page != 1)
Joe Perchesd7f61772010-07-22 15:36:17 +0000260 ql_set_register_page(qdev, 1);
Al Viroee111d12006-09-25 02:53:53 +0100261 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700262 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700263}
264
265/*
266 * Caller holds hw_lock. Only called during init.
267 */
268static void ql_write_page2_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100269 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700270{
271 if (qdev->current_page != 2)
Joe Perchesd7f61772010-07-22 15:36:17 +0000272 ql_set_register_page(qdev, 2);
Al Viroee111d12006-09-25 02:53:53 +0100273 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700274 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700275}
276
277static void ql_disable_interrupts(struct ql3_adapter *qdev)
278{
Joe Perchesd7f61772010-07-22 15:36:17 +0000279 struct ql3xxx_port_registers __iomem *port_regs =
280 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700281
282 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
283 (ISP_IMR_ENABLE_INT << 16));
284
285}
286
287static void ql_enable_interrupts(struct ql3_adapter *qdev)
288{
Joe Perchesd7f61772010-07-22 15:36:17 +0000289 struct ql3xxx_port_registers __iomem *port_regs =
290 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700291
292 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
293 ((0xff << 16) | ISP_IMR_ENABLE_INT));
294
295}
296
297static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
298 struct ql_rcv_buf_cb *lrg_buf_cb)
299{
Benjamin Li0f8ab892007-02-26 11:06:40 -0800300 dma_addr_t map;
301 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700302 lrg_buf_cb->next = NULL;
303
304 if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
305 qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
306 } else {
307 qdev->lrg_buf_free_tail->next = lrg_buf_cb;
308 qdev->lrg_buf_free_tail = lrg_buf_cb;
309 }
310
311 if (!lrg_buf_cb->skb) {
Benjamin Licd238fa2007-02-26 11:06:33 -0800312 lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
313 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700314 if (unlikely(!lrg_buf_cb->skb)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -0700315 qdev->lrg_buf_skb_check++;
316 } else {
317 /*
318 * We save some space to copy the ethhdr from first
319 * buffer
320 */
321 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
322 map = pci_map_single(qdev->pdev,
323 lrg_buf_cb->skb->data,
324 qdev->lrg_buffer_len -
325 QL_HEADER_SPACE,
326 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700327 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +0000328 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000329 netdev_err(qdev->ndev,
330 "PCI mapping failed with error: %d\n",
331 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -0800332 dev_kfree_skb(lrg_buf_cb->skb);
333 lrg_buf_cb->skb = NULL;
334
335 qdev->lrg_buf_skb_check++;
336 return;
337 }
338
Ron Mercer5a4faa872006-07-25 00:40:21 -0700339 lrg_buf_cb->buf_phy_addr_low =
340 cpu_to_le32(LS_64BITS(map));
341 lrg_buf_cb->buf_phy_addr_high =
342 cpu_to_le32(MS_64BITS(map));
FUJITA Tomonori87196eb2010-04-12 14:32:13 +0000343 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
344 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -0700345 qdev->lrg_buffer_len -
346 QL_HEADER_SPACE);
347 }
348 }
349
350 qdev->lrg_buf_free_count++;
351}
352
353static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
354 *qdev)
355{
Joe Perchesd7f61772010-07-22 15:36:17 +0000356 struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700357
Joe Perchesd7f61772010-07-22 15:36:17 +0000358 if (lrg_buf_cb != NULL) {
359 qdev->lrg_buf_free_head = lrg_buf_cb->next;
360 if (qdev->lrg_buf_free_head == NULL)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700361 qdev->lrg_buf_free_tail = NULL;
362 qdev->lrg_buf_free_count--;
363 }
364
365 return lrg_buf_cb;
366}
367
368static u32 addrBits = EEPROM_NO_ADDR_BITS;
369static u32 dataBits = EEPROM_NO_DATA_BITS;
370
371static void fm93c56a_deselect(struct ql3_adapter *qdev);
372static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
373 unsigned short *value);
374
375/*
376 * Caller holds hw_lock.
377 */
378static void fm93c56a_select(struct ql3_adapter *qdev)
379{
380 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000381 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000382 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700383
384 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
Joe Perchesd7f61772010-07-22 15:36:17 +0000385 ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
386 ql_write_nvram_reg(qdev, spir,
387 ((ISP_NVRAM_MASK << 16) | qdev->eeprom_cmd_data));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700388}
389
390/*
391 * Caller holds hw_lock.
392 */
393static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
394{
395 int i;
396 u32 mask;
397 u32 dataBit;
398 u32 previousBit;
399 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000400 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000401 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700402
403 /* Clock in a zero, then do the start bit */
Joe Perchesd7f61772010-07-22 15:36:17 +0000404 ql_write_nvram_reg(qdev, spir,
405 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
406 AUBURN_EEPROM_DO_1));
407 ql_write_nvram_reg(qdev, spir,
408 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
409 AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_RISE));
410 ql_write_nvram_reg(qdev, spir,
411 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
412 AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700413
414 mask = 1 << (FM93C56A_CMD_BITS - 1);
415 /* Force the previous data bit to be different */
416 previousBit = 0xffff;
417 for (i = 0; i < FM93C56A_CMD_BITS; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000418 dataBit = (cmd & mask)
419 ? AUBURN_EEPROM_DO_1
420 : AUBURN_EEPROM_DO_0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700421 if (previousBit != dataBit) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000422 /* If the bit changed, change the DO state to match */
423 ql_write_nvram_reg(qdev, spir,
424 (ISP_NVRAM_MASK |
425 qdev->eeprom_cmd_data | dataBit));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700426 previousBit = dataBit;
427 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000428 ql_write_nvram_reg(qdev, spir,
429 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
430 dataBit | AUBURN_EEPROM_CLK_RISE));
431 ql_write_nvram_reg(qdev, spir,
432 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
433 dataBit | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700434 cmd = cmd << 1;
435 }
436
437 mask = 1 << (addrBits - 1);
438 /* Force the previous data bit to be different */
439 previousBit = 0xffff;
440 for (i = 0; i < addrBits; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000441 dataBit = (eepromAddr & mask) ? AUBURN_EEPROM_DO_1
442 : AUBURN_EEPROM_DO_0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700443 if (previousBit != dataBit) {
444 /*
445 * If the bit changed, then change the DO state to
446 * match
447 */
Joe Perchesd7f61772010-07-22 15:36:17 +0000448 ql_write_nvram_reg(qdev, spir,
449 (ISP_NVRAM_MASK |
450 qdev->eeprom_cmd_data | dataBit));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700451 previousBit = dataBit;
452 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000453 ql_write_nvram_reg(qdev, spir,
454 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
455 dataBit | AUBURN_EEPROM_CLK_RISE));
456 ql_write_nvram_reg(qdev, spir,
457 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
458 dataBit | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700459 eepromAddr = eepromAddr << 1;
460 }
461}
462
463/*
464 * Caller holds hw_lock.
465 */
466static void fm93c56a_deselect(struct ql3_adapter *qdev)
467{
468 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000469 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000470 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Joe Perchesd7f61772010-07-22 15:36:17 +0000471
Ron Mercer5a4faa872006-07-25 00:40:21 -0700472 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
Joe Perchesd7f61772010-07-22 15:36:17 +0000473 ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700474}
475
476/*
477 * Caller holds hw_lock.
478 */
479static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
480{
481 int i;
482 u32 data = 0;
483 u32 dataBit;
484 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000485 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000486 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700487
488 /* Read the data bits */
489 /* The first bit is a dummy. Clock right over it. */
490 for (i = 0; i < dataBits; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000491 ql_write_nvram_reg(qdev, spir,
492 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
493 AUBURN_EEPROM_CLK_RISE);
494 ql_write_nvram_reg(qdev, spir,
495 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
496 AUBURN_EEPROM_CLK_FALL);
497 dataBit = (ql_read_common_reg(qdev, spir) &
498 AUBURN_EEPROM_DI_1) ? 1 : 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700499 data = (data << 1) | dataBit;
500 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000501 *value = (u16)data;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700502}
503
504/*
505 * Caller holds hw_lock.
506 */
507static void eeprom_readword(struct ql3_adapter *qdev,
508 u32 eepromAddr, unsigned short *value)
509{
510 fm93c56a_select(qdev);
511 fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
512 fm93c56a_datain(qdev, value);
513 fm93c56a_deselect(qdev);
514}
515
Al Viro804d8542007-12-22 19:44:29 +0000516static void ql_set_mac_addr(struct net_device *ndev, u16 *addr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700517{
Al Viro804d8542007-12-22 19:44:29 +0000518 __le16 *p = (__le16 *)ndev->dev_addr;
519 p[0] = cpu_to_le16(addr[0]);
520 p[1] = cpu_to_le16(addr[1]);
521 p[2] = cpu_to_le16(addr[2]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700522}
523
524static int ql_get_nvram_params(struct ql3_adapter *qdev)
525{
526 u16 *pEEPROMData;
527 u16 checksum = 0;
528 u32 index;
529 unsigned long hw_flags;
530
531 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
532
Joe Perchesd7f61772010-07-22 15:36:17 +0000533 pEEPROMData = (u16 *)&qdev->nvram_data;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700534 qdev->eeprom_cmd_data = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +0000535 if (ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -0700536 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
537 2) << 10)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000538 pr_err("%s: Failed ql_sem_spinlock()\n", __func__);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700539 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
540 return -1;
541 }
542
543 for (index = 0; index < EEPROM_SIZE; index++) {
544 eeprom_readword(qdev, index, pEEPROMData);
545 checksum += *pEEPROMData;
546 pEEPROMData++;
547 }
548 ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
549
550 if (checksum != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000551 netdev_err(qdev->ndev, "checksum should be zero, is %x!!\n",
552 checksum);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700553 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
554 return -1;
555 }
556
Ron Mercer5a4faa872006-07-25 00:40:21 -0700557 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
558 return checksum;
559}
560
561static const u32 PHYAddr[2] = {
562 PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
563};
564
565static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
566{
567 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000568 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700569 u32 temp;
570 int count = 1000;
571
572 while (count) {
573 temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
574 if (!(temp & MAC_MII_STATUS_BSY))
575 return 0;
576 udelay(10);
577 count--;
578 }
579 return -1;
580}
581
582static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
583{
584 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000585 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700586 u32 scanControl;
587
588 if (qdev->numPorts > 1) {
589 /* Auto scan will cycle through multiple ports */
590 scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
591 } else {
592 scanControl = MAC_MII_CONTROL_SC;
593 }
594
595 /*
596 * Scan register 1 of PHY/PETBI,
597 * Set up to scan both devices
598 * The autoscan starts from the first register, completes
599 * the last one before rolling over to the first
600 */
601 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
602 PHYAddr[0] | MII_SCAN_REGISTER);
603
604 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
605 (scanControl) |
606 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
607}
608
609static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
610{
611 u8 ret;
612 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000613 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700614
615 /* See if scan mode is enabled before we turn it off */
616 if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
617 (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
618 /* Scan is enabled */
619 ret = 1;
620 } else {
621 /* Scan is disabled */
622 ret = 0;
623 }
624
625 /*
626 * When disabling scan mode you must first change the MII register
627 * address
628 */
629 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
630 PHYAddr[0] | MII_SCAN_REGISTER);
631
632 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
633 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
634 MAC_MII_CONTROL_RC) << 16));
635
636 return ret;
637}
638
639static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
Ron Mercer3efedf22007-03-26 12:43:52 -0700640 u16 regAddr, u16 value, u32 phyAddr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700641{
642 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000643 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700644 u8 scanWasEnabled;
645
646 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
647
648 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000649 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700650 return -1;
651 }
652
653 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700654 phyAddr | regAddr);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700655
656 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
657
658 /* Wait for write to complete 9/10/04 SJP */
659 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000660 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700661 return -1;
662 }
663
664 if (scanWasEnabled)
665 ql_mii_enable_scan_mode(qdev);
666
667 return 0;
668}
669
670static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
Joe Perchesd7f61772010-07-22 15:36:17 +0000671 u16 *value, u32 phyAddr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700672{
673 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000674 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700675 u8 scanWasEnabled;
676 u32 temp;
677
678 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
679
680 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000681 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700682 return -1;
683 }
684
685 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700686 phyAddr | regAddr);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700687
688 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
689 (MAC_MII_CONTROL_RC << 16));
690
691 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
692 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
693
694 /* Wait for the read to complete */
695 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000696 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700697 return -1;
698 }
699
700 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
701 *value = (u16) temp;
702
703 if (scanWasEnabled)
704 ql_mii_enable_scan_mode(qdev);
705
706 return 0;
707}
708
709static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
710{
711 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000712 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700713
714 ql_mii_disable_scan_mode(qdev);
715
716 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000717 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700718 return -1;
719 }
720
721 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
722 qdev->PHYAddr | regAddr);
723
724 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
725
726 /* Wait for write to complete. */
727 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000728 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700729 return -1;
730 }
731
732 ql_mii_enable_scan_mode(qdev);
733
734 return 0;
735}
736
737static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
738{
739 u32 temp;
740 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000741 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700742
743 ql_mii_disable_scan_mode(qdev);
744
745 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000746 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700747 return -1;
748 }
749
750 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
751 qdev->PHYAddr | regAddr);
752
753 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
754 (MAC_MII_CONTROL_RC << 16));
755
756 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
757 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
758
759 /* Wait for the read to complete */
760 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000761 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700762 return -1;
763 }
764
765 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
766 *value = (u16) temp;
767
768 ql_mii_enable_scan_mode(qdev);
769
770 return 0;
771}
772
773static void ql_petbi_reset(struct ql3_adapter *qdev)
774{
775 ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
776}
777
778static void ql_petbi_start_neg(struct ql3_adapter *qdev)
779{
780 u16 reg;
781
782 /* Enable Auto-negotiation sense */
783 ql_mii_read_reg(qdev, PETBI_TBI_CTRL, &reg);
784 reg |= PETBI_TBI_AUTO_SENSE;
785 ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
786
787 ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
788 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
789
790 ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
791 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
792 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
793
794}
795
Ron Mercer3efedf22007-03-26 12:43:52 -0700796static void ql_petbi_reset_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700797{
798 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
Ron Mercer3efedf22007-03-26 12:43:52 -0700799 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700800}
801
Ron Mercer3efedf22007-03-26 12:43:52 -0700802static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700803{
804 u16 reg;
805
806 /* Enable Auto-negotiation sense */
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400807 ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, &reg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700808 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700809 reg |= PETBI_TBI_AUTO_SENSE;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400810 ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700811 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700812
813 ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400814 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX,
Ron Mercer3efedf22007-03-26 12:43:52 -0700815 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700816
817 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
818 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
819 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
Ron Mercer3efedf22007-03-26 12:43:52 -0700820 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700821}
822
823static void ql_petbi_init(struct ql3_adapter *qdev)
824{
825 ql_petbi_reset(qdev);
826 ql_petbi_start_neg(qdev);
827}
828
Ron Mercer3efedf22007-03-26 12:43:52 -0700829static void ql_petbi_init_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700830{
Ron Mercer3efedf22007-03-26 12:43:52 -0700831 ql_petbi_reset_ex(qdev);
832 ql_petbi_start_neg_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700833}
834
835static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
836{
837 u16 reg;
838
839 if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, &reg) < 0)
840 return 0;
841
842 return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
843}
844
Ron Mercer3efedf22007-03-26 12:43:52 -0700845static void phyAgereSpecificInit(struct ql3_adapter *qdev, u32 miiAddr)
846{
Joe Percheseddc5fb2010-07-22 12:33:31 +0000847 netdev_info(qdev->ndev, "enabling Agere specific PHY\n");
Ron Mercer3efedf22007-03-26 12:43:52 -0700848 /* power down device bit 11 = 1 */
849 ql_mii_write_reg_ex(qdev, 0x00, 0x1940, miiAddr);
850 /* enable diagnostic mode bit 2 = 1 */
851 ql_mii_write_reg_ex(qdev, 0x12, 0x840e, miiAddr);
852 /* 1000MB amplitude adjust (see Agere errata) */
853 ql_mii_write_reg_ex(qdev, 0x10, 0x8805, miiAddr);
854 /* 1000MB amplitude adjust (see Agere errata) */
855 ql_mii_write_reg_ex(qdev, 0x11, 0xf03e, miiAddr);
856 /* 100MB amplitude adjust (see Agere errata) */
857 ql_mii_write_reg_ex(qdev, 0x10, 0x8806, miiAddr);
858 /* 100MB amplitude adjust (see Agere errata) */
859 ql_mii_write_reg_ex(qdev, 0x11, 0x003e, miiAddr);
860 /* 10MB amplitude adjust (see Agere errata) */
861 ql_mii_write_reg_ex(qdev, 0x10, 0x8807, miiAddr);
862 /* 10MB amplitude adjust (see Agere errata) */
863 ql_mii_write_reg_ex(qdev, 0x11, 0x1f00, miiAddr);
864 /* point to hidden reg 0x2806 */
865 ql_mii_write_reg_ex(qdev, 0x10, 0x2806, miiAddr);
866 /* Write new PHYAD w/bit 5 set */
Joe Perchesd7f61772010-07-22 15:36:17 +0000867 ql_mii_write_reg_ex(qdev, 0x11,
868 0x0020 | (PHYAddr[qdev->mac_index] >> 8), miiAddr);
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400869 /*
Ron Mercer3efedf22007-03-26 12:43:52 -0700870 * Disable diagnostic mode bit 2 = 0
871 * Power up device bit 11 = 0
872 * Link up (on) and activity (blink)
873 */
874 ql_mii_write_reg(qdev, 0x12, 0x840a);
875 ql_mii_write_reg(qdev, 0x00, 0x1140);
876 ql_mii_write_reg(qdev, 0x1c, 0xfaf0);
877}
878
Joe Perchesd7f61772010-07-22 15:36:17 +0000879static enum PHY_DEVICE_TYPE getPhyType(struct ql3_adapter *qdev,
880 u16 phyIdReg0, u16 phyIdReg1)
Ron Mercer3efedf22007-03-26 12:43:52 -0700881{
Joe Perchesd7f61772010-07-22 15:36:17 +0000882 enum PHY_DEVICE_TYPE result = PHY_TYPE_UNKNOWN;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400883 u32 oui;
Ron Mercer3efedf22007-03-26 12:43:52 -0700884 u16 model;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400885 int i;
Ron Mercer3efedf22007-03-26 12:43:52 -0700886
Joe Perchesd7f61772010-07-22 15:36:17 +0000887 if (phyIdReg0 == 0xffff)
Ron Mercer3efedf22007-03-26 12:43:52 -0700888 return result;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400889
Joe Perchesd7f61772010-07-22 15:36:17 +0000890 if (phyIdReg1 == 0xffff)
Ron Mercer3efedf22007-03-26 12:43:52 -0700891 return result;
Ron Mercer3efedf22007-03-26 12:43:52 -0700892
893 /* oui is split between two registers */
894 oui = (phyIdReg0 << 6) | ((phyIdReg1 & PHY_OUI_1_MASK) >> 10);
895
896 model = (phyIdReg1 & PHY_MODEL_MASK) >> 4;
897
898 /* Scan table for this PHY */
Joe Perchesd7f61772010-07-22 15:36:17 +0000899 for (i = 0; i < MAX_PHY_DEV_TYPES; i++) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000900 if ((oui == PHY_DEVICES[i].phyIdOUI) &&
901 (model == PHY_DEVICES[i].phyIdModel)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000902 netdev_info(qdev->ndev, "Phy: %s\n",
903 PHY_DEVICES[i].name);
Joe Perchesd7f61772010-07-22 15:36:17 +0000904 result = PHY_DEVICES[i].phyDevice;
905 break;
Ron Mercer3efedf22007-03-26 12:43:52 -0700906 }
907 }
908
909 return result;
910}
911
Ron Mercer5a4faa872006-07-25 00:40:21 -0700912static int ql_phy_get_speed(struct ql3_adapter *qdev)
913{
914 u16 reg;
915
Joe Perchesd7f61772010-07-22 15:36:17 +0000916 switch (qdev->phyType) {
917 case PHY_AGERE_ET1011C: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700918 if (ql_mii_read_reg(qdev, 0x1A, &reg) < 0)
919 return 0;
920
921 reg = (reg >> 8) & 3;
922 break;
923 }
924 default:
Joe Perchesd7f61772010-07-22 15:36:17 +0000925 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
926 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700927
Joe Perchesd7f61772010-07-22 15:36:17 +0000928 reg = (((reg & 0x18) >> 3) & 3);
Ron Mercer3efedf22007-03-26 12:43:52 -0700929 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700930
Joe Perchesd7f61772010-07-22 15:36:17 +0000931 switch (reg) {
932 case 2:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700933 return SPEED_1000;
Joe Perchesd7f61772010-07-22 15:36:17 +0000934 case 1:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700935 return SPEED_100;
Joe Perchesd7f61772010-07-22 15:36:17 +0000936 case 0:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700937 return SPEED_10;
Joe Perchesd7f61772010-07-22 15:36:17 +0000938 default:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700939 return -1;
Ron Mercer3efedf22007-03-26 12:43:52 -0700940 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700941}
942
943static int ql_is_full_dup(struct ql3_adapter *qdev)
944{
945 u16 reg;
946
Joe Perchesd7f61772010-07-22 15:36:17 +0000947 switch (qdev->phyType) {
948 case PHY_AGERE_ET1011C: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700949 if (ql_mii_read_reg(qdev, 0x1A, &reg))
950 return 0;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400951
Ron Mercer3efedf22007-03-26 12:43:52 -0700952 return ((reg & 0x0080) && (reg & 0x1000)) != 0;
953 }
954 case PHY_VITESSE_VSC8211:
Joe Perchesd7f61772010-07-22 15:36:17 +0000955 default: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700956 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
957 return 0;
958 return (reg & PHY_AUX_DUPLEX_STAT) != 0;
959 }
960 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700961}
962
963static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
964{
965 u16 reg;
966
967 if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, &reg) < 0)
968 return 0;
969
970 return (reg & PHY_NEG_PAUSE) != 0;
971}
972
Ron Mercer3efedf22007-03-26 12:43:52 -0700973static int PHY_Setup(struct ql3_adapter *qdev)
974{
975 u16 reg1;
976 u16 reg2;
977 bool agereAddrChangeNeeded = false;
978 u32 miiAddr = 0;
979 int err;
980
981 /* Determine the PHY we are using by reading the ID's */
982 err = ql_mii_read_reg(qdev, PHY_ID_0_REG, &reg1);
Joe Perchesd7f61772010-07-22 15:36:17 +0000983 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000984 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_0_REG\n");
Joe Perchesd7f61772010-07-22 15:36:17 +0000985 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -0700986 }
987
988 err = ql_mii_read_reg(qdev, PHY_ID_1_REG, &reg2);
Joe Perchesd7f61772010-07-22 15:36:17 +0000989 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000990 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG\n");
Joe Perchesd7f61772010-07-22 15:36:17 +0000991 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -0700992 }
993
994 /* Check if we have a Agere PHY */
995 if ((reg1 == 0xffff) || (reg2 == 0xffff)) {
996
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400997 /* Determine which MII address we should be using
Ron Mercer3efedf22007-03-26 12:43:52 -0700998 determined by the index of the card */
Joe Perchesd7f61772010-07-22 15:36:17 +0000999 if (qdev->mac_index == 0)
Ron Mercer3efedf22007-03-26 12:43:52 -07001000 miiAddr = MII_AGERE_ADDR_1;
Joe Perchesd7f61772010-07-22 15:36:17 +00001001 else
Ron Mercer3efedf22007-03-26 12:43:52 -07001002 miiAddr = MII_AGERE_ADDR_2;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001003
Joe Perchesd7f61772010-07-22 15:36:17 +00001004 err = ql_mii_read_reg_ex(qdev, PHY_ID_0_REG, &reg1, miiAddr);
1005 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001006 netdev_err(qdev->ndev,
1007 "Could not read from reg PHY_ID_0_REG after Agere detected\n");
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001008 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -07001009 }
1010
1011 err = ql_mii_read_reg_ex(qdev, PHY_ID_1_REG, &reg2, miiAddr);
Joe Perchesd7f61772010-07-22 15:36:17 +00001012 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001013 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG after Agere detected\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00001014 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -07001015 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001016
Ron Mercer3efedf22007-03-26 12:43:52 -07001017 /* We need to remember to initialize the Agere PHY */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001018 agereAddrChangeNeeded = true;
Ron Mercer3efedf22007-03-26 12:43:52 -07001019 }
1020
1021 /* Determine the particular PHY we have on board to apply
1022 PHY specific initializations */
1023 qdev->phyType = getPhyType(qdev, reg1, reg2);
1024
1025 if ((qdev->phyType == PHY_AGERE_ET1011C) && agereAddrChangeNeeded) {
1026 /* need this here so address gets changed */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001027 phyAgereSpecificInit(qdev, miiAddr);
Ron Mercer3efedf22007-03-26 12:43:52 -07001028 } else if (qdev->phyType == PHY_TYPE_UNKNOWN) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001029 netdev_err(qdev->ndev, "PHY is unknown\n");
Ron Mercer3efedf22007-03-26 12:43:52 -07001030 return -EIO;
1031 }
1032
1033 return 0;
1034}
1035
Ron Mercer5a4faa872006-07-25 00:40:21 -07001036/*
1037 * Caller holds hw_lock.
1038 */
1039static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
1040{
1041 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001042 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001043 u32 value;
1044
1045 if (enable)
1046 value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
1047 else
1048 value = (MAC_CONFIG_REG_PE << 16);
1049
1050 if (qdev->mac_index)
1051 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1052 else
1053 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1054}
1055
1056/*
1057 * Caller holds hw_lock.
1058 */
1059static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
1060{
1061 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001062 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001063 u32 value;
1064
1065 if (enable)
1066 value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
1067 else
1068 value = (MAC_CONFIG_REG_SR << 16);
1069
1070 if (qdev->mac_index)
1071 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1072 else
1073 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1074}
1075
1076/*
1077 * Caller holds hw_lock.
1078 */
1079static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
1080{
1081 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001082 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001083 u32 value;
1084
1085 if (enable)
1086 value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
1087 else
1088 value = (MAC_CONFIG_REG_GM << 16);
1089
1090 if (qdev->mac_index)
1091 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1092 else
1093 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1094}
1095
1096/*
1097 * Caller holds hw_lock.
1098 */
1099static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
1100{
1101 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001102 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001103 u32 value;
1104
1105 if (enable)
1106 value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
1107 else
1108 value = (MAC_CONFIG_REG_FD << 16);
1109
1110 if (qdev->mac_index)
1111 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1112 else
1113 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1114}
1115
1116/*
1117 * Caller holds hw_lock.
1118 */
1119static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
1120{
1121 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001122 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001123 u32 value;
1124
1125 if (enable)
1126 value =
1127 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
1128 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
1129 else
1130 value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
1131
1132 if (qdev->mac_index)
1133 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1134 else
1135 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1136}
1137
1138/*
1139 * Caller holds hw_lock.
1140 */
1141static int ql_is_fiber(struct ql3_adapter *qdev)
1142{
1143 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001144 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001145 u32 bitToCheck = 0;
1146 u32 temp;
1147
1148 switch (qdev->mac_index) {
1149 case 0:
1150 bitToCheck = PORT_STATUS_SM0;
1151 break;
1152 case 1:
1153 bitToCheck = PORT_STATUS_SM1;
1154 break;
1155 }
1156
1157 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1158 return (temp & bitToCheck) != 0;
1159}
1160
1161static int ql_is_auto_cfg(struct ql3_adapter *qdev)
1162{
1163 u16 reg;
1164 ql_mii_read_reg(qdev, 0x00, &reg);
1165 return (reg & 0x1000) != 0;
1166}
1167
1168/*
1169 * Caller holds hw_lock.
1170 */
1171static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
1172{
1173 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001174 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001175 u32 bitToCheck = 0;
1176 u32 temp;
1177
1178 switch (qdev->mac_index) {
1179 case 0:
1180 bitToCheck = PORT_STATUS_AC0;
1181 break;
1182 case 1:
1183 bitToCheck = PORT_STATUS_AC1;
1184 break;
1185 }
1186
1187 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1188 if (temp & bitToCheck) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001189 netif_info(qdev, link, qdev->ndev, "Auto-Negotiate complete\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001190 return 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001191 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00001192 netif_info(qdev, link, qdev->ndev, "Auto-Negotiate incomplete\n");
1193 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001194}
1195
1196/*
1197 * ql_is_neg_pause() returns 1 if pause was negotiated to be on
1198 */
1199static int ql_is_neg_pause(struct ql3_adapter *qdev)
1200{
1201 if (ql_is_fiber(qdev))
1202 return ql_is_petbi_neg_pause(qdev);
1203 else
1204 return ql_is_phy_neg_pause(qdev);
1205}
1206
1207static int ql_auto_neg_error(struct ql3_adapter *qdev)
1208{
1209 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001210 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001211 u32 bitToCheck = 0;
1212 u32 temp;
1213
1214 switch (qdev->mac_index) {
1215 case 0:
1216 bitToCheck = PORT_STATUS_AE0;
1217 break;
1218 case 1:
1219 bitToCheck = PORT_STATUS_AE1;
1220 break;
1221 }
1222 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1223 return (temp & bitToCheck) != 0;
1224}
1225
1226static u32 ql_get_link_speed(struct ql3_adapter *qdev)
1227{
1228 if (ql_is_fiber(qdev))
1229 return SPEED_1000;
1230 else
1231 return ql_phy_get_speed(qdev);
1232}
1233
1234static int ql_is_link_full_dup(struct ql3_adapter *qdev)
1235{
1236 if (ql_is_fiber(qdev))
1237 return 1;
1238 else
1239 return ql_is_full_dup(qdev);
1240}
1241
1242/*
1243 * Caller holds hw_lock.
1244 */
1245static int ql_link_down_detect(struct ql3_adapter *qdev)
1246{
1247 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001248 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001249 u32 bitToCheck = 0;
1250 u32 temp;
1251
1252 switch (qdev->mac_index) {
1253 case 0:
1254 bitToCheck = ISP_CONTROL_LINK_DN_0;
1255 break;
1256 case 1:
1257 bitToCheck = ISP_CONTROL_LINK_DN_1;
1258 break;
1259 }
1260
1261 temp =
1262 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
1263 return (temp & bitToCheck) != 0;
1264}
1265
1266/*
1267 * Caller holds hw_lock.
1268 */
1269static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
1270{
1271 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001272 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001273
1274 switch (qdev->mac_index) {
1275 case 0:
1276 ql_write_common_reg(qdev,
1277 &port_regs->CommonRegs.ispControlStatus,
1278 (ISP_CONTROL_LINK_DN_0) |
1279 (ISP_CONTROL_LINK_DN_0 << 16));
1280 break;
1281
1282 case 1:
1283 ql_write_common_reg(qdev,
1284 &port_regs->CommonRegs.ispControlStatus,
1285 (ISP_CONTROL_LINK_DN_1) |
1286 (ISP_CONTROL_LINK_DN_1 << 16));
1287 break;
1288
1289 default:
1290 return 1;
1291 }
1292
1293 return 0;
1294}
1295
1296/*
1297 * Caller holds hw_lock.
1298 */
Ron Mercer3efedf22007-03-26 12:43:52 -07001299static int ql_this_adapter_controls_port(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001300{
1301 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001302 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001303 u32 bitToCheck = 0;
1304 u32 temp;
1305
Ron Mercer3efedf22007-03-26 12:43:52 -07001306 switch (qdev->mac_index) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001307 case 0:
1308 bitToCheck = PORT_STATUS_F1_ENABLED;
1309 break;
1310 case 1:
1311 bitToCheck = PORT_STATUS_F3_ENABLED;
1312 break;
1313 default:
1314 break;
1315 }
1316
1317 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1318 if (temp & bitToCheck) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001319 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1320 "not link master\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001321 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001322 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00001323
1324 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev, "link master\n");
1325 return 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001326}
1327
Ron Mercer3efedf22007-03-26 12:43:52 -07001328static void ql_phy_reset_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001329{
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001330 ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET,
Ron Mercer3efedf22007-03-26 12:43:52 -07001331 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001332}
1333
Ron Mercer3efedf22007-03-26 12:43:52 -07001334static void ql_phy_start_neg_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001335{
1336 u16 reg;
Ron Mercer3efedf22007-03-26 12:43:52 -07001337 u16 portConfiguration;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001338
Joe Perchesd7f61772010-07-22 15:36:17 +00001339 if (qdev->phyType == PHY_AGERE_ET1011C)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001340 ql_mii_write_reg(qdev, 0x13, 0x0000);
Joe Perchesd7f61772010-07-22 15:36:17 +00001341 /* turn off external loopback */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001342
Joe Perchesd7f61772010-07-22 15:36:17 +00001343 if (qdev->mac_index == 0)
1344 portConfiguration =
1345 qdev->nvram_data.macCfg_port0.portConfiguration;
Ron Mercer3efedf22007-03-26 12:43:52 -07001346 else
Joe Perchesd7f61772010-07-22 15:36:17 +00001347 portConfiguration =
1348 qdev->nvram_data.macCfg_port1.portConfiguration;
Ron Mercer3efedf22007-03-26 12:43:52 -07001349
1350 /* Some HBA's in the field are set to 0 and they need to
1351 be reinterpreted with a default value */
Joe Perchesd7f61772010-07-22 15:36:17 +00001352 if (portConfiguration == 0)
Ron Mercer3efedf22007-03-26 12:43:52 -07001353 portConfiguration = PORT_CONFIG_DEFAULT;
1354
1355 /* Set the 1000 advertisements */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001356 ql_mii_read_reg_ex(qdev, PHY_GIG_CONTROL, &reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001357 PHYAddr[qdev->mac_index]);
1358 reg &= ~PHY_GIG_ALL_PARAMS;
1359
Joe Perchesd7f61772010-07-22 15:36:17 +00001360 if (portConfiguration & PORT_CONFIG_1000MB_SPEED) {
1361 if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED)
Ron Mercerad4c9a02007-11-07 13:59:07 -08001362 reg |= PHY_GIG_ADV_1000F;
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04001363 else
Ron Mercerad4c9a02007-11-07 13:59:07 -08001364 reg |= PHY_GIG_ADV_1000H;
Ron Mercer3efedf22007-03-26 12:43:52 -07001365 }
1366
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001367 ql_mii_write_reg_ex(qdev, PHY_GIG_CONTROL, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001368 PHYAddr[qdev->mac_index]);
1369
1370 /* Set the 10/100 & pause negotiation advertisements */
1371 ql_mii_read_reg_ex(qdev, PHY_NEG_ADVER, &reg,
1372 PHYAddr[qdev->mac_index]);
1373 reg &= ~PHY_NEG_ALL_PARAMS;
1374
Joe Perchesd7f61772010-07-22 15:36:17 +00001375 if (portConfiguration & PORT_CONFIG_SYM_PAUSE_ENABLED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001376 reg |= PHY_NEG_ASY_PAUSE | PHY_NEG_SYM_PAUSE;
1377
Joe Perchesd7f61772010-07-22 15:36:17 +00001378 if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED) {
1379 if (portConfiguration & PORT_CONFIG_100MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001380 reg |= PHY_NEG_ADV_100F;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001381
Joe Perchesd7f61772010-07-22 15:36:17 +00001382 if (portConfiguration & PORT_CONFIG_10MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001383 reg |= PHY_NEG_ADV_10F;
1384 }
1385
Joe Perchesd7f61772010-07-22 15:36:17 +00001386 if (portConfiguration & PORT_CONFIG_HALF_DUPLEX_ENABLED) {
1387 if (portConfiguration & PORT_CONFIG_100MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001388 reg |= PHY_NEG_ADV_100H;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001389
Joe Perchesd7f61772010-07-22 15:36:17 +00001390 if (portConfiguration & PORT_CONFIG_10MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001391 reg |= PHY_NEG_ADV_10H;
1392 }
1393
Joe Perchesd7f61772010-07-22 15:36:17 +00001394 if (portConfiguration & PORT_CONFIG_1000MB_SPEED)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001395 reg |= 1;
Ron Mercer3efedf22007-03-26 12:43:52 -07001396
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001397 ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001398 PHYAddr[qdev->mac_index]);
1399
1400 ql_mii_read_reg_ex(qdev, CONTROL_REG, &reg, PHYAddr[qdev->mac_index]);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001401
1402 ql_mii_write_reg_ex(qdev, CONTROL_REG,
Ron Mercer3efedf22007-03-26 12:43:52 -07001403 reg | PHY_CTRL_RESTART_NEG | PHY_CTRL_AUTO_NEG,
1404 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001405}
1406
Ron Mercer3efedf22007-03-26 12:43:52 -07001407static void ql_phy_init_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001408{
Ron Mercer3efedf22007-03-26 12:43:52 -07001409 ql_phy_reset_ex(qdev);
1410 PHY_Setup(qdev);
1411 ql_phy_start_neg_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001412}
1413
1414/*
1415 * Caller holds hw_lock.
1416 */
1417static u32 ql_get_link_state(struct ql3_adapter *qdev)
1418{
1419 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001420 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001421 u32 bitToCheck = 0;
1422 u32 temp, linkState;
1423
1424 switch (qdev->mac_index) {
1425 case 0:
1426 bitToCheck = PORT_STATUS_UP0;
1427 break;
1428 case 1:
1429 bitToCheck = PORT_STATUS_UP1;
1430 break;
1431 }
Joe Perchesd7f61772010-07-22 15:36:17 +00001432
Ron Mercer5a4faa872006-07-25 00:40:21 -07001433 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
Joe Perchesd7f61772010-07-22 15:36:17 +00001434 if (temp & bitToCheck)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001435 linkState = LS_UP;
Joe Perchesd7f61772010-07-22 15:36:17 +00001436 else
Ron Mercer5a4faa872006-07-25 00:40:21 -07001437 linkState = LS_DOWN;
Joe Perchesd7f61772010-07-22 15:36:17 +00001438
Ron Mercer5a4faa872006-07-25 00:40:21 -07001439 return linkState;
1440}
1441
1442static int ql_port_start(struct ql3_adapter *qdev)
1443{
Joe Perchesd7f61772010-07-22 15:36:17 +00001444 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001445 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
Ron Mercer3efedf22007-03-26 12:43:52 -07001446 2) << 7)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001447 netdev_err(qdev->ndev, "Could not get hw lock for GIO\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001448 return -1;
Ron Mercer3efedf22007-03-26 12:43:52 -07001449 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001450
1451 if (ql_is_fiber(qdev)) {
1452 ql_petbi_init(qdev);
1453 } else {
1454 /* Copper port */
Ron Mercer3efedf22007-03-26 12:43:52 -07001455 ql_phy_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001456 }
1457
1458 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1459 return 0;
1460}
1461
1462static int ql_finish_auto_neg(struct ql3_adapter *qdev)
1463{
1464
Joe Perchesd7f61772010-07-22 15:36:17 +00001465 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001466 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1467 2) << 7))
1468 return -1;
1469
1470 if (!ql_auto_neg_error(qdev)) {
Joe Perchesd7f61772010-07-22 15:36:17 +00001471 if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001472 /* configure the MAC */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001473 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1474 "Configuring link\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001475 ql_mac_cfg_soft_reset(qdev, 1);
1476 ql_mac_cfg_gig(qdev,
1477 (ql_get_link_speed
1478 (qdev) ==
1479 SPEED_1000));
1480 ql_mac_cfg_full_dup(qdev,
1481 ql_is_link_full_dup
1482 (qdev));
1483 ql_mac_cfg_pause(qdev,
1484 ql_is_neg_pause
1485 (qdev));
1486 ql_mac_cfg_soft_reset(qdev, 0);
1487
1488 /* enable the MAC */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001489 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1490 "Enabling mac\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001491 ql_mac_enable(qdev, 1);
1492 }
1493
Ron Mercer5a4faa872006-07-25 00:40:21 -07001494 qdev->port_link_state = LS_UP;
1495 netif_start_queue(qdev->ndev);
1496 netif_carrier_on(qdev->ndev);
Joe Percheseddc5fb2010-07-22 12:33:31 +00001497 netif_info(qdev, link, qdev->ndev,
1498 "Link is up at %d Mbps, %s duplex\n",
1499 ql_get_link_speed(qdev),
1500 ql_is_link_full_dup(qdev) ? "full" : "half");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001501
1502 } else { /* Remote error detected */
1503
Joe Perchesd7f61772010-07-22 15:36:17 +00001504 if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001505 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1506 "Remote error detected. Calling ql_port_start()\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001507 /*
1508 * ql_port_start() is shared code and needs
1509 * to lock the PHY on it's own.
1510 */
1511 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
Joe Perchesd7f61772010-07-22 15:36:17 +00001512 if (ql_port_start(qdev)) /* Restart port */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001513 return -1;
Joe Perchesd7f61772010-07-22 15:36:17 +00001514 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001515 }
1516 }
1517 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1518 return 0;
1519}
1520
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001521static void ql_link_state_machine_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001522{
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001523 struct ql3_adapter *qdev =
1524 container_of(work, struct ql3_adapter, link_state_work.work);
1525
Ron Mercer5a4faa872006-07-25 00:40:21 -07001526 u32 curr_link_state;
1527 unsigned long hw_flags;
1528
1529 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1530
1531 curr_link_state = ql_get_link_state(qdev);
1532
Joe Perchesd7f61772010-07-22 15:36:17 +00001533 if (test_bit(QL_RESET_ACTIVE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001534 netif_info(qdev, link, qdev->ndev,
1535 "Reset in progress, skip processing link state\n");
Benjamin Li04f10772007-02-26 11:06:35 -08001536
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001537 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001538
1539 /* Restart timer on 2 second interval. */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001540 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001541
Ron Mercer5a4faa872006-07-25 00:40:21 -07001542 return;
1543 }
1544
1545 switch (qdev->port_link_state) {
1546 default:
Joe Perchesd7f61772010-07-22 15:36:17 +00001547 if (test_bit(QL_LINK_MASTER, &qdev->flags))
Ron Mercer5a4faa872006-07-25 00:40:21 -07001548 ql_port_start(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001549 qdev->port_link_state = LS_DOWN;
1550 /* Fall Through */
1551
1552 case LS_DOWN:
Ron Mercer5a4faa872006-07-25 00:40:21 -07001553 if (curr_link_state == LS_UP) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001554 netif_info(qdev, link, qdev->ndev, "Link is up\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001555 if (ql_is_auto_neg_complete(qdev))
1556 ql_finish_auto_neg(qdev);
1557
1558 if (qdev->port_link_state == LS_UP)
1559 ql_link_down_detect_clear(qdev);
1560
Ron Mercer0f807042008-11-11 07:54:54 +00001561 qdev->port_link_state = LS_UP;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001562 }
1563 break;
1564
1565 case LS_UP:
1566 /*
1567 * See if the link is currently down or went down and came
1568 * back up
1569 */
Ron Mercer0f807042008-11-11 07:54:54 +00001570 if (curr_link_state == LS_DOWN) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001571 netif_info(qdev, link, qdev->ndev, "Link is down\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001572 qdev->port_link_state = LS_DOWN;
1573 }
Ron Mercer0f807042008-11-11 07:54:54 +00001574 if (ql_link_down_detect(qdev))
1575 qdev->port_link_state = LS_DOWN;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001576 break;
1577 }
1578 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001579
1580 /* Restart timer on 2 second interval. */
1581 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001582}
1583
1584/*
1585 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1586 */
1587static void ql_get_phy_owner(struct ql3_adapter *qdev)
1588{
Ron Mercer3efedf22007-03-26 12:43:52 -07001589 if (ql_this_adapter_controls_port(qdev))
Joe Perchesd7f61772010-07-22 15:36:17 +00001590 set_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001591 else
Joe Perchesd7f61772010-07-22 15:36:17 +00001592 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001593}
1594
1595/*
1596 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1597 */
1598static void ql_init_scan_mode(struct ql3_adapter *qdev)
1599{
1600 ql_mii_enable_scan_mode(qdev);
1601
Joe Perchesd7f61772010-07-22 15:36:17 +00001602 if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
Ron Mercer3efedf22007-03-26 12:43:52 -07001603 if (ql_this_adapter_controls_port(qdev))
1604 ql_petbi_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001605 } else {
Ron Mercer3efedf22007-03-26 12:43:52 -07001606 if (ql_this_adapter_controls_port(qdev))
1607 ql_phy_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001608 }
1609}
1610
1611/*
Joe Perchesd7f61772010-07-22 15:36:17 +00001612 * MII_Setup needs to be called before taking the PHY out of reset
1613 * so that the management interface clock speed can be set properly.
1614 * It would be better if we had a way to disable MDC until after the
1615 * PHY is out of reset, but we don't have that capability.
Ron Mercer5a4faa872006-07-25 00:40:21 -07001616 */
1617static int ql_mii_setup(struct ql3_adapter *qdev)
1618{
1619 u32 reg;
1620 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001621 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001622
Joe Perchesd7f61772010-07-22 15:36:17 +00001623 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001624 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1625 2) << 7))
1626 return -1;
1627
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001628 if (qdev->device_id == QL3032_DEVICE_ID)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001629 ql_write_page0_reg(qdev,
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001630 &port_regs->macMIIMgmtControlReg, 0x0f00000);
1631
Ron Mercer5a4faa872006-07-25 00:40:21 -07001632 /* Divide 125MHz clock by 28 to meet PHY timing requirements */
1633 reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
1634
1635 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
1636 reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
1637
1638 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1639 return 0;
1640}
1641
Joe Perchesd7f61772010-07-22 15:36:17 +00001642#define SUPPORTED_OPTICAL_MODES (SUPPORTED_1000baseT_Full | \
1643 SUPPORTED_FIBRE | \
1644 SUPPORTED_Autoneg)
1645#define SUPPORTED_TP_MODES (SUPPORTED_10baseT_Half | \
1646 SUPPORTED_10baseT_Full | \
1647 SUPPORTED_100baseT_Half | \
1648 SUPPORTED_100baseT_Full | \
1649 SUPPORTED_1000baseT_Half | \
1650 SUPPORTED_1000baseT_Full | \
1651 SUPPORTED_Autoneg | \
Dan Carpenter8a4cadc2011-08-06 04:26:41 +00001652 SUPPORTED_TP) \
Joe Perchesd7f61772010-07-22 15:36:17 +00001653
Ron Mercer5a4faa872006-07-25 00:40:21 -07001654static u32 ql_supported_modes(struct ql3_adapter *qdev)
1655{
Joe Perchesd7f61772010-07-22 15:36:17 +00001656 if (test_bit(QL_LINK_OPTICAL, &qdev->flags))
1657 return SUPPORTED_OPTICAL_MODES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001658
Joe Perchesd7f61772010-07-22 15:36:17 +00001659 return SUPPORTED_TP_MODES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001660}
1661
1662static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
1663{
1664 int status;
1665 unsigned long hw_flags;
1666 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001667 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1668 (QL_RESOURCE_BITS_BASE_CODE |
1669 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001670 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001671 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001672 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001673 status = ql_is_auto_cfg(qdev);
1674 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1675 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1676 return status;
1677}
1678
1679static u32 ql_get_speed(struct ql3_adapter *qdev)
1680{
1681 u32 status;
1682 unsigned long hw_flags;
1683 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001684 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1685 (QL_RESOURCE_BITS_BASE_CODE |
1686 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001687 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001688 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001689 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001690 status = ql_get_link_speed(qdev);
1691 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1692 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1693 return status;
1694}
1695
1696static int ql_get_full_dup(struct ql3_adapter *qdev)
1697{
1698 int status;
1699 unsigned long hw_flags;
1700 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001701 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1702 (QL_RESOURCE_BITS_BASE_CODE |
1703 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001704 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001705 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001706 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001707 status = ql_is_link_full_dup(qdev);
1708 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1709 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1710 return status;
1711}
1712
Ron Mercer5a4faa872006-07-25 00:40:21 -07001713static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1714{
1715 struct ql3_adapter *qdev = netdev_priv(ndev);
1716
1717 ecmd->transceiver = XCVR_INTERNAL;
1718 ecmd->supported = ql_supported_modes(qdev);
1719
Joe Perchesd7f61772010-07-22 15:36:17 +00001720 if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001721 ecmd->port = PORT_FIBRE;
1722 } else {
1723 ecmd->port = PORT_TP;
1724 ecmd->phy_address = qdev->PHYAddr;
1725 }
1726 ecmd->advertising = ql_supported_modes(qdev);
1727 ecmd->autoneg = ql_get_auto_cfg_status(qdev);
David Decotigny70739492011-04-27 18:32:40 +00001728 ethtool_cmd_speed_set(ecmd, ql_get_speed(qdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07001729 ecmd->duplex = ql_get_full_dup(qdev);
1730 return 0;
1731}
1732
1733static void ql_get_drvinfo(struct net_device *ndev,
1734 struct ethtool_drvinfo *drvinfo)
1735{
1736 struct ql3_adapter *qdev = netdev_priv(ndev);
Rick Jones68aad782011-11-07 13:29:27 +00001737 strlcpy(drvinfo->driver, ql3xxx_driver_name, sizeof(drvinfo->driver));
1738 strlcpy(drvinfo->version, ql3xxx_driver_version,
1739 sizeof(drvinfo->version));
Rick Jones68aad782011-11-07 13:29:27 +00001740 strlcpy(drvinfo->bus_info, pci_name(qdev->pdev),
1741 sizeof(drvinfo->bus_info));
Ron Mercer5a4faa872006-07-25 00:40:21 -07001742 drvinfo->regdump_len = 0;
1743 drvinfo->eedump_len = 0;
1744}
1745
1746static u32 ql_get_msglevel(struct net_device *ndev)
1747{
1748 struct ql3_adapter *qdev = netdev_priv(ndev);
1749 return qdev->msg_enable;
1750}
1751
1752static void ql_set_msglevel(struct net_device *ndev, u32 value)
1753{
1754 struct ql3_adapter *qdev = netdev_priv(ndev);
1755 qdev->msg_enable = value;
1756}
1757
Ron Mercerec826382007-03-26 13:43:01 -07001758static void ql_get_pauseparam(struct net_device *ndev,
1759 struct ethtool_pauseparam *pause)
1760{
1761 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00001762 struct ql3xxx_port_registers __iomem *port_regs =
1763 qdev->mem_map_registers;
Ron Mercerec826382007-03-26 13:43:01 -07001764
1765 u32 reg;
Joe Perchesd7f61772010-07-22 15:36:17 +00001766 if (qdev->mac_index == 0)
Ron Mercerec826382007-03-26 13:43:01 -07001767 reg = ql_read_page0_reg(qdev, &port_regs->mac0ConfigReg);
1768 else
1769 reg = ql_read_page0_reg(qdev, &port_regs->mac1ConfigReg);
1770
1771 pause->autoneg = ql_get_auto_cfg_status(qdev);
1772 pause->rx_pause = (reg & MAC_CONFIG_REG_RF) >> 2;
1773 pause->tx_pause = (reg & MAC_CONFIG_REG_TF) >> 1;
1774}
1775
Jeff Garzik7282d492006-09-13 14:30:00 -04001776static const struct ethtool_ops ql3xxx_ethtool_ops = {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001777 .get_settings = ql_get_settings,
1778 .get_drvinfo = ql_get_drvinfo,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001779 .get_link = ethtool_op_get_link,
1780 .get_msglevel = ql_get_msglevel,
1781 .set_msglevel = ql_set_msglevel,
Ron Mercerec826382007-03-26 13:43:01 -07001782 .get_pauseparam = ql_get_pauseparam,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001783};
1784
1785static int ql_populate_free_queue(struct ql3_adapter *qdev)
1786{
1787 struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
Benjamin Li0f8ab892007-02-26 11:06:40 -08001788 dma_addr_t map;
1789 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001790
1791 while (lrg_buf_cb) {
1792 if (!lrg_buf_cb->skb) {
Joe Perchesd7f61772010-07-22 15:36:17 +00001793 lrg_buf_cb->skb =
1794 netdev_alloc_skb(qdev->ndev,
1795 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001796 if (unlikely(!lrg_buf_cb->skb)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001797 netdev_printk(KERN_DEBUG, qdev->ndev,
1798 "Failed netdev_alloc_skb()\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001799 break;
1800 } else {
1801 /*
1802 * We save some space to copy the ethhdr from
1803 * first buffer
1804 */
1805 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
1806 map = pci_map_single(qdev->pdev,
1807 lrg_buf_cb->skb->data,
1808 qdev->lrg_buffer_len -
1809 QL_HEADER_SPACE,
1810 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08001811
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001812 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00001813 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001814 netdev_err(qdev->ndev,
1815 "PCI mapping failed with error: %d\n",
1816 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08001817 dev_kfree_skb(lrg_buf_cb->skb);
1818 lrg_buf_cb->skb = NULL;
1819 break;
1820 }
1821
1822
Ron Mercer5a4faa872006-07-25 00:40:21 -07001823 lrg_buf_cb->buf_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00001824 cpu_to_le32(LS_64BITS(map));
Ron Mercer5a4faa872006-07-25 00:40:21 -07001825 lrg_buf_cb->buf_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00001826 cpu_to_le32(MS_64BITS(map));
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001827 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
1828 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001829 qdev->lrg_buffer_len -
1830 QL_HEADER_SPACE);
1831 --qdev->lrg_buf_skb_check;
1832 if (!qdev->lrg_buf_skb_check)
1833 return 1;
1834 }
1835 }
1836 lrg_buf_cb = lrg_buf_cb->next;
1837 }
1838 return 0;
1839}
1840
1841/*
1842 * Caller holds hw_lock.
1843 */
Ron Mercerf67cac02007-03-26 13:42:59 -07001844static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
1845{
Joe Perchesd7f61772010-07-22 15:36:17 +00001846 struct ql3xxx_port_registers __iomem *port_regs =
1847 qdev->mem_map_registers;
1848
Ron Mercerf67cac02007-03-26 13:42:59 -07001849 if (qdev->small_buf_release_cnt >= 16) {
1850 while (qdev->small_buf_release_cnt >= 16) {
1851 qdev->small_buf_q_producer_index++;
1852
1853 if (qdev->small_buf_q_producer_index ==
1854 NUM_SBUFQ_ENTRIES)
1855 qdev->small_buf_q_producer_index = 0;
1856 qdev->small_buf_release_cnt -= 8;
1857 }
1858 wmb();
1859 writel(qdev->small_buf_q_producer_index,
1860 &port_regs->CommonRegs.rxSmallQProducerIndex);
1861 }
1862}
1863
1864/*
1865 * Caller holds hw_lock.
1866 */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001867static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
1868{
1869 struct bufq_addr_element *lrg_buf_q_ele;
1870 int i;
1871 struct ql_rcv_buf_cb *lrg_buf_cb;
Joe Perchesd7f61772010-07-22 15:36:17 +00001872 struct ql3xxx_port_registers __iomem *port_regs =
1873 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001874
Joe Perches8e95a202009-12-03 07:58:21 +00001875 if ((qdev->lrg_buf_free_count >= 8) &&
1876 (qdev->lrg_buf_release_cnt >= 16)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001877
1878 if (qdev->lrg_buf_skb_check)
1879 if (!ql_populate_free_queue(qdev))
1880 return;
1881
1882 lrg_buf_q_ele = qdev->lrg_buf_next_free;
1883
Joe Perches8e95a202009-12-03 07:58:21 +00001884 while ((qdev->lrg_buf_release_cnt >= 16) &&
1885 (qdev->lrg_buf_free_count >= 8)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001886
1887 for (i = 0; i < 8; i++) {
1888 lrg_buf_cb =
1889 ql_get_from_lrg_buf_free_list(qdev);
1890 lrg_buf_q_ele->addr_high =
1891 lrg_buf_cb->buf_phy_addr_high;
1892 lrg_buf_q_ele->addr_low =
1893 lrg_buf_cb->buf_phy_addr_low;
1894 lrg_buf_q_ele++;
1895
1896 qdev->lrg_buf_release_cnt--;
1897 }
1898
1899 qdev->lrg_buf_q_producer_index++;
1900
Joe Perchesd7f61772010-07-22 15:36:17 +00001901 if (qdev->lrg_buf_q_producer_index ==
1902 qdev->num_lbufq_entries)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001903 qdev->lrg_buf_q_producer_index = 0;
1904
1905 if (qdev->lrg_buf_q_producer_index ==
Ron Mercer1357bfc2007-02-26 11:06:37 -08001906 (qdev->num_lbufq_entries - 1)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001907 lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
1908 }
1909 }
Ron Mercerf67cac02007-03-26 13:42:59 -07001910 wmb();
Ron Mercer5a4faa872006-07-25 00:40:21 -07001911 qdev->lrg_buf_next_free = lrg_buf_q_ele;
Ron Mercerf67cac02007-03-26 13:42:59 -07001912 writel(qdev->lrg_buf_q_producer_index,
1913 &port_regs->CommonRegs.rxLargeQProducerIndex);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001914 }
1915}
1916
1917static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
1918 struct ob_mac_iocb_rsp *mac_rsp)
1919{
1920 struct ql_tx_buf_cb *tx_cb;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001921 int i;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001922
Joe Perchesd7f61772010-07-22 15:36:17 +00001923 if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001924 netdev_warn(qdev->ndev,
1925 "Frame too short but it was padded and sent\n");
Benjamin Lie8f4df22007-02-26 11:06:42 -08001926 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001927
Ron Mercer5a4faa872006-07-25 00:40:21 -07001928 tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
Benjamin Lie8f4df22007-02-26 11:06:42 -08001929
1930 /* Check the transmit response flags for any errors */
Joe Perchesd7f61772010-07-22 15:36:17 +00001931 if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001932 netdev_err(qdev->ndev,
1933 "Frame too short to be legal, frame not sent\n");
Benjamin Lie8f4df22007-02-26 11:06:42 -08001934
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001935 qdev->ndev->stats.tx_errors++;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001936 goto frame_not_sent;
1937 }
1938
Joe Perchesd7f61772010-07-22 15:36:17 +00001939 if (tx_cb->seg_count == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001940 netdev_err(qdev->ndev, "tx_cb->seg_count == 0: %d\n",
1941 mac_rsp->transaction_id);
Benjamin Lie8f4df22007-02-26 11:06:42 -08001942
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001943 qdev->ndev->stats.tx_errors++;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001944 goto invalid_seg_count;
1945 }
1946
Ron Mercer5a4faa872006-07-25 00:40:21 -07001947 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001948 dma_unmap_addr(&tx_cb->map[0], mapaddr),
1949 dma_unmap_len(&tx_cb->map[0], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001950 PCI_DMA_TODEVICE);
1951 tx_cb->seg_count--;
1952 if (tx_cb->seg_count) {
1953 for (i = 1; i < tx_cb->seg_count; i++) {
1954 pci_unmap_page(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001955 dma_unmap_addr(&tx_cb->map[i],
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001956 mapaddr),
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001957 dma_unmap_len(&tx_cb->map[i], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001958 PCI_DMA_TODEVICE);
1959 }
1960 }
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001961 qdev->ndev->stats.tx_packets++;
1962 qdev->ndev->stats.tx_bytes += tx_cb->skb->len;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001963
1964frame_not_sent:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001965 dev_kfree_skb_irq(tx_cb->skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001966 tx_cb->skb = NULL;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001967
1968invalid_seg_count:
Ron Mercer5a4faa872006-07-25 00:40:21 -07001969 atomic_inc(&qdev->tx_count);
1970}
1971
Adrian Bunk36640062007-03-05 02:49:27 +01001972static void ql_get_sbuf(struct ql3_adapter *qdev)
Ron Mercer97916332007-02-26 11:06:38 -08001973{
1974 if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
1975 qdev->small_buf_index = 0;
1976 qdev->small_buf_release_cnt++;
1977}
1978
Adrian Bunk36640062007-03-05 02:49:27 +01001979static struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
Ron Mercer97916332007-02-26 11:06:38 -08001980{
1981 struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
1982 lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
1983 qdev->lrg_buf_release_cnt++;
1984 if (++qdev->lrg_buf_index == qdev->num_large_buffers)
1985 qdev->lrg_buf_index = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +00001986 return lrg_buf_cb;
Ron Mercer97916332007-02-26 11:06:38 -08001987}
1988
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001989/*
1990 * The difference between 3022 and 3032 for inbound completions:
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001991 * 3022 uses two buffers per completion. The first buffer contains
1992 * (some) header info, the second the remainder of the headers plus
1993 * the data. For this chip we reserve some space at the top of the
1994 * receive buffer so that the header info in buffer one can be
1995 * prepended to the buffer two. Buffer two is the sent up while
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001996 * buffer one is returned to the hardware to be reused.
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001997 * 3032 receives all of it's data and headers in one buffer for a
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001998 * simpler process. 3032 also supports checksum verification as
1999 * can be seen in ql_process_macip_rx_intr().
2000 */
Ron Mercer5a4faa872006-07-25 00:40:21 -07002001static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
2002 struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
2003{
Ron Mercer5a4faa872006-07-25 00:40:21 -07002004 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
2005 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002006 struct sk_buff *skb;
2007 u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
2008
2009 /*
2010 * Get the inbound address list (small buffer).
2011 */
Ron Mercer97916332007-02-26 11:06:38 -08002012 ql_get_sbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002013
Ron Mercer97916332007-02-26 11:06:38 -08002014 if (qdev->device_id == QL3022_DEVICE_ID)
2015 lrg_buf_cb1 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002016
2017 /* start of second buffer */
Ron Mercer97916332007-02-26 11:06:38 -08002018 lrg_buf_cb2 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002019 skb = lrg_buf_cb2->skb;
2020
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002021 qdev->ndev->stats.rx_packets++;
2022 qdev->ndev->stats.rx_bytes += length;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002023
2024 skb_put(skb, length);
2025 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002026 dma_unmap_addr(lrg_buf_cb2, mapaddr),
2027 dma_unmap_len(lrg_buf_cb2, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002028 PCI_DMA_FROMDEVICE);
2029 prefetch(skb->data);
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002030 skb_checksum_none_assert(skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002031 skb->protocol = eth_type_trans(skb, qdev->ndev);
2032
2033 netif_receive_skb(skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002034 lrg_buf_cb2->skb = NULL;
2035
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002036 if (qdev->device_id == QL3022_DEVICE_ID)
2037 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002038 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
2039}
2040
2041static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
2042 struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
2043{
Ron Mercer5a4faa872006-07-25 00:40:21 -07002044 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
2045 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002046 struct sk_buff *skb1 = NULL, *skb2;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002047 struct net_device *ndev = qdev->ndev;
2048 u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
2049 u16 size = 0;
2050
2051 /*
2052 * Get the inbound address list (small buffer).
2053 */
2054
Ron Mercer97916332007-02-26 11:06:38 -08002055 ql_get_sbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002056
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002057 if (qdev->device_id == QL3022_DEVICE_ID) {
2058 /* start of first buffer on 3022 */
Ron Mercer97916332007-02-26 11:06:38 -08002059 lrg_buf_cb1 = ql_get_lbuf(qdev);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002060 skb1 = lrg_buf_cb1->skb;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002061 size = ETH_HLEN;
2062 if (*((u16 *) skb1->data) != 0xFFFF)
2063 size += VLAN_ETH_HLEN - ETH_HLEN;
2064 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002065
2066 /* start of second buffer */
Ron Mercer97916332007-02-26 11:06:38 -08002067 lrg_buf_cb2 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002068 skb2 = lrg_buf_cb2->skb;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002069
Ron Mercer5a4faa872006-07-25 00:40:21 -07002070 skb_put(skb2, length); /* Just the second buffer length here. */
2071 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002072 dma_unmap_addr(lrg_buf_cb2, mapaddr),
2073 dma_unmap_len(lrg_buf_cb2, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002074 PCI_DMA_FROMDEVICE);
2075 prefetch(skb2->data);
2076
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002077 skb_checksum_none_assert(skb2);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002078 if (qdev->device_id == QL3022_DEVICE_ID) {
2079 /*
2080 * Copy the ethhdr from first buffer to second. This
2081 * is necessary for 3022 IP completions.
2082 */
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002083 skb_copy_from_linear_data_offset(skb1, VLAN_ID_LEN,
2084 skb_push(skb2, size), size);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002085 } else {
2086 u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002087 if (checksum &
2088 (IB_IP_IOCB_RSP_3032_ICE |
2089 IB_IP_IOCB_RSP_3032_CE)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002090 netdev_err(ndev,
2091 "%s: Bad checksum for this %s packet, checksum = %x\n",
2092 __func__,
2093 ((checksum & IB_IP_IOCB_RSP_3032_TCP) ?
2094 "TCP" : "UDP"), checksum);
Ron Mercerb3b15142007-03-26 13:43:00 -07002095 } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
2096 (checksum & IB_IP_IOCB_RSP_3032_UDP &&
2097 !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002098 skb2->ip_summed = CHECKSUM_UNNECESSARY;
Ron Mercerb3b15142007-03-26 13:43:00 -07002099 }
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002100 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002101 skb2->protocol = eth_type_trans(skb2, qdev->ndev);
2102
2103 netif_receive_skb(skb2);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002104 ndev->stats.rx_packets++;
2105 ndev->stats.rx_bytes += length;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002106 lrg_buf_cb2->skb = NULL;
2107
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002108 if (qdev->device_id == QL3022_DEVICE_ID)
2109 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002110 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
2111}
2112
2113static int ql_tx_rx_clean(struct ql3_adapter *qdev,
2114 int *tx_cleaned, int *rx_cleaned, int work_to_do)
2115{
Ron Mercer5a4faa872006-07-25 00:40:21 -07002116 struct net_rsp_iocb *net_rsp;
2117 struct net_device *ndev = qdev->ndev;
Ron Mercer63b66d12007-02-26 11:06:41 -08002118 int work_done = 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002119
2120 /* While there are entries in the completion queue. */
Ron Mercerf67cac02007-03-26 13:42:59 -07002121 while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
Ron Mercer63b66d12007-02-26 11:06:41 -08002122 qdev->rsp_consumer_index) && (work_done < work_to_do)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002123
2124 net_rsp = qdev->rsp_current;
Ron Mercerb323e0e2007-10-01 11:43:22 -07002125 rmb();
Ron Mercer50626292007-10-01 11:43:23 -07002126 /*
Joe Perchesd7f61772010-07-22 15:36:17 +00002127 * Fix 4032 chip's undocumented "feature" where bit-8 is set
2128 * if the inbound completion is for a VLAN.
Ron Mercer50626292007-10-01 11:43:23 -07002129 */
2130 if (qdev->device_id == QL3032_DEVICE_ID)
2131 net_rsp->opcode &= 0x7f;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002132 switch (net_rsp->opcode) {
2133
2134 case OPCODE_OB_MAC_IOCB_FN0:
2135 case OPCODE_OB_MAC_IOCB_FN2:
2136 ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
2137 net_rsp);
2138 (*tx_cleaned)++;
2139 break;
2140
2141 case OPCODE_IB_MAC_IOCB:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002142 case OPCODE_IB_3032_MAC_IOCB:
Ron Mercer5a4faa872006-07-25 00:40:21 -07002143 ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
2144 net_rsp);
2145 (*rx_cleaned)++;
2146 break;
2147
2148 case OPCODE_IB_IP_IOCB:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002149 case OPCODE_IB_3032_IP_IOCB:
Ron Mercer5a4faa872006-07-25 00:40:21 -07002150 ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
2151 net_rsp);
2152 (*rx_cleaned)++;
2153 break;
Joe Perchesd7f61772010-07-22 15:36:17 +00002154 default: {
2155 u32 *tmp = (u32 *)net_rsp;
2156 netdev_err(ndev,
2157 "Hit default case, not handled!\n"
2158 " dropping the packet, opcode = %x\n"
2159 "0x%08lx 0x%08lx 0x%08lx 0x%08lx\n",
2160 net_rsp->opcode,
2161 (unsigned long int)tmp[0],
2162 (unsigned long int)tmp[1],
2163 (unsigned long int)tmp[2],
2164 (unsigned long int)tmp[3]);
2165 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002166 }
2167
2168 qdev->rsp_consumer_index++;
2169
2170 if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
2171 qdev->rsp_consumer_index = 0;
2172 qdev->rsp_current = qdev->rsp_q_virt_addr;
2173 } else {
2174 qdev->rsp_current++;
2175 }
Ron Mercer63b66d12007-02-26 11:06:41 -08002176
2177 work_done = *tx_cleaned + *rx_cleaned;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002178 }
2179
Ron Mercerf67cac02007-03-26 13:42:59 -07002180 return work_done;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002181}
2182
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002183static int ql_poll(struct napi_struct *napi, int budget)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002184{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002185 struct ql3_adapter *qdev = container_of(napi, struct ql3_adapter, napi);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002186 int rx_cleaned = 0, tx_cleaned = 0;
Ron Mercer63b66d12007-02-26 11:06:41 -08002187 unsigned long hw_flags;
Joe Perchesd7f61772010-07-22 15:36:17 +00002188 struct ql3xxx_port_registers __iomem *port_regs =
2189 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002190
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002191 ql_tx_rx_clean(qdev, &tx_cleaned, &rx_cleaned, budget);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002192
David S. Miller4ec24112008-01-07 20:48:21 -08002193 if (tx_cleaned + rx_cleaned != budget) {
Ron Mercer63b66d12007-02-26 11:06:41 -08002194 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08002195 __napi_complete(napi);
Ron Mercerf67cac02007-03-26 13:42:59 -07002196 ql_update_small_bufq_prod_index(qdev);
2197 ql_update_lrg_bufq_prod_index(qdev);
2198 writel(qdev->rsp_consumer_index,
2199 &port_regs->CommonRegs.rspQConsumerIndex);
Ron Mercer63b66d12007-02-26 11:06:41 -08002200 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
2201
Ron Mercer5a4faa872006-07-25 00:40:21 -07002202 ql_enable_interrupts(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002203 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002204 return tx_cleaned + rx_cleaned;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002205}
2206
David Howells7d12e782006-10-05 14:55:46 +01002207static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002208{
2209
2210 struct net_device *ndev = dev_id;
2211 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002212 struct ql3xxx_port_registers __iomem *port_regs =
2213 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002214 u32 value;
2215 int handled = 1;
2216 u32 var;
2217
Joe Perchesd7f61772010-07-22 15:36:17 +00002218 value = ql_read_common_reg_l(qdev,
2219 &port_regs->CommonRegs.ispControlStatus);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002220
2221 if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
2222 spin_lock(&qdev->adapter_lock);
2223 netif_stop_queue(qdev->ndev);
2224 netif_carrier_off(qdev->ndev);
2225 ql_disable_interrupts(qdev);
2226 qdev->port_link_state = LS_DOWN;
Joe Perchesd7f61772010-07-22 15:36:17 +00002227 set_bit(QL_RESET_ACTIVE, &qdev->flags) ;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002228
2229 if (value & ISP_CONTROL_FE) {
2230 /*
2231 * Chip Fatal Error.
2232 */
2233 var =
2234 ql_read_page0_reg_l(qdev,
2235 &port_regs->PortFatalErrStatus);
Joe Percheseddc5fb2010-07-22 12:33:31 +00002236 netdev_warn(ndev,
2237 "Resetting chip. PortFatalErrStatus register = 0x%x\n",
2238 var);
Joe Perchesd7f61772010-07-22 15:36:17 +00002239 set_bit(QL_RESET_START, &qdev->flags) ;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002240 } else {
2241 /*
2242 * Soft Reset Requested.
2243 */
Joe Perchesd7f61772010-07-22 15:36:17 +00002244 set_bit(QL_RESET_PER_SCSI, &qdev->flags) ;
Joe Percheseddc5fb2010-07-22 12:33:31 +00002245 netdev_err(ndev,
2246 "Another function issued a reset to the chip. ISR value = %x\n",
2247 value);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002248 }
David Howellsc4028952006-11-22 14:57:56 +00002249 queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002250 spin_unlock(&qdev->adapter_lock);
2251 } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
Benjamin Lie8f4df22007-02-26 11:06:42 -08002252 ql_disable_interrupts(qdev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002253 if (likely(napi_schedule_prep(&qdev->napi)))
Ben Hutchings288379f2009-01-19 16:43:59 -08002254 __napi_schedule(&qdev->napi);
Joe Perchesd7f61772010-07-22 15:36:17 +00002255 } else
Ron Mercer5a4faa872006-07-25 00:40:21 -07002256 return IRQ_NONE;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002257
2258 return IRQ_RETVAL(handled);
2259}
2260
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002261/*
Joe Perchesd7f61772010-07-22 15:36:17 +00002262 * Get the total number of segments needed for the given number of fragments.
2263 * This is necessary because outbound address lists (OAL) will be used when
2264 * more than two frags are given. Each address list has 5 addr/len pairs.
2265 * The 5th pair in each OAL is used to point to the next OAL if more frags
2266 * are coming. That is why the frags:segment count ratio is not linear.
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002267 */
Joe Perchesd7f61772010-07-22 15:36:17 +00002268static int ql_get_seg_count(struct ql3_adapter *qdev, unsigned short frags)
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002269{
Benjamin Lie8f4df22007-02-26 11:06:42 -08002270 if (qdev->device_id == QL3022_DEVICE_ID)
2271 return 1;
2272
Joe Perchesd7f61772010-07-22 15:36:17 +00002273 if (frags <= 2)
2274 return frags + 1;
2275 else if (frags <= 6)
2276 return frags + 2;
2277 else if (frags <= 10)
2278 return frags + 3;
2279 else if (frags <= 14)
2280 return frags + 4;
2281 else if (frags <= 18)
2282 return frags + 5;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002283 return -1;
2284}
2285
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002286static void ql_hw_csum_setup(const struct sk_buff *skb,
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002287 struct ob_mac_iocb_req *mac_iocb_ptr)
2288{
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002289 const struct iphdr *ip = ip_hdr(skb);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002290
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002291 mac_iocb_ptr->ip_hdr_off = skb_network_offset(skb);
2292 mac_iocb_ptr->ip_hdr_len = ip->ihl;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002293
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002294 if (ip->protocol == IPPROTO_TCP) {
2295 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
2296 OB_3032MAC_IOCB_REQ_IC;
2297 } else {
2298 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
2299 OB_3032MAC_IOCB_REQ_IC;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002300 }
2301
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002302}
2303
2304/*
Joe Perchesd7f61772010-07-22 15:36:17 +00002305 * Map the buffers for this transmit.
2306 * This will return NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002307 */
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002308static int ql_send_map(struct ql3_adapter *qdev,
2309 struct ob_mac_iocb_req *mac_iocb_ptr,
2310 struct ql_tx_buf_cb *tx_cb,
2311 struct sk_buff *skb)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002312{
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002313 struct oal *oal;
2314 struct oal_entry *oal_entry;
Ron Mercer63f779262007-02-28 16:42:17 -08002315 int len = skb_headlen(skb);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002316 dma_addr_t map;
2317 int err;
2318 int completed_segs, i;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002319 int seg_cnt, seg = 0;
2320 int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002321
Ron Mercerb6967eb2007-03-26 13:42:58 -07002322 seg_cnt = tx_cb->seg_count;
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002323 /*
2324 * Map the skb buffer first.
2325 */
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002326 map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002327
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002328 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002329 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002330 netdev_err(qdev->ndev, "PCI mapping failed with error: %d\n",
2331 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002332
2333 return NETDEV_TX_BUSY;
2334 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002335
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002336 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2337 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2338 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2339 oal_entry->len = cpu_to_le32(len);
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002340 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2341 dma_unmap_len_set(&tx_cb->map[seg], maplen, len);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002342 seg++;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002343
Benjamin Lie8f4df22007-02-26 11:06:42 -08002344 if (seg_cnt == 1) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002345 /* Terminate the last segment. */
Marcin Slusarzb39b5a22008-03-04 15:19:20 -08002346 oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
Joe Perchesd7f61772010-07-22 15:36:17 +00002347 return NETDEV_TX_OK;
2348 }
2349 oal = tx_cb->oal;
2350 for (completed_segs = 0;
2351 completed_segs < frag_cnt;
2352 completed_segs++, seg++) {
2353 skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
2354 oal_entry++;
2355 /*
2356 * Check for continuation requirements.
2357 * It's strange but necessary.
2358 * Continuation entry points to outbound address list.
2359 */
2360 if ((seg == 2 && seg_cnt > 3) ||
2361 (seg == 7 && seg_cnt > 8) ||
2362 (seg == 12 && seg_cnt > 13) ||
2363 (seg == 17 && seg_cnt > 18)) {
2364 map = pci_map_single(qdev->pdev, oal,
2365 sizeof(struct oal),
2366 PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002367
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002368 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002369 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002370 netdev_err(qdev->ndev,
Joe Perchesd7f61772010-07-22 15:36:17 +00002371 "PCI mapping outbound address list with error: %d\n",
Joe Percheseddc5fb2010-07-22 12:33:31 +00002372 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002373 goto map_error;
2374 }
2375
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002376 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2377 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
Joe Perchesd7f61772010-07-22 15:36:17 +00002378 oal_entry->len = cpu_to_le32(sizeof(struct oal) |
2379 OAL_CONT_ENTRY);
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002380 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2381 dma_unmap_len_set(&tx_cb->map[seg], maplen,
Joe Perchesd7f61772010-07-22 15:36:17 +00002382 sizeof(struct oal));
2383 oal_entry = (struct oal_entry *)oal;
2384 oal++;
2385 seg++;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002386 }
Benjamin Li0f8ab892007-02-26 11:06:40 -08002387
Eric Dumazet9e903e02011-10-18 21:00:24 +00002388 map = skb_frag_dma_map(&qdev->pdev->dev, frag, 0, skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002389 DMA_TO_DEVICE);
Joe Perchesd7f61772010-07-22 15:36:17 +00002390
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002391 err = dma_mapping_error(&qdev->pdev->dev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002392 if (err) {
2393 netdev_err(qdev->ndev,
2394 "PCI mapping frags failed with error: %d\n",
2395 err);
2396 goto map_error;
2397 }
2398
2399 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2400 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
Eric Dumazet9e903e02011-10-18 21:00:24 +00002401 oal_entry->len = cpu_to_le32(skb_frag_size(frag));
Joe Perchesd7f61772010-07-22 15:36:17 +00002402 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002403 dma_unmap_len_set(&tx_cb->map[seg], maplen, skb_frag_size(frag));
Joe Perchesd7f61772010-07-22 15:36:17 +00002404 }
2405 /* Terminate the last segment. */
2406 oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002407 return NETDEV_TX_OK;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002408
2409map_error:
2410 /* A PCI mapping failed and now we will need to back out
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002411 * We need to traverse through the oal's and associated pages which
Benjamin Li0f8ab892007-02-26 11:06:40 -08002412 * have been mapped and now we must unmap them to clean up properly
2413 */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002414
Benjamin Li0f8ab892007-02-26 11:06:40 -08002415 seg = 1;
2416 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2417 oal = tx_cb->oal;
Joe Perchesd7f61772010-07-22 15:36:17 +00002418 for (i = 0; i < completed_segs; i++, seg++) {
Benjamin Li0f8ab892007-02-26 11:06:40 -08002419 oal_entry++;
2420
Joe Perchesd7f61772010-07-22 15:36:17 +00002421 /*
2422 * Check for continuation requirements.
2423 * It's strange but necessary.
2424 */
2425
2426 if ((seg == 2 && seg_cnt > 3) ||
2427 (seg == 7 && seg_cnt > 8) ||
2428 (seg == 12 && seg_cnt > 13) ||
2429 (seg == 17 && seg_cnt > 18)) {
Benjamin Li0f8ab892007-02-26 11:06:40 -08002430 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002431 dma_unmap_addr(&tx_cb->map[seg], mapaddr),
2432 dma_unmap_len(&tx_cb->map[seg], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002433 PCI_DMA_TODEVICE);
2434 oal++;
2435 seg++;
2436 }
2437
2438 pci_unmap_page(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002439 dma_unmap_addr(&tx_cb->map[seg], mapaddr),
2440 dma_unmap_len(&tx_cb->map[seg], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002441 PCI_DMA_TODEVICE);
2442 }
2443
2444 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002445 dma_unmap_addr(&tx_cb->map[0], mapaddr),
2446 dma_unmap_addr(&tx_cb->map[0], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002447 PCI_DMA_TODEVICE);
2448
2449 return NETDEV_TX_BUSY;
2450
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002451}
2452
2453/*
2454 * The difference between 3022 and 3032 sends:
2455 * 3022 only supports a simple single segment transmission.
2456 * 3032 supports checksumming and scatter/gather lists (fragments).
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002457 * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
2458 * in the IOCB plus a chain of outbound address lists (OAL) that
2459 * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
Gilles Espinasse177b2412011-01-09 08:59:49 +01002460 * will be used to point to an OAL when more ALP entries are required.
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002461 * The IOCB is always the top of the chain followed by one or more
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002462 * OALs (when necessary).
2463 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002464static netdev_tx_t ql3xxx_send(struct sk_buff *skb,
2465 struct net_device *ndev)
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002466{
Joe Perches4dd15182010-11-15 11:12:27 +00002467 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002468 struct ql3xxx_port_registers __iomem *port_regs =
2469 qdev->mem_map_registers;
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002470 struct ql_tx_buf_cb *tx_cb;
2471 u32 tot_len = skb->len;
2472 struct ob_mac_iocb_req *mac_iocb_ptr;
2473
Joe Perchesd7f61772010-07-22 15:36:17 +00002474 if (unlikely(atomic_read(&qdev->tx_count) < 2))
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002475 return NETDEV_TX_BUSY;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002476
Joe Perchesd7f61772010-07-22 15:36:17 +00002477 tx_cb = &qdev->tx_buf[qdev->req_producer_index];
2478 tx_cb->seg_count = ql_get_seg_count(qdev,
2479 skb_shinfo(skb)->nr_frags);
2480 if (tx_cb->seg_count == -1) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002481 netdev_err(ndev, "%s: invalid segment count!\n", __func__);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002482 return NETDEV_TX_OK;
2483 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002484
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002485 mac_iocb_ptr = tx_cb->queue_entry;
Ron Mercerd8a759f2007-03-26 13:42:57 -07002486 memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002487 mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
2488 mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
2489 mac_iocb_ptr->flags |= qdev->mb_bit_mask;
2490 mac_iocb_ptr->transaction_id = qdev->req_producer_index;
2491 mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
2492 tx_cb->skb = skb;
Benjamin Lie8f4df22007-02-26 11:06:42 -08002493 if (qdev->device_id == QL3032_DEVICE_ID &&
2494 skb->ip_summed == CHECKSUM_PARTIAL)
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002495 ql_hw_csum_setup(skb, mac_iocb_ptr);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002496
Joe Perchesd7f61772010-07-22 15:36:17 +00002497 if (ql_send_map(qdev, mac_iocb_ptr, tx_cb, skb) != NETDEV_TX_OK) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002498 netdev_err(ndev, "%s: Could not map the segments!\n", __func__);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002499 return NETDEV_TX_BUSY;
2500 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002501
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002502 wmb();
Ron Mercer5a4faa872006-07-25 00:40:21 -07002503 qdev->req_producer_index++;
2504 if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
2505 qdev->req_producer_index = 0;
2506 wmb();
2507 ql_write_common_reg_l(qdev,
Al Viroee111d12006-09-25 02:53:53 +01002508 &port_regs->CommonRegs.reqQProducerIndex,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002509 qdev->req_producer_index);
2510
Joe Percheseddc5fb2010-07-22 12:33:31 +00002511 netif_printk(qdev, tx_queued, KERN_DEBUG, ndev,
2512 "tx queued, slot %d, len %d\n",
2513 qdev->req_producer_index, skb->len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002514
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002515 atomic_dec(&qdev->tx_count);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002516 return NETDEV_TX_OK;
2517}
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002518
Ron Mercer5a4faa872006-07-25 00:40:21 -07002519static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
2520{
2521 qdev->req_q_size =
2522 (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
2523
Joe Jin8a6e29d2012-10-21 14:40:36 +00002524 qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
2525
2526 /* The barrier is required to ensure request and response queue
2527 * addr writes to the registers.
2528 */
2529 wmb();
2530
Ron Mercer5a4faa872006-07-25 00:40:21 -07002531 qdev->req_q_virt_addr =
2532 pci_alloc_consistent(qdev->pdev,
2533 (size_t) qdev->req_q_size,
2534 &qdev->req_q_phy_addr);
2535
2536 if ((qdev->req_q_virt_addr == NULL) ||
2537 LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002538 netdev_err(qdev->ndev, "reqQ failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002539 return -ENOMEM;
2540 }
2541
Ron Mercer5a4faa872006-07-25 00:40:21 -07002542 qdev->rsp_q_virt_addr =
2543 pci_alloc_consistent(qdev->pdev,
2544 (size_t) qdev->rsp_q_size,
2545 &qdev->rsp_q_phy_addr);
2546
2547 if ((qdev->rsp_q_virt_addr == NULL) ||
2548 LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002549 netdev_err(qdev->ndev, "rspQ allocation failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002550 pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
2551 qdev->req_q_virt_addr,
2552 qdev->req_q_phy_addr);
2553 return -ENOMEM;
2554 }
2555
Joe Perchesd7f61772010-07-22 15:36:17 +00002556 set_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002557
2558 return 0;
2559}
2560
2561static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
2562{
Joe Perchesd7f61772010-07-22 15:36:17 +00002563 if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002564 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002565 return;
2566 }
2567
2568 pci_free_consistent(qdev->pdev,
2569 qdev->req_q_size,
2570 qdev->req_q_virt_addr, qdev->req_q_phy_addr);
2571
2572 qdev->req_q_virt_addr = NULL;
2573
2574 pci_free_consistent(qdev->pdev,
2575 qdev->rsp_q_size,
2576 qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
2577
2578 qdev->rsp_q_virt_addr = NULL;
2579
Joe Perchesd7f61772010-07-22 15:36:17 +00002580 clear_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002581}
2582
2583static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
2584{
2585 /* Create Large Buffer Queue */
2586 qdev->lrg_buf_q_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002587 qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002588 if (qdev->lrg_buf_q_size < PAGE_SIZE)
2589 qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
2590 else
2591 qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
2592
Joe Perchesb2adaca2013-02-03 17:43:58 +00002593 qdev->lrg_buf = kmalloc_array(qdev->num_large_buffers,
2594 sizeof(struct ql_rcv_buf_cb),
2595 GFP_KERNEL);
2596 if (qdev->lrg_buf == NULL)
Ron Mercer1357bfc2007-02-26 11:06:37 -08002597 return -ENOMEM;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002598
Ron Mercer5a4faa872006-07-25 00:40:21 -07002599 qdev->lrg_buf_q_alloc_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002600 pci_alloc_consistent(qdev->pdev,
2601 qdev->lrg_buf_q_alloc_size,
2602 &qdev->lrg_buf_q_alloc_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002603
2604 if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002605 netdev_err(qdev->ndev, "lBufQ failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002606 return -ENOMEM;
2607 }
2608 qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
2609 qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
2610
2611 /* Create Small Buffer Queue */
2612 qdev->small_buf_q_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002613 NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002614 if (qdev->small_buf_q_size < PAGE_SIZE)
2615 qdev->small_buf_q_alloc_size = PAGE_SIZE;
2616 else
2617 qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
2618
2619 qdev->small_buf_q_alloc_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002620 pci_alloc_consistent(qdev->pdev,
2621 qdev->small_buf_q_alloc_size,
2622 &qdev->small_buf_q_alloc_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002623
2624 if (qdev->small_buf_q_alloc_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002625 netdev_err(qdev->ndev, "Small Buffer Queue allocation failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002626 pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
2627 qdev->lrg_buf_q_alloc_virt_addr,
2628 qdev->lrg_buf_q_alloc_phy_addr);
2629 return -ENOMEM;
2630 }
2631
2632 qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
2633 qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
Joe Perchesd7f61772010-07-22 15:36:17 +00002634 set_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002635 return 0;
2636}
2637
2638static void ql_free_buffer_queues(struct ql3_adapter *qdev)
2639{
Joe Perchesd7f61772010-07-22 15:36:17 +00002640 if (!test_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002641 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002642 return;
2643 }
Joe Perchesd7f61772010-07-22 15:36:17 +00002644 kfree(qdev->lrg_buf);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002645 pci_free_consistent(qdev->pdev,
2646 qdev->lrg_buf_q_alloc_size,
2647 qdev->lrg_buf_q_alloc_virt_addr,
2648 qdev->lrg_buf_q_alloc_phy_addr);
2649
2650 qdev->lrg_buf_q_virt_addr = NULL;
2651
2652 pci_free_consistent(qdev->pdev,
2653 qdev->small_buf_q_alloc_size,
2654 qdev->small_buf_q_alloc_virt_addr,
2655 qdev->small_buf_q_alloc_phy_addr);
2656
2657 qdev->small_buf_q_virt_addr = NULL;
2658
Joe Perchesd7f61772010-07-22 15:36:17 +00002659 clear_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002660}
2661
2662static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
2663{
2664 int i;
2665 struct bufq_addr_element *small_buf_q_entry;
2666
2667 /* Currently we allocate on one of memory and use it for smallbuffers */
2668 qdev->small_buf_total_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002669 (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
2670 QL_SMALL_BUFFER_SIZE);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002671
2672 qdev->small_buf_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002673 pci_alloc_consistent(qdev->pdev,
2674 qdev->small_buf_total_size,
2675 &qdev->small_buf_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002676
2677 if (qdev->small_buf_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002678 netdev_err(qdev->ndev, "Failed to get small buffer memory\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002679 return -ENOMEM;
2680 }
2681
2682 qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
2683 qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
2684
2685 small_buf_q_entry = qdev->small_buf_q_virt_addr;
2686
Ron Mercer5a4faa872006-07-25 00:40:21 -07002687 /* Initialize the small buffer queue. */
2688 for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
2689 small_buf_q_entry->addr_high =
2690 cpu_to_le32(qdev->small_buf_phy_addr_high);
2691 small_buf_q_entry->addr_low =
2692 cpu_to_le32(qdev->small_buf_phy_addr_low +
2693 (i * QL_SMALL_BUFFER_SIZE));
2694 small_buf_q_entry++;
2695 }
2696 qdev->small_buf_index = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +00002697 set_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002698 return 0;
2699}
2700
2701static void ql_free_small_buffers(struct ql3_adapter *qdev)
2702{
Joe Perchesd7f61772010-07-22 15:36:17 +00002703 if (!test_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002704 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002705 return;
2706 }
2707 if (qdev->small_buf_virt_addr != NULL) {
2708 pci_free_consistent(qdev->pdev,
2709 qdev->small_buf_total_size,
2710 qdev->small_buf_virt_addr,
2711 qdev->small_buf_phy_addr);
2712
2713 qdev->small_buf_virt_addr = NULL;
2714 }
2715}
2716
2717static void ql_free_large_buffers(struct ql3_adapter *qdev)
2718{
2719 int i = 0;
2720 struct ql_rcv_buf_cb *lrg_buf_cb;
2721
Ron Mercer1357bfc2007-02-26 11:06:37 -08002722 for (i = 0; i < qdev->num_large_buffers; i++) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002723 lrg_buf_cb = &qdev->lrg_buf[i];
2724 if (lrg_buf_cb->skb) {
2725 dev_kfree_skb(lrg_buf_cb->skb);
2726 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002727 dma_unmap_addr(lrg_buf_cb, mapaddr),
2728 dma_unmap_len(lrg_buf_cb, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002729 PCI_DMA_FROMDEVICE);
2730 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2731 } else {
2732 break;
2733 }
2734 }
2735}
2736
2737static void ql_init_large_buffers(struct ql3_adapter *qdev)
2738{
2739 int i;
2740 struct ql_rcv_buf_cb *lrg_buf_cb;
2741 struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
2742
Ron Mercer1357bfc2007-02-26 11:06:37 -08002743 for (i = 0; i < qdev->num_large_buffers; i++) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002744 lrg_buf_cb = &qdev->lrg_buf[i];
2745 buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
2746 buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
2747 buf_addr_ele++;
2748 }
2749 qdev->lrg_buf_index = 0;
2750 qdev->lrg_buf_skb_check = 0;
2751}
2752
2753static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
2754{
2755 int i;
2756 struct ql_rcv_buf_cb *lrg_buf_cb;
2757 struct sk_buff *skb;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002758 dma_addr_t map;
2759 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002760
Ron Mercer1357bfc2007-02-26 11:06:37 -08002761 for (i = 0; i < qdev->num_large_buffers; i++) {
Benjamin Licd238fa2007-02-26 11:06:33 -08002762 skb = netdev_alloc_skb(qdev->ndev,
2763 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002764 if (unlikely(!skb)) {
2765 /* Better luck next round */
Joe Percheseddc5fb2010-07-22 12:33:31 +00002766 netdev_err(qdev->ndev,
2767 "large buff alloc failed for %d bytes at index %d\n",
2768 qdev->lrg_buffer_len * 2, i);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002769 ql_free_large_buffers(qdev);
2770 return -ENOMEM;
2771 } else {
2772
2773 lrg_buf_cb = &qdev->lrg_buf[i];
2774 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2775 lrg_buf_cb->index = i;
2776 lrg_buf_cb->skb = skb;
2777 /*
2778 * We save some space to copy the ethhdr from first
2779 * buffer
2780 */
2781 skb_reserve(skb, QL_HEADER_SPACE);
2782 map = pci_map_single(qdev->pdev,
2783 skb->data,
2784 qdev->lrg_buffer_len -
2785 QL_HEADER_SPACE,
2786 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002787
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002788 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002789 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002790 netdev_err(qdev->ndev,
2791 "PCI mapping failed with error: %d\n",
2792 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002793 ql_free_large_buffers(qdev);
2794 return -ENOMEM;
2795 }
2796
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002797 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
2798 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002799 qdev->lrg_buffer_len -
2800 QL_HEADER_SPACE);
2801 lrg_buf_cb->buf_phy_addr_low =
2802 cpu_to_le32(LS_64BITS(map));
2803 lrg_buf_cb->buf_phy_addr_high =
2804 cpu_to_le32(MS_64BITS(map));
2805 }
2806 }
2807 return 0;
2808}
2809
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002810static void ql_free_send_free_list(struct ql3_adapter *qdev)
2811{
2812 struct ql_tx_buf_cb *tx_cb;
2813 int i;
2814
2815 tx_cb = &qdev->tx_buf[0];
2816 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +00002817 kfree(tx_cb->oal);
2818 tx_cb->oal = NULL;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002819 tx_cb++;
2820 }
2821}
2822
2823static int ql_create_send_free_list(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002824{
2825 struct ql_tx_buf_cb *tx_cb;
2826 int i;
Joe Perchesd7f61772010-07-22 15:36:17 +00002827 struct ob_mac_iocb_req *req_q_curr = qdev->req_q_virt_addr;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002828
2829 /* Create free list of transmit buffers */
2830 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002831
Ron Mercer5a4faa872006-07-25 00:40:21 -07002832 tx_cb = &qdev->tx_buf[i];
2833 tx_cb->skb = NULL;
2834 tx_cb->queue_entry = req_q_curr;
2835 req_q_curr++;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002836 tx_cb->oal = kmalloc(512, GFP_KERNEL);
2837 if (tx_cb->oal == NULL)
Santosh Nayak6975f4c2012-03-02 05:09:39 +00002838 return -ENOMEM;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002839 }
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002840 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002841}
2842
2843static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
2844{
Ron Mercer1357bfc2007-02-26 11:06:37 -08002845 if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
2846 qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002847 qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
Joe Perchesd7f61772010-07-22 15:36:17 +00002848 } else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
Ron Mercer1357bfc2007-02-26 11:06:37 -08002849 /*
2850 * Bigger buffers, so less of them.
2851 */
2852 qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002853 qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
2854 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002855 netdev_err(qdev->ndev, "Invalid mtu size: %d. Only %d and %d are accepted.\n",
2856 qdev->ndev->mtu, NORMAL_MTU_SIZE, JUMBO_MTU_SIZE);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002857 return -ENOMEM;
2858 }
Joe Perchesd7f61772010-07-22 15:36:17 +00002859 qdev->num_large_buffers =
2860 qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002861 qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
2862 qdev->max_frame_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002863 (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002864
2865 /*
2866 * First allocate a page of shared memory and use it for shadow
2867 * locations of Network Request Queue Consumer Address Register and
2868 * Network Completion Queue Producer Index Register
2869 */
2870 qdev->shadow_reg_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002871 pci_alloc_consistent(qdev->pdev,
2872 PAGE_SIZE, &qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002873
2874 if (qdev->shadow_reg_virt_addr != NULL) {
Joe Perches43d620c2011-06-16 19:08:06 +00002875 qdev->preq_consumer_index = qdev->shadow_reg_virt_addr;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002876 qdev->req_consumer_index_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00002877 MS_64BITS(qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002878 qdev->req_consumer_index_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00002879 LS_64BITS(qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002880
2881 qdev->prsp_producer_index =
Joe Perchesd7f61772010-07-22 15:36:17 +00002882 (__le32 *) (((u8 *) qdev->preq_consumer_index) + 8);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002883 qdev->rsp_producer_index_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00002884 qdev->req_consumer_index_phy_addr_high;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002885 qdev->rsp_producer_index_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00002886 qdev->req_consumer_index_phy_addr_low + 8;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002887 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002888 netdev_err(qdev->ndev, "shadowReg Alloc failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002889 return -ENOMEM;
2890 }
2891
2892 if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002893 netdev_err(qdev->ndev, "ql_alloc_net_req_rsp_queues failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002894 goto err_req_rsp;
2895 }
2896
2897 if (ql_alloc_buffer_queues(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002898 netdev_err(qdev->ndev, "ql_alloc_buffer_queues failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002899 goto err_buffer_queues;
2900 }
2901
2902 if (ql_alloc_small_buffers(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002903 netdev_err(qdev->ndev, "ql_alloc_small_buffers failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002904 goto err_small_buffers;
2905 }
2906
2907 if (ql_alloc_large_buffers(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002908 netdev_err(qdev->ndev, "ql_alloc_large_buffers failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002909 goto err_small_buffers;
2910 }
2911
2912 /* Initialize the large buffer queue. */
2913 ql_init_large_buffers(qdev);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002914 if (ql_create_send_free_list(qdev))
2915 goto err_free_list;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002916
2917 qdev->rsp_current = qdev->rsp_q_virt_addr;
2918
2919 return 0;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002920err_free_list:
2921 ql_free_send_free_list(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002922err_small_buffers:
2923 ql_free_buffer_queues(qdev);
2924err_buffer_queues:
2925 ql_free_net_req_rsp_queues(qdev);
2926err_req_rsp:
2927 pci_free_consistent(qdev->pdev,
2928 PAGE_SIZE,
2929 qdev->shadow_reg_virt_addr,
2930 qdev->shadow_reg_phy_addr);
2931
2932 return -ENOMEM;
2933}
2934
2935static void ql_free_mem_resources(struct ql3_adapter *qdev)
2936{
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002937 ql_free_send_free_list(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002938 ql_free_large_buffers(qdev);
2939 ql_free_small_buffers(qdev);
2940 ql_free_buffer_queues(qdev);
2941 ql_free_net_req_rsp_queues(qdev);
2942 if (qdev->shadow_reg_virt_addr != NULL) {
2943 pci_free_consistent(qdev->pdev,
2944 PAGE_SIZE,
2945 qdev->shadow_reg_virt_addr,
2946 qdev->shadow_reg_phy_addr);
2947 qdev->shadow_reg_virt_addr = NULL;
2948 }
2949}
2950
2951static int ql_init_misc_registers(struct ql3_adapter *qdev)
2952{
Al Viroee111d12006-09-25 02:53:53 +01002953 struct ql3xxx_local_ram_registers __iomem *local_ram =
2954 (void __iomem *)qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002955
Joe Perchesd7f61772010-07-22 15:36:17 +00002956 if (ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002957 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
2958 2) << 4))
2959 return -1;
2960
2961 ql_write_page2_reg(qdev,
2962 &local_ram->bufletSize, qdev->nvram_data.bufletSize);
2963
2964 ql_write_page2_reg(qdev,
2965 &local_ram->maxBufletCount,
2966 qdev->nvram_data.bufletCount);
2967
2968 ql_write_page2_reg(qdev,
2969 &local_ram->freeBufletThresholdLow,
2970 (qdev->nvram_data.tcpWindowThreshold25 << 16) |
2971 (qdev->nvram_data.tcpWindowThreshold0));
2972
2973 ql_write_page2_reg(qdev,
2974 &local_ram->freeBufletThresholdHigh,
2975 qdev->nvram_data.tcpWindowThreshold50);
2976
2977 ql_write_page2_reg(qdev,
2978 &local_ram->ipHashTableBase,
2979 (qdev->nvram_data.ipHashTableBaseHi << 16) |
2980 qdev->nvram_data.ipHashTableBaseLo);
2981 ql_write_page2_reg(qdev,
2982 &local_ram->ipHashTableCount,
2983 qdev->nvram_data.ipHashTableSize);
2984 ql_write_page2_reg(qdev,
2985 &local_ram->tcpHashTableBase,
2986 (qdev->nvram_data.tcpHashTableBaseHi << 16) |
2987 qdev->nvram_data.tcpHashTableBaseLo);
2988 ql_write_page2_reg(qdev,
2989 &local_ram->tcpHashTableCount,
2990 qdev->nvram_data.tcpHashTableSize);
2991 ql_write_page2_reg(qdev,
2992 &local_ram->ncbBase,
2993 (qdev->nvram_data.ncbTableBaseHi << 16) |
2994 qdev->nvram_data.ncbTableBaseLo);
2995 ql_write_page2_reg(qdev,
2996 &local_ram->maxNcbCount,
2997 qdev->nvram_data.ncbTableSize);
2998 ql_write_page2_reg(qdev,
2999 &local_ram->drbBase,
3000 (qdev->nvram_data.drbTableBaseHi << 16) |
3001 qdev->nvram_data.drbTableBaseLo);
3002 ql_write_page2_reg(qdev,
3003 &local_ram->maxDrbCount,
3004 qdev->nvram_data.drbTableSize);
3005 ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
3006 return 0;
3007}
3008
3009static int ql_adapter_initialize(struct ql3_adapter *qdev)
3010{
3011 u32 value;
Joe Perchesd7f61772010-07-22 15:36:17 +00003012 struct ql3xxx_port_registers __iomem *port_regs =
3013 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +00003014 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003015 struct ql3xxx_host_memory_registers __iomem *hmem_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00003016 (void __iomem *)port_regs;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003017 u32 delay = 10;
3018 int status = 0;
3019
Joe Perchesd7f61772010-07-22 15:36:17 +00003020 if (ql_mii_setup(qdev))
Ron Mercer5a4faa872006-07-25 00:40:21 -07003021 return -1;
3022
3023 /* Bring out PHY out of reset */
Joe Perchesd7f61772010-07-22 15:36:17 +00003024 ql_write_common_reg(qdev, spir,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003025 (ISP_SERIAL_PORT_IF_WE |
3026 (ISP_SERIAL_PORT_IF_WE << 16)));
Ron Mercere5a67372009-06-23 09:00:01 +00003027 /* Give the PHY time to come out of reset. */
3028 mdelay(100);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003029 qdev->port_link_state = LS_DOWN;
3030 netif_carrier_off(qdev->ndev);
3031
3032 /* V2 chip fix for ARS-39168. */
Joe Perchesd7f61772010-07-22 15:36:17 +00003033 ql_write_common_reg(qdev, spir,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003034 (ISP_SERIAL_PORT_IF_SDE |
3035 (ISP_SERIAL_PORT_IF_SDE << 16)));
3036
3037 /* Request Queue Registers */
Joe Perchesd7f61772010-07-22 15:36:17 +00003038 *((u32 *)(qdev->preq_consumer_index)) = 0;
3039 atomic_set(&qdev->tx_count, NUM_REQ_Q_ENTRIES);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003040 qdev->req_producer_index = 0;
3041
3042 ql_write_page1_reg(qdev,
3043 &hmem_regs->reqConsumerIndexAddrHigh,
3044 qdev->req_consumer_index_phy_addr_high);
3045 ql_write_page1_reg(qdev,
3046 &hmem_regs->reqConsumerIndexAddrLow,
3047 qdev->req_consumer_index_phy_addr_low);
3048
3049 ql_write_page1_reg(qdev,
3050 &hmem_regs->reqBaseAddrHigh,
3051 MS_64BITS(qdev->req_q_phy_addr));
3052 ql_write_page1_reg(qdev,
3053 &hmem_regs->reqBaseAddrLow,
3054 LS_64BITS(qdev->req_q_phy_addr));
3055 ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
3056
3057 /* Response Queue Registers */
Al Viro804d8542007-12-22 19:44:29 +00003058 *((__le16 *) (qdev->prsp_producer_index)) = 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003059 qdev->rsp_consumer_index = 0;
3060 qdev->rsp_current = qdev->rsp_q_virt_addr;
3061
3062 ql_write_page1_reg(qdev,
3063 &hmem_regs->rspProducerIndexAddrHigh,
3064 qdev->rsp_producer_index_phy_addr_high);
3065
3066 ql_write_page1_reg(qdev,
3067 &hmem_regs->rspProducerIndexAddrLow,
3068 qdev->rsp_producer_index_phy_addr_low);
3069
3070 ql_write_page1_reg(qdev,
3071 &hmem_regs->rspBaseAddrHigh,
3072 MS_64BITS(qdev->rsp_q_phy_addr));
3073
3074 ql_write_page1_reg(qdev,
3075 &hmem_regs->rspBaseAddrLow,
3076 LS_64BITS(qdev->rsp_q_phy_addr));
3077
3078 ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
3079
3080 /* Large Buffer Queue */
3081 ql_write_page1_reg(qdev,
3082 &hmem_regs->rxLargeQBaseAddrHigh,
3083 MS_64BITS(qdev->lrg_buf_q_phy_addr));
3084
3085 ql_write_page1_reg(qdev,
3086 &hmem_regs->rxLargeQBaseAddrLow,
3087 LS_64BITS(qdev->lrg_buf_q_phy_addr));
3088
Joe Perchesd7f61772010-07-22 15:36:17 +00003089 ql_write_page1_reg(qdev,
3090 &hmem_regs->rxLargeQLength,
3091 qdev->num_lbufq_entries);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003092
3093 ql_write_page1_reg(qdev,
3094 &hmem_regs->rxLargeBufferLength,
3095 qdev->lrg_buffer_len);
3096
3097 /* Small Buffer Queue */
3098 ql_write_page1_reg(qdev,
3099 &hmem_regs->rxSmallQBaseAddrHigh,
3100 MS_64BITS(qdev->small_buf_q_phy_addr));
3101
3102 ql_write_page1_reg(qdev,
3103 &hmem_regs->rxSmallQBaseAddrLow,
3104 LS_64BITS(qdev->small_buf_q_phy_addr));
3105
3106 ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
3107 ql_write_page1_reg(qdev,
3108 &hmem_regs->rxSmallBufferLength,
3109 QL_SMALL_BUFFER_SIZE);
3110
3111 qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
3112 qdev->small_buf_release_cnt = 8;
Ron Mercer1357bfc2007-02-26 11:06:37 -08003113 qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003114 qdev->lrg_buf_release_cnt = 8;
Joe Perches43d620c2011-06-16 19:08:06 +00003115 qdev->lrg_buf_next_free = qdev->lrg_buf_q_virt_addr;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003116 qdev->small_buf_index = 0;
3117 qdev->lrg_buf_index = 0;
3118 qdev->lrg_buf_free_count = 0;
3119 qdev->lrg_buf_free_head = NULL;
3120 qdev->lrg_buf_free_tail = NULL;
3121
3122 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003123 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003124 rxSmallQProducerIndex,
3125 qdev->small_buf_q_producer_index);
3126 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003127 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003128 rxLargeQProducerIndex,
3129 qdev->lrg_buf_q_producer_index);
3130
3131 /*
3132 * Find out if the chip has already been initialized. If it has, then
3133 * we skip some of the initialization.
3134 */
3135 clear_bit(QL_LINK_MASTER, &qdev->flags);
3136 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3137 if ((value & PORT_STATUS_IC) == 0) {
3138
3139 /* Chip has not been configured yet, so let it rip. */
Joe Perchesd7f61772010-07-22 15:36:17 +00003140 if (ql_init_misc_registers(qdev)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003141 status = -1;
3142 goto out;
3143 }
3144
Ron Mercer5a4faa872006-07-25 00:40:21 -07003145 value = qdev->nvram_data.tcpMaxWindowSize;
3146 ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
3147
3148 value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
3149
Joe Perchesd7f61772010-07-22 15:36:17 +00003150 if (ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003151 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
3152 * 2) << 13)) {
3153 status = -1;
3154 goto out;
3155 }
3156 ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
3157 ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
3158 (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
3159 16) | (INTERNAL_CHIP_SD |
3160 INTERNAL_CHIP_WE)));
3161 ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
3162 }
3163
Ron Mercerb3b15142007-03-26 13:43:00 -07003164 if (qdev->mac_index)
3165 ql_write_page0_reg(qdev,
3166 &port_regs->mac1MaxFrameLengthReg,
3167 qdev->max_frame_size);
3168 else
3169 ql_write_page0_reg(qdev,
3170 &port_regs->mac0MaxFrameLengthReg,
3171 qdev->max_frame_size);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003172
Joe Perchesd7f61772010-07-22 15:36:17 +00003173 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003174 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
3175 2) << 7)) {
3176 status = -1;
3177 goto out;
3178 }
3179
Ron Mercer3efedf22007-03-26 12:43:52 -07003180 PHY_Setup(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003181 ql_init_scan_mode(qdev);
3182 ql_get_phy_owner(qdev);
3183
3184 /* Load the MAC Configuration */
3185
3186 /* Program lower 32 bits of the MAC address */
3187 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3188 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3189 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3190 ((qdev->ndev->dev_addr[2] << 24)
3191 | (qdev->ndev->dev_addr[3] << 16)
3192 | (qdev->ndev->dev_addr[4] << 8)
3193 | qdev->ndev->dev_addr[5]));
3194
3195 /* Program top 16 bits of the MAC address */
3196 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3197 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3198 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3199 ((qdev->ndev->dev_addr[0] << 8)
3200 | qdev->ndev->dev_addr[1]));
3201
3202 /* Enable Primary MAC */
3203 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3204 ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
3205 MAC_ADDR_INDIRECT_PTR_REG_PE));
3206
3207 /* Clear Primary and Secondary IP addresses */
3208 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3209 ((IP_ADDR_INDEX_REG_MASK << 16) |
3210 (qdev->mac_index << 2)));
3211 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3212
3213 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3214 ((IP_ADDR_INDEX_REG_MASK << 16) |
3215 ((qdev->mac_index << 2) + 1)));
3216 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3217
3218 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
3219
3220 /* Indicate Configuration Complete */
3221 ql_write_page0_reg(qdev,
3222 &port_regs->portControl,
3223 ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
3224
3225 do {
3226 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3227 if (value & PORT_STATUS_IC)
3228 break;
Santosh Nayak9d1dfc02012-03-02 05:09:05 +00003229 spin_unlock_irq(&qdev->hw_lock);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003230 msleep(500);
Santosh Nayak9d1dfc02012-03-02 05:09:05 +00003231 spin_lock_irq(&qdev->hw_lock);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003232 } while (--delay);
3233
3234 if (delay == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003235 netdev_err(qdev->ndev, "Hw Initialization timeout\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003236 status = -1;
3237 goto out;
3238 }
3239
3240 /* Enable Ethernet Function */
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003241 if (qdev->device_id == QL3032_DEVICE_ID) {
3242 value =
3243 (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
Ron Mercerb3b15142007-03-26 13:43:00 -07003244 QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
3245 QL3032_PORT_CONTROL_ET);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003246 ql_write_page0_reg(qdev, &port_regs->functionControl,
3247 ((value << 16) | value));
3248 } else {
3249 value =
3250 (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
3251 PORT_CONTROL_HH);
3252 ql_write_page0_reg(qdev, &port_regs->portControl,
3253 ((value << 16) | value));
3254 }
3255
Ron Mercer5a4faa872006-07-25 00:40:21 -07003256
3257out:
3258 return status;
3259}
3260
3261/*
3262 * Caller holds hw_lock.
3263 */
3264static int ql_adapter_reset(struct ql3_adapter *qdev)
3265{
Joe Perchesd7f61772010-07-22 15:36:17 +00003266 struct ql3xxx_port_registers __iomem *port_regs =
3267 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003268 int status = 0;
3269 u16 value;
3270 int max_wait_time;
3271
3272 set_bit(QL_RESET_ACTIVE, &qdev->flags);
3273 clear_bit(QL_RESET_DONE, &qdev->flags);
3274
3275 /*
3276 * Issue soft reset to chip.
3277 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003278 netdev_printk(KERN_DEBUG, qdev->ndev, "Issue soft reset to chip\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003279 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003280 &port_regs->CommonRegs.ispControlStatus,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003281 ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
3282
3283 /* Wait 3 seconds for reset to complete. */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003284 netdev_printk(KERN_DEBUG, qdev->ndev,
3285 "Wait 10 milliseconds for reset to complete\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003286
3287 /* Wait until the firmware tells us the Soft Reset is done */
3288 max_wait_time = 5;
3289 do {
3290 value =
3291 ql_read_common_reg(qdev,
3292 &port_regs->CommonRegs.ispControlStatus);
3293 if ((value & ISP_CONTROL_SR) == 0)
3294 break;
3295
3296 ssleep(1);
3297 } while ((--max_wait_time));
3298
3299 /*
3300 * Also, make sure that the Network Reset Interrupt bit has been
3301 * cleared after the soft reset has taken place.
3302 */
3303 value =
3304 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
3305 if (value & ISP_CONTROL_RI) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003306 netdev_printk(KERN_DEBUG, qdev->ndev,
3307 "clearing RI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003308 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003309 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003310 ispControlStatus,
3311 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3312 }
3313
3314 if (max_wait_time == 0) {
3315 /* Issue Force Soft Reset */
3316 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003317 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003318 ispControlStatus,
3319 ((ISP_CONTROL_FSR << 16) |
3320 ISP_CONTROL_FSR));
3321 /*
3322 * Wait until the firmware tells us the Force Soft Reset is
3323 * done
3324 */
3325 max_wait_time = 5;
3326 do {
Joe Perchesd7f61772010-07-22 15:36:17 +00003327 value = ql_read_common_reg(qdev,
3328 &port_regs->CommonRegs.
3329 ispControlStatus);
3330 if ((value & ISP_CONTROL_FSR) == 0)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003331 break;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003332 ssleep(1);
3333 } while ((--max_wait_time));
3334 }
3335 if (max_wait_time == 0)
3336 status = 1;
3337
3338 clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3339 set_bit(QL_RESET_DONE, &qdev->flags);
3340 return status;
3341}
3342
3343static void ql_set_mac_info(struct ql3_adapter *qdev)
3344{
Joe Perchesd7f61772010-07-22 15:36:17 +00003345 struct ql3xxx_port_registers __iomem *port_regs =
3346 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003347 u32 value, port_status;
3348 u8 func_number;
3349
3350 /* Get the function number */
3351 value =
3352 ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
3353 func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
3354 port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
3355 switch (value & ISP_CONTROL_FN_MASK) {
3356 case ISP_CONTROL_FN0_NET:
3357 qdev->mac_index = 0;
3358 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003359 qdev->mb_bit_mask = FN0_MA_BITS_MASK;
3360 qdev->PHYAddr = PORT0_PHY_ADDRESS;
3361 if (port_status & PORT_STATUS_SM0)
Joe Perchesd7f61772010-07-22 15:36:17 +00003362 set_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003363 else
Joe Perchesd7f61772010-07-22 15:36:17 +00003364 clear_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003365 break;
3366
3367 case ISP_CONTROL_FN1_NET:
3368 qdev->mac_index = 1;
3369 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003370 qdev->mb_bit_mask = FN1_MA_BITS_MASK;
3371 qdev->PHYAddr = PORT1_PHY_ADDRESS;
3372 if (port_status & PORT_STATUS_SM1)
Joe Perchesd7f61772010-07-22 15:36:17 +00003373 set_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003374 else
Joe Perchesd7f61772010-07-22 15:36:17 +00003375 clear_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003376 break;
3377
3378 case ISP_CONTROL_FN0_SCSI:
3379 case ISP_CONTROL_FN1_SCSI:
3380 default:
Joe Percheseddc5fb2010-07-22 12:33:31 +00003381 netdev_printk(KERN_DEBUG, qdev->ndev,
3382 "Invalid function number, ispControlStatus = 0x%x\n",
3383 value);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003384 break;
3385 }
Al Viro804d8542007-12-22 19:44:29 +00003386 qdev->numPorts = qdev->nvram_data.version_and_numPorts >> 8;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003387}
3388
3389static void ql_display_dev_info(struct net_device *ndev)
3390{
Joe Perches4dd15182010-11-15 11:12:27 +00003391 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003392 struct pci_dev *pdev = qdev->pdev;
3393
Joe Percheseddc5fb2010-07-22 12:33:31 +00003394 netdev_info(ndev,
3395 "%s Adapter %d RevisionID %d found %s on PCI slot %d\n",
3396 DRV_NAME, qdev->index, qdev->chip_rev_id,
Joe Perchesd7f61772010-07-22 15:36:17 +00003397 qdev->device_id == QL3032_DEVICE_ID ? "QLA3032" : "QLA3022",
Joe Percheseddc5fb2010-07-22 12:33:31 +00003398 qdev->pci_slot);
3399 netdev_info(ndev, "%s Interface\n",
3400 test_bit(QL_LINK_OPTICAL, &qdev->flags) ? "OPTICAL" : "COPPER");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003401
3402 /*
3403 * Print PCI bus width/type.
3404 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003405 netdev_info(ndev, "Bus interface is %s %s\n",
3406 ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
3407 ((qdev->pci_x) ? "PCI-X" : "PCI"));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003408
Joe Percheseddc5fb2010-07-22 12:33:31 +00003409 netdev_info(ndev, "mem IO base address adjusted = 0x%p\n",
3410 qdev->mem_map_registers);
3411 netdev_info(ndev, "Interrupt number = %d\n", pdev->irq);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003412
Joe Percheseddc5fb2010-07-22 12:33:31 +00003413 netif_info(qdev, probe, ndev, "MAC address %pM\n", ndev->dev_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003414}
3415
3416static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
3417{
3418 struct net_device *ndev = qdev->ndev;
3419 int retval = 0;
3420
3421 netif_stop_queue(ndev);
3422 netif_carrier_off(ndev);
3423
Joe Perchesd7f61772010-07-22 15:36:17 +00003424 clear_bit(QL_ADAPTER_UP, &qdev->flags);
3425 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003426
3427 ql_disable_interrupts(qdev);
3428
3429 free_irq(qdev->pdev->irq, ndev);
3430
Joe Perchesd7f61772010-07-22 15:36:17 +00003431 if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003432 netdev_info(qdev->ndev, "calling pci_disable_msi()\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003433 clear_bit(QL_MSI_ENABLED, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003434 pci_disable_msi(qdev->pdev);
3435 }
3436
3437 del_timer_sync(&qdev->adapter_timer);
3438
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003439 napi_disable(&qdev->napi);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003440
3441 if (do_reset) {
3442 int soft_reset;
3443 unsigned long hw_flags;
3444
3445 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3446 if (ql_wait_for_drvr_lock(qdev)) {
Joe Perchesd7f61772010-07-22 15:36:17 +00003447 soft_reset = ql_adapter_reset(qdev);
3448 if (soft_reset) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003449 netdev_err(ndev, "ql_adapter_reset(%d) FAILED!\n",
3450 qdev->index);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003451 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00003452 netdev_err(ndev,
3453 "Releasing driver lock via chip reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003454 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003455 netdev_err(ndev,
3456 "Could not acquire driver lock to do reset!\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003457 retval = -1;
3458 }
3459 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3460 }
3461 ql_free_mem_resources(qdev);
3462 return retval;
3463}
3464
3465static int ql_adapter_up(struct ql3_adapter *qdev)
3466{
3467 struct net_device *ndev = qdev->ndev;
3468 int err;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00003469 unsigned long irq_flags = IRQF_SHARED;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003470 unsigned long hw_flags;
3471
3472 if (ql_alloc_mem_resources(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003473 netdev_err(ndev, "Unable to allocate buffers\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003474 return -ENOMEM;
3475 }
3476
3477 if (qdev->msi) {
3478 if (pci_enable_msi(qdev->pdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003479 netdev_err(ndev,
3480 "User requested MSI, but MSI failed to initialize. Continuing without MSI.\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003481 qdev->msi = 0;
3482 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003483 netdev_info(ndev, "MSI Enabled...\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003484 set_bit(QL_MSI_ENABLED, &qdev->flags);
Thomas Gleixner38515e92007-02-14 00:33:16 -08003485 irq_flags &= ~IRQF_SHARED;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003486 }
3487 }
3488
Joe Perchesd7f61772010-07-22 15:36:17 +00003489 err = request_irq(qdev->pdev->irq, ql3xxx_isr,
3490 irq_flags, ndev->name, ndev);
3491 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003492 netdev_err(ndev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003493 "Failed to reserve interrupt %d - already in use\n",
Joe Percheseddc5fb2010-07-22 12:33:31 +00003494 qdev->pdev->irq);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003495 goto err_irq;
3496 }
3497
3498 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3499
Joe Perchesd7f61772010-07-22 15:36:17 +00003500 err = ql_wait_for_drvr_lock(qdev);
3501 if (err) {
3502 err = ql_adapter_initialize(qdev);
3503 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003504 netdev_err(ndev, "Unable to initialize adapter\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003505 goto err_init;
3506 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00003507 netdev_err(ndev, "Releasing driver lock\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003508 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3509 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003510 netdev_err(ndev, "Could not acquire driver lock\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003511 goto err_lock;
3512 }
3513
3514 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3515
Joe Perchesd7f61772010-07-22 15:36:17 +00003516 set_bit(QL_ADAPTER_UP, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003517
3518 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
3519
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003520 napi_enable(&qdev->napi);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003521 ql_enable_interrupts(qdev);
3522 return 0;
3523
3524err_init:
3525 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3526err_lock:
Benjamin Li04f10772007-02-26 11:06:35 -08003527 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003528 free_irq(qdev->pdev->irq, ndev);
3529err_irq:
Joe Perchesd7f61772010-07-22 15:36:17 +00003530 if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003531 netdev_info(ndev, "calling pci_disable_msi()\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003532 clear_bit(QL_MSI_ENABLED, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003533 pci_disable_msi(qdev->pdev);
3534 }
3535 return err;
3536}
3537
3538static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
3539{
Joe Perchesd7f61772010-07-22 15:36:17 +00003540 if (ql_adapter_down(qdev, reset) || ql_adapter_up(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003541 netdev_err(qdev->ndev,
3542 "Driver up/down cycle failed, closing device\n");
Ben Hutchingsc81ec802008-05-06 19:36:26 +01003543 rtnl_lock();
Ron Mercer5a4faa872006-07-25 00:40:21 -07003544 dev_close(qdev->ndev);
Ben Hutchingsc81ec802008-05-06 19:36:26 +01003545 rtnl_unlock();
Ron Mercer5a4faa872006-07-25 00:40:21 -07003546 return -1;
3547 }
3548 return 0;
3549}
3550
3551static int ql3xxx_close(struct net_device *ndev)
3552{
3553 struct ql3_adapter *qdev = netdev_priv(ndev);
3554
3555 /*
3556 * Wait for device to recover from a reset.
3557 * (Rarely happens, but possible.)
3558 */
Joe Perchesd7f61772010-07-22 15:36:17 +00003559 while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
Ron Mercer5a4faa872006-07-25 00:40:21 -07003560 msleep(50);
3561
Joe Perchesd7f61772010-07-22 15:36:17 +00003562 ql_adapter_down(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003563 return 0;
3564}
3565
3566static int ql3xxx_open(struct net_device *ndev)
3567{
3568 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00003569 return ql_adapter_up(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003570}
3571
Ron Mercer5a4faa872006-07-25 00:40:21 -07003572static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
3573{
Joe Perches4dd15182010-11-15 11:12:27 +00003574 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003575 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00003576 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003577 struct sockaddr *addr = p;
3578 unsigned long hw_flags;
3579
3580 if (netif_running(ndev))
3581 return -EBUSY;
3582
3583 if (!is_valid_ether_addr(addr->sa_data))
3584 return -EADDRNOTAVAIL;
3585
3586 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3587
3588 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3589 /* Program lower 32 bits of the MAC address */
3590 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3591 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3592 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3593 ((ndev->dev_addr[2] << 24) | (ndev->
3594 dev_addr[3] << 16) |
3595 (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
3596
3597 /* Program top 16 bits of the MAC address */
3598 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3599 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3600 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3601 ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
3602 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3603
3604 return 0;
3605}
3606
3607static void ql3xxx_tx_timeout(struct net_device *ndev)
3608{
Joe Perches4dd15182010-11-15 11:12:27 +00003609 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003610
Joe Percheseddc5fb2010-07-22 12:33:31 +00003611 netdev_err(ndev, "Resetting...\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003612 /*
3613 * Stop the queues, we've got a problem.
3614 */
3615 netif_stop_queue(ndev);
3616
3617 /*
3618 * Wake up the worker to process this event.
3619 */
David Howellsc4028952006-11-22 14:57:56 +00003620 queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003621}
3622
David Howellsc4028952006-11-22 14:57:56 +00003623static void ql_reset_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003624{
David Howellsc4028952006-11-22 14:57:56 +00003625 struct ql3_adapter *qdev =
3626 container_of(work, struct ql3_adapter, reset_work.work);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003627 struct net_device *ndev = qdev->ndev;
3628 u32 value;
3629 struct ql_tx_buf_cb *tx_cb;
3630 int max_wait_time, i;
Joe Perchesd7f61772010-07-22 15:36:17 +00003631 struct ql3xxx_port_registers __iomem *port_regs =
3632 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003633 unsigned long hw_flags;
3634
Joe Perchesd7f61772010-07-22 15:36:17 +00003635 if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START), &qdev->flags)) {
3636 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003637
3638 /*
3639 * Loop through the active list and return the skb.
3640 */
3641 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003642 int j;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003643 tx_cb = &qdev->tx_buf[i];
3644 if (tx_cb->skb) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003645 netdev_printk(KERN_DEBUG, ndev,
3646 "Freeing lost SKB\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003647 pci_unmap_single(qdev->pdev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003648 dma_unmap_addr(&tx_cb->map[0],
3649 mapaddr),
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00003650 dma_unmap_len(&tx_cb->map[0], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003651 PCI_DMA_TODEVICE);
Joe Perchesd7f61772010-07-22 15:36:17 +00003652 for (j = 1; j < tx_cb->seg_count; j++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003653 pci_unmap_page(qdev->pdev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003654 dma_unmap_addr(&tx_cb->map[j],
3655 mapaddr),
3656 dma_unmap_len(&tx_cb->map[j],
3657 maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003658 PCI_DMA_TODEVICE);
3659 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07003660 dev_kfree_skb(tx_cb->skb);
3661 tx_cb->skb = NULL;
3662 }
3663 }
3664
Joe Percheseddc5fb2010-07-22 12:33:31 +00003665 netdev_err(ndev, "Clearing NRI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003666 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3667 ql_write_common_reg(qdev,
3668 &port_regs->CommonRegs.
3669 ispControlStatus,
3670 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3671 /*
3672 * Wait the for Soft Reset to Complete.
3673 */
3674 max_wait_time = 10;
3675 do {
3676 value = ql_read_common_reg(qdev,
3677 &port_regs->CommonRegs.
3678
3679 ispControlStatus);
3680 if ((value & ISP_CONTROL_SR) == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003681 netdev_printk(KERN_DEBUG, ndev,
3682 "reset completed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003683 break;
3684 }
3685
3686 if (value & ISP_CONTROL_RI) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003687 netdev_printk(KERN_DEBUG, ndev,
3688 "clearing NRI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003689 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003690 &port_regs->
Ron Mercer5a4faa872006-07-25 00:40:21 -07003691 CommonRegs.
3692 ispControlStatus,
3693 ((ISP_CONTROL_RI <<
3694 16) | ISP_CONTROL_RI));
3695 }
3696
Jiri Slaby83b462c2009-06-20 01:20:30 -07003697 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003698 ssleep(1);
Jiri Slaby83b462c2009-06-20 01:20:30 -07003699 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003700 } while (--max_wait_time);
3701 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3702
3703 if (value & ISP_CONTROL_SR) {
3704
3705 /*
3706 * Set the reset flags and clear the board again.
3707 * Nothing else to do...
3708 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003709 netdev_err(ndev,
3710 "Timed out waiting for reset to complete\n");
3711 netdev_err(ndev, "Do a reset\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003712 clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
3713 clear_bit(QL_RESET_START, &qdev->flags);
3714 ql_cycle_adapter(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003715 return;
3716 }
3717
Joe Perchesd7f61772010-07-22 15:36:17 +00003718 clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3719 clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
3720 clear_bit(QL_RESET_START, &qdev->flags);
3721 ql_cycle_adapter(qdev, QL_NO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003722 }
3723}
3724
David Howellsc4028952006-11-22 14:57:56 +00003725static void ql_tx_timeout_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003726{
David Howellsc4028952006-11-22 14:57:56 +00003727 struct ql3_adapter *qdev =
3728 container_of(work, struct ql3_adapter, tx_timeout_work.work);
3729
3730 ql_cycle_adapter(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003731}
3732
3733static void ql_get_board_info(struct ql3_adapter *qdev)
3734{
Joe Perchesd7f61772010-07-22 15:36:17 +00003735 struct ql3xxx_port_registers __iomem *port_regs =
3736 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003737 u32 value;
3738
3739 value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
3740
3741 qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
3742 if (value & PORT_STATUS_64)
3743 qdev->pci_width = 64;
3744 else
3745 qdev->pci_width = 32;
3746 if (value & PORT_STATUS_X)
3747 qdev->pci_x = 1;
3748 else
3749 qdev->pci_x = 0;
3750 qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
3751}
3752
3753static void ql3xxx_timer(unsigned long ptr)
3754{
3755 struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
Ron Mercer3e23b7d2007-11-07 13:59:06 -08003756 queue_delayed_work(qdev->workqueue, &qdev->link_state_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003757}
3758
Stephen Hemmingerda1c14a2008-11-21 17:36:58 -08003759static const struct net_device_ops ql3xxx_netdev_ops = {
3760 .ndo_open = ql3xxx_open,
3761 .ndo_start_xmit = ql3xxx_send,
3762 .ndo_stop = ql3xxx_close,
Stephen Hemmingerda1c14a2008-11-21 17:36:58 -08003763 .ndo_change_mtu = eth_change_mtu,
3764 .ndo_validate_addr = eth_validate_addr,
3765 .ndo_set_mac_address = ql3xxx_set_mac_address,
3766 .ndo_tx_timeout = ql3xxx_tx_timeout,
3767};
3768
Bill Pembertone3a582f2012-12-03 09:23:26 -05003769static int ql3xxx_probe(struct pci_dev *pdev,
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00003770 const struct pci_device_id *pci_entry)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003771{
3772 struct net_device *ndev = NULL;
3773 struct ql3_adapter *qdev = NULL;
Joe Perchesd7f61772010-07-22 15:36:17 +00003774 static int cards_found;
Ingo Molnarbe5a3c62008-11-25 16:49:07 -08003775 int uninitialized_var(pci_using_dac), err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003776
3777 err = pci_enable_device(pdev);
3778 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003779 pr_err("%s cannot enable PCI device\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003780 goto err_out;
3781 }
3782
3783 err = pci_request_regions(pdev, DRV_NAME);
3784 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003785 pr_err("%s cannot obtain PCI resources\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003786 goto err_out_disable_pdev;
3787 }
3788
3789 pci_set_master(pdev);
3790
Yang Hongyang6a355282009-04-06 19:01:13 -07003791 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003792 pci_using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003793 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003794 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003795 pci_using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003796 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003797 }
3798
3799 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003800 pr_err("%s no usable DMA configuration\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003801 goto err_out_free_regions;
3802 }
3803
3804 ndev = alloc_etherdev(sizeof(struct ql3_adapter));
Benjamin Li546faf02007-02-26 11:06:31 -08003805 if (!ndev) {
Benjamin Li546faf02007-02-26 11:06:31 -08003806 err = -ENOMEM;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003807 goto err_out_free_regions;
Benjamin Li546faf02007-02-26 11:06:31 -08003808 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07003809
Ron Mercer5a4faa872006-07-25 00:40:21 -07003810 SET_NETDEV_DEV(ndev, &pdev->dev);
3811
Ron Mercer5a4faa872006-07-25 00:40:21 -07003812 pci_set_drvdata(pdev, ndev);
3813
3814 qdev = netdev_priv(ndev);
3815 qdev->index = cards_found;
3816 qdev->ndev = ndev;
3817 qdev->pdev = pdev;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003818 qdev->device_id = pci_entry->device;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003819 qdev->port_link_state = LS_DOWN;
3820 if (msi)
3821 qdev->msi = 1;
3822
3823 qdev->msg_enable = netif_msg_init(debug, default_msg);
3824
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003825 if (pci_using_dac)
3826 ndev->features |= NETIF_F_HIGHDMA;
3827 if (qdev->device_id == QL3032_DEVICE_ID)
Stephen Hemmingere68a8c12007-05-30 14:23:17 -07003828 ndev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003829
Arjan van de Ven275f1652008-10-20 21:42:39 -07003830 qdev->mem_map_registers = pci_ioremap_bar(pdev, 1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003831 if (!qdev->mem_map_registers) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003832 pr_err("%s: cannot map device registers\n", pci_name(pdev));
Benjamin Li546faf02007-02-26 11:06:31 -08003833 err = -EIO;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003834 goto err_out_free_ndev;
3835 }
3836
3837 spin_lock_init(&qdev->adapter_lock);
3838 spin_lock_init(&qdev->hw_lock);
3839
3840 /* Set driver entry points */
Stephen Hemmingerda1c14a2008-11-21 17:36:58 -08003841 ndev->netdev_ops = &ql3xxx_netdev_ops;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003842 SET_ETHTOOL_OPS(ndev, &ql3xxx_ethtool_ops);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003843 ndev->watchdog_timeo = 5 * HZ;
3844
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003845 netif_napi_add(ndev, &qdev->napi, ql_poll, 64);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003846
3847 ndev->irq = pdev->irq;
3848
3849 /* make sure the EEPROM is good */
3850 if (ql_get_nvram_params(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003851 pr_alert("%s: Adapter #%d, Invalid NVRAM parameters\n",
3852 __func__, qdev->index);
Benjamin Li546faf02007-02-26 11:06:31 -08003853 err = -EIO;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003854 goto err_out_iounmap;
3855 }
3856
3857 ql_set_mac_info(qdev);
3858
3859 /* Validate and set parameters */
3860 if (qdev->mac_index) {
Ron Mercercb8bac12007-02-26 11:06:36 -08003861 ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
Al Viro804d8542007-12-22 19:44:29 +00003862 ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn2.macAddress);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003863 } else {
Ron Mercercb8bac12007-02-26 11:06:36 -08003864 ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
Al Viro804d8542007-12-22 19:44:29 +00003865 ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn0.macAddress);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003866 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07003867
3868 ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
3869
Ron Mercer5a4faa872006-07-25 00:40:21 -07003870 /* Record PCI bus information. */
3871 ql_get_board_info(qdev);
3872
3873 /*
3874 * Set the Maximum Memory Read Byte Count value. We do this to handle
3875 * jumbo frames.
3876 */
Joe Perchesd7f61772010-07-22 15:36:17 +00003877 if (qdev->pci_x)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003878 pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003879
3880 err = register_netdev(ndev);
3881 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003882 pr_err("%s: cannot register net device\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003883 goto err_out_iounmap;
3884 }
3885
3886 /* we're going to reset, so assume we have no link for now */
3887
3888 netif_carrier_off(ndev);
3889 netif_stop_queue(ndev);
3890
3891 qdev->workqueue = create_singlethread_workqueue(ndev->name);
David Howellsc4028952006-11-22 14:57:56 +00003892 INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
3893 INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08003894 INIT_DELAYED_WORK(&qdev->link_state_work, ql_link_state_machine_work);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003895
3896 init_timer(&qdev->adapter_timer);
3897 qdev->adapter_timer.function = ql3xxx_timer;
3898 qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
3899 qdev->adapter_timer.data = (unsigned long)qdev;
3900
Joe Percheseddc5fb2010-07-22 12:33:31 +00003901 if (!cards_found) {
3902 pr_alert("%s\n", DRV_STRING);
3903 pr_alert("Driver name: %s, Version: %s\n",
3904 DRV_NAME, DRV_VERSION);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003905 }
3906 ql_display_dev_info(ndev);
3907
3908 cards_found++;
3909 return 0;
3910
3911err_out_iounmap:
3912 iounmap(qdev->mem_map_registers);
3913err_out_free_ndev:
3914 free_netdev(ndev);
3915err_out_free_regions:
3916 pci_release_regions(pdev);
3917err_out_disable_pdev:
3918 pci_disable_device(pdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003919err_out:
3920 return err;
3921}
3922
Bill Pembertone3a582f2012-12-03 09:23:26 -05003923static void ql3xxx_remove(struct pci_dev *pdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003924{
3925 struct net_device *ndev = pci_get_drvdata(pdev);
3926 struct ql3_adapter *qdev = netdev_priv(ndev);
3927
3928 unregister_netdev(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003929
3930 ql_disable_interrupts(qdev);
3931
3932 if (qdev->workqueue) {
3933 cancel_delayed_work(&qdev->reset_work);
3934 cancel_delayed_work(&qdev->tx_timeout_work);
3935 destroy_workqueue(qdev->workqueue);
3936 qdev->workqueue = NULL;
3937 }
3938
Al Viro855fc732006-09-25 02:54:46 +01003939 iounmap(qdev->mem_map_registers);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003940 pci_release_regions(pdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003941 free_netdev(ndev);
3942}
3943
3944static struct pci_driver ql3xxx_driver = {
3945
3946 .name = DRV_NAME,
3947 .id_table = ql3xxx_pci_tbl,
3948 .probe = ql3xxx_probe,
Bill Pembertone3a582f2012-12-03 09:23:26 -05003949 .remove = ql3xxx_remove,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003950};
3951
Wei Yongjun680d8662012-10-26 05:02:30 +00003952module_pci_driver(ql3xxx_driver);