blob: 70e47d3593d8221da9fff53bc43ebcf7673ddca1 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
49#define ByteOp (1<<0) /* 8-bit operands. */
50/* Destination operand type. */
51#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<1) /* Register operand. */
53#define DstMem (3<<1) /* Memory operand. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020054#define DstAcc (4<<1) /* Destination Accumulator */
Gleb Natapova682e352010-03-18 15:20:21 +020055#define DstDI (5<<1) /* Destination is in ES:(E)DI */
Gleb Natapov6550e1f2010-03-21 13:08:21 +020056#define DstMem64 (6<<1) /* 64bit memory operand */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020057#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
85#define GroupMask 0xff /* Group number stored in bits 0:7 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020087#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020088#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030089#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010090/* Source 2 operand type */
91#define Src2None (0<<29)
92#define Src2CL (1<<29)
93#define Src2ImmByte (2<<29)
94#define Src2One (3<<29)
95#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080096
Avi Kivity43bb19c2008-01-18 12:46:50 +020097enum {
Avi Kivity1d6ad202008-01-23 22:26:09 +020098 Group1_80, Group1_81, Group1_82, Group1_83,
Avi Kivityd95058a2008-01-18 13:36:50 +020099 Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200100 Group8, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200101};
102
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100103static u32 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800104 /* 0x00 - 0x07 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200105 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800106 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300107 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300108 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800109 /* 0x08 - 0x0F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200110 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800111 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal94677e62009-08-28 16:41:44 +0200112 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
113 ImplicitOps | Stack | No64, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800114 /* 0x10 - 0x17 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200115 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800116 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300117 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300118 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800119 /* 0x18 - 0x1F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200120 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800121 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300122 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300123 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800124 /* 0x20 - 0x27 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200125 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800126 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Wei Yongjune97e8832010-07-06 16:51:09 +0800127 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800128 /* 0x28 - 0x2F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200129 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800130 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamalabc19082010-05-12 01:39:21 +0300131 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800132 /* 0x30 - 0x37 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200133 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800134 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal222b7c52010-05-12 01:39:22 +0300135 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800136 /* 0x38 - 0x3F */
137 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
138 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Guillaume Thouvenin8a9fee62008-09-12 13:51:15 +0200139 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
140 0, 0,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700141 /* 0x40 - 0x47 */
Avi Kivity33615aa2007-10-31 11:15:56 +0200142 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700143 /* 0x48 - 0x4F */
Avi Kivity33615aa2007-10-31 11:15:56 +0200144 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300145 /* 0x50 - 0x57 */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200146 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
147 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300148 /* 0x58 - 0x5F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200149 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
150 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700151 /* 0x60 - 0x67 */
Mohammed Gamalabcf14b2009-09-01 15:28:11 +0200152 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
153 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700154 0, 0, 0, 0,
155 /* 0x68 - 0x6F */
Avi Kivity91ed7a02008-05-29 14:38:38 +0300156 SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
Gleb Natapov79729952010-03-18 15:20:24 +0200157 DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
158 SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300159 /* 0x70 - 0x77 */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300160 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
161 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300162 /* 0x78 - 0x7F */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300163 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
164 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800165 /* 0x80 - 0x87 */
Avi Kivity1d6ad202008-01-23 22:26:09 +0200166 Group | Group1_80, Group | Group1_81,
167 Group | Group1_82, Group | Group1_83,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800168 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200169 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800170 /* 0x88 - 0x8F */
171 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
172 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Wei Yongjunb16b2b72010-07-06 16:52:53 +0800173 DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
Wei Yongjuna5046e62010-07-06 16:49:05 +0800174 ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300175 /* 0x90 - 0x97 */
176 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
177 /* 0x98 - 0x9F */
Gleb Natapov414e6272010-04-28 19:15:26 +0300178 0, 0, SrcImmFAddr | No64, 0,
Gleb Natapov06541692009-04-12 13:36:20 +0300179 ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800180 /* 0xA0 - 0xA7 */
Wei Yongjun5d55f292010-07-07 17:43:35 +0800181 ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
182 ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
Gleb Natapova682e352010-03-18 15:20:21 +0200183 ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
184 ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800185 /* 0xA8 - 0xAF */
Mohammed Gamaldfb507c2010-05-11 22:22:40 +0300186 DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
Gleb Natapova682e352010-03-18 15:20:21 +0200187 ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
188 ByteOp | DstDI | String, DstDI | String,
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300189 /* 0xB0 - 0xB7 */
190 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
191 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
192 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
193 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
194 /* 0xB8 - 0xBF */
195 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
196 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
197 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
198 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800199 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300200 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200201 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300202 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800203 /* 0xC8 - 0xCF */
Gleb Natapove637b822009-04-12 13:36:52 +0300204 0, 0, 0, ImplicitOps | Stack,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300205 ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800206 /* 0xD0 - 0xD7 */
207 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
208 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
209 0, 0, 0, 0,
210 /* 0xD8 - 0xDF */
211 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300212 /* 0xE0 - 0xE7 */
Mohammed Gamala6a30342008-09-06 17:22:29 +0300213 0, 0, 0, 0,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200214 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
215 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300216 /* 0xE8 - 0xEF */
Gleb Natapovd53c4772009-04-12 13:36:36 +0300217 SrcImm | Stack, SrcImm | ImplicitOps,
Gleb Natapov414e6272010-04-28 19:15:26 +0300218 SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200219 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
220 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800221 /* 0xF0 - 0xF7 */
222 0, 0, 0, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200223 ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800224 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700225 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Mohammed Gamalfb4616f2008-09-01 04:52:24 +0300226 ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800227};
228
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100229static u32 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800230 /* 0x00 - 0x0F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200231 0, Group | GroupDual | Group7, 0, 0,
232 0, ImplicitOps, ImplicitOps | Priv, 0,
233 ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
234 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800235 /* 0x10 - 0x1F */
236 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
237 /* 0x20 - 0x2F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200238 ModRM | ImplicitOps | Priv, ModRM | Priv,
239 ModRM | ImplicitOps | Priv, ModRM | Priv,
240 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800241 0, 0, 0, 0, 0, 0, 0, 0,
242 /* 0x30 - 0x3F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200243 ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
244 ImplicitOps, ImplicitOps | Priv, 0, 0,
Andre Przywarae99f0502009-06-17 15:50:33 +0200245 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800246 /* 0x40 - 0x47 */
247 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
248 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
249 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
250 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
251 /* 0x48 - 0x4F */
252 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
253 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
254 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
255 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
256 /* 0x50 - 0x5F */
257 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
258 /* 0x60 - 0x6F */
259 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
260 /* 0x70 - 0x7F */
261 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
262 /* 0x80 - 0x8F */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300263 SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
264 SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800265 /* 0x90 - 0x9F */
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
267 /* 0xA0 - 0xA7 */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300268 ImplicitOps | Stack, ImplicitOps | Stack,
269 0, DstMem | SrcReg | ModRM | BitOp,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100270 DstMem | SrcReg | Src2ImmByte | ModRM,
271 DstMem | SrcReg | Src2CL | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800272 /* 0xA8 - 0xAF */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300273 ImplicitOps | Stack, ImplicitOps | Stack,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200274 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100275 DstMem | SrcReg | Src2ImmByte | ModRM,
276 DstMem | SrcReg | Src2CL | ModRM,
277 ModRM, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800278 /* 0xB0 - 0xB7 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200279 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
280 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800281 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
282 DstReg | SrcMem16 | ModRM | Mov,
283 /* 0xB8 - 0xBF */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200284 0, 0,
285 Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800286 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
287 DstReg | SrcMem16 | ModRM | Mov,
288 /* 0xC0 - 0xCF */
Gleb Natapov60a29d42010-02-10 14:21:30 +0200289 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
290 0, 0, 0, Group | GroupDual | Group9,
Sheng Yanga012e652007-10-15 14:24:20 +0800291 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800292 /* 0xD0 - 0xDF */
293 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
294 /* 0xE0 - 0xEF */
295 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
296 /* 0xF0 - 0xFF */
297 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
298};
299
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100300static u32 group_table[] = {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200301 [Group1_80*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200302 ByteOp | DstMem | SrcImm | ModRM | Lock,
303 ByteOp | DstMem | SrcImm | ModRM | Lock,
304 ByteOp | DstMem | SrcImm | ModRM | Lock,
305 ByteOp | DstMem | SrcImm | ModRM | Lock,
306 ByteOp | DstMem | SrcImm | ModRM | Lock,
307 ByteOp | DstMem | SrcImm | ModRM | Lock,
308 ByteOp | DstMem | SrcImm | ModRM | Lock,
309 ByteOp | DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200310 [Group1_81*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200311 DstMem | SrcImm | ModRM | Lock,
312 DstMem | SrcImm | ModRM | Lock,
313 DstMem | SrcImm | ModRM | Lock,
314 DstMem | SrcImm | ModRM | Lock,
315 DstMem | SrcImm | ModRM | Lock,
316 DstMem | SrcImm | ModRM | Lock,
317 DstMem | SrcImm | ModRM | Lock,
318 DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200319 [Group1_82*8] =
Gleb Natapove424e192010-02-11 12:41:10 +0200320 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
321 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
322 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
323 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
324 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
325 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
326 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
327 ByteOp | DstMem | SrcImm | ModRM | No64,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200328 [Group1_83*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200329 DstMem | SrcImmByte | ModRM | Lock,
330 DstMem | SrcImmByte | ModRM | Lock,
331 DstMem | SrcImmByte | ModRM | Lock,
332 DstMem | SrcImmByte | ModRM | Lock,
333 DstMem | SrcImmByte | ModRM | Lock,
334 DstMem | SrcImmByte | ModRM | Lock,
335 DstMem | SrcImmByte | ModRM | Lock,
336 DstMem | SrcImmByte | ModRM,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200337 [Group1A*8] =
338 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200339 [Group3_Byte*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800340 ByteOp | SrcImm | DstMem | ModRM, ByteOp | SrcImm | DstMem | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200341 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
342 0, 0, 0, 0,
343 [Group3*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800344 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
Avi Kivity6eb06cb2008-08-21 17:41:39 +0300345 DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200346 0, 0, 0, 0,
Avi Kivityfd607542008-01-18 13:12:26 +0200347 [Group4*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300348 ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
Avi Kivityfd607542008-01-18 13:12:26 +0200349 0, 0, 0, 0, 0, 0,
350 [Group5*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300351 DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
Mohammed Gamald19292e2008-09-08 21:47:19 +0300352 SrcMem | ModRM | Stack, 0,
Gleb Natapov414e6272010-04-28 19:15:26 +0300353 SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
Gleb Natapovea79849d2010-02-25 16:36:43 +0200354 SrcMem | ModRM | Stack, 0,
Avi Kivityd95058a2008-01-18 13:36:50 +0200355 [Group7*8] =
Gleb Natapove92805a2010-02-10 14:21:35 +0200356 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300357 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200358 SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
Gleb Natapov2db2c2e2010-02-10 14:21:29 +0200359 [Group8*8] =
360 0, 0, 0, 0,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200361 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
362 DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200363 [Group9*8] =
Gleb Natapov6550e1f2010-03-21 13:08:21 +0200364 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200365};
366
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100367static u32 group2_table[] = {
Avi Kivityd95058a2008-01-18 13:36:50 +0200368 [Group7*8] =
Gleb Natapov835e6b82010-03-03 17:53:05 +0200369 SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300370 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapov835e6b82010-03-03 17:53:05 +0200371 SrcMem16 | ModRM | Mov | Priv, 0,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200372 [Group9*8] =
373 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200374};
375
Avi Kivity6aa8b732006-12-10 02:21:36 -0800376/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200377#define EFLG_ID (1<<21)
378#define EFLG_VIP (1<<20)
379#define EFLG_VIF (1<<19)
380#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200381#define EFLG_VM (1<<17)
382#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200383#define EFLG_IOPL (3<<12)
384#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800385#define EFLG_OF (1<<11)
386#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200387#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200388#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800389#define EFLG_SF (1<<7)
390#define EFLG_ZF (1<<6)
391#define EFLG_AF (1<<4)
392#define EFLG_PF (1<<2)
393#define EFLG_CF (1<<0)
394
395/*
396 * Instruction emulation:
397 * Most instructions are emulated directly via a fragment of inline assembly
398 * code. This allows us to save/restore EFLAGS and thus very easily pick up
399 * any modified flags.
400 */
401
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800402#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800403#define _LO32 "k" /* force 32-bit operand */
404#define _STK "%%rsp" /* stack pointer */
405#elif defined(__i386__)
406#define _LO32 "" /* force 32-bit operand */
407#define _STK "%%esp" /* stack pointer */
408#endif
409
410/*
411 * These EFLAGS bits are restored from saved value during emulation, and
412 * any changes are written back to the saved value after emulation.
413 */
414#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
415
416/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200417#define _PRE_EFLAGS(_sav, _msk, _tmp) \
418 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
419 "movl %"_sav",%"_LO32 _tmp"; " \
420 "push %"_tmp"; " \
421 "push %"_tmp"; " \
422 "movl %"_msk",%"_LO32 _tmp"; " \
423 "andl %"_LO32 _tmp",("_STK"); " \
424 "pushf; " \
425 "notl %"_LO32 _tmp"; " \
426 "andl %"_LO32 _tmp",("_STK"); " \
427 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
428 "pop %"_tmp"; " \
429 "orl %"_LO32 _tmp",("_STK"); " \
430 "popf; " \
431 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800432
433/* After executing instruction: write-back necessary bits in EFLAGS. */
434#define _POST_EFLAGS(_sav, _msk, _tmp) \
435 /* _sav |= EFLAGS & _msk; */ \
436 "pushf; " \
437 "pop %"_tmp"; " \
438 "andl %"_msk",%"_LO32 _tmp"; " \
439 "orl %"_LO32 _tmp",%"_sav"; "
440
Avi Kivitydda96d82008-11-26 15:14:10 +0200441#ifdef CONFIG_X86_64
442#define ON64(x) x
443#else
444#define ON64(x)
445#endif
446
Avi Kivity6b7ad612008-11-26 15:30:45 +0200447#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
448 do { \
449 __asm__ __volatile__ ( \
450 _PRE_EFLAGS("0", "4", "2") \
451 _op _suffix " %"_x"3,%1; " \
452 _POST_EFLAGS("0", "4", "2") \
453 : "=m" (_eflags), "=m" ((_dst).val), \
454 "=&r" (_tmp) \
455 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200456 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200457
458
Avi Kivity6aa8b732006-12-10 02:21:36 -0800459/* Raw emulation: instruction has two explicit operands. */
460#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200461 do { \
462 unsigned long _tmp; \
463 \
464 switch ((_dst).bytes) { \
465 case 2: \
466 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
467 break; \
468 case 4: \
469 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
470 break; \
471 case 8: \
472 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
473 break; \
474 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800475 } while (0)
476
477#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
478 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200479 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400480 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800481 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200482 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800483 break; \
484 default: \
485 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
486 _wx, _wy, _lx, _ly, _qx, _qy); \
487 break; \
488 } \
489 } while (0)
490
491/* Source operand is byte-sized and may be restricted to just %cl. */
492#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
493 __emulate_2op(_op, _src, _dst, _eflags, \
494 "b", "c", "b", "c", "b", "c", "b", "c")
495
496/* Source operand is byte, word, long or quad sized. */
497#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
498 __emulate_2op(_op, _src, _dst, _eflags, \
499 "b", "q", "w", "r", _LO32, "r", "", "r")
500
501/* Source operand is word, long or quad sized. */
502#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
503 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
504 "w", "r", _LO32, "r", "", "r")
505
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100506/* Instruction has three operands and one operand is stored in ECX register */
507#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
508 do { \
509 unsigned long _tmp; \
510 _type _clv = (_cl).val; \
511 _type _srcv = (_src).val; \
512 _type _dstv = (_dst).val; \
513 \
514 __asm__ __volatile__ ( \
515 _PRE_EFLAGS("0", "5", "2") \
516 _op _suffix " %4,%1 \n" \
517 _POST_EFLAGS("0", "5", "2") \
518 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
519 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
520 ); \
521 \
522 (_cl).val = (unsigned long) _clv; \
523 (_src).val = (unsigned long) _srcv; \
524 (_dst).val = (unsigned long) _dstv; \
525 } while (0)
526
527#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
528 do { \
529 switch ((_dst).bytes) { \
530 case 2: \
531 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
532 "w", unsigned short); \
533 break; \
534 case 4: \
535 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
536 "l", unsigned int); \
537 break; \
538 case 8: \
539 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
540 "q", unsigned long)); \
541 break; \
542 } \
543 } while (0)
544
Avi Kivitydda96d82008-11-26 15:14:10 +0200545#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800546 do { \
547 unsigned long _tmp; \
548 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200549 __asm__ __volatile__ ( \
550 _PRE_EFLAGS("0", "3", "2") \
551 _op _suffix " %1; " \
552 _POST_EFLAGS("0", "3", "2") \
553 : "=m" (_eflags), "+m" ((_dst).val), \
554 "=&r" (_tmp) \
555 : "i" (EFLAGS_MASK)); \
556 } while (0)
557
558/* Instruction has only one explicit operand (no source operand). */
559#define emulate_1op(_op, _dst, _eflags) \
560 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400561 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200562 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
563 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
564 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
565 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800566 } \
567 } while (0)
568
Avi Kivity6aa8b732006-12-10 02:21:36 -0800569/* Fetch next part of the instruction being emulated. */
570#define insn_fetch(_type, _size, _eip) \
571({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200572 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200573 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800574 goto done; \
575 (_eip) += (_size); \
576 (_type)_x; \
577})
578
Gleb Natapov414e6272010-04-28 19:15:26 +0300579#define insn_fetch_arr(_arr, _size, _eip) \
580({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
581 if (rc != X86EMUL_CONTINUE) \
582 goto done; \
583 (_eip) += (_size); \
584})
585
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800586static inline unsigned long ad_mask(struct decode_cache *c)
587{
588 return (1UL << (c->ad_bytes << 3)) - 1;
589}
590
Avi Kivity6aa8b732006-12-10 02:21:36 -0800591/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800592static inline unsigned long
593address_mask(struct decode_cache *c, unsigned long reg)
594{
595 if (c->ad_bytes == sizeof(unsigned long))
596 return reg;
597 else
598 return reg & ad_mask(c);
599}
600
601static inline unsigned long
602register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
603{
604 return base + address_mask(c, reg);
605}
606
Harvey Harrison7a9572752008-02-19 07:40:41 -0800607static inline void
608register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
609{
610 if (c->ad_bytes == sizeof(unsigned long))
611 *reg += inc;
612 else
613 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
614}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800615
Harvey Harrison7a9572752008-02-19 07:40:41 -0800616static inline void jmp_rel(struct decode_cache *c, int rel)
617{
618 register_address_increment(c, &c->eip, rel);
619}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300620
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300621static void set_seg_override(struct decode_cache *c, int seg)
622{
623 c->has_seg_override = true;
624 c->seg_override = seg;
625}
626
Gleb Natapov79168fd2010-04-28 19:15:30 +0300627static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
628 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300629{
630 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
631 return 0;
632
Gleb Natapov79168fd2010-04-28 19:15:30 +0300633 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300634}
635
636static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300637 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300638 struct decode_cache *c)
639{
640 if (!c->has_seg_override)
641 return 0;
642
Gleb Natapov79168fd2010-04-28 19:15:30 +0300643 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300644}
645
Gleb Natapov79168fd2010-04-28 19:15:30 +0300646static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
647 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300648{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300649 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300650}
651
Gleb Natapov79168fd2010-04-28 19:15:30 +0300652static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
653 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300654{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300655 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300656}
657
Gleb Natapov54b84862010-04-28 19:15:44 +0300658static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
659 u32 error, bool valid)
660{
661 ctxt->exception = vec;
662 ctxt->error_code = error;
663 ctxt->error_code_valid = valid;
664 ctxt->restart = false;
665}
666
667static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
668{
669 emulate_exception(ctxt, GP_VECTOR, err, true);
670}
671
672static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
673 int err)
674{
675 ctxt->cr2 = addr;
676 emulate_exception(ctxt, PF_VECTOR, err, true);
677}
678
679static void emulate_ud(struct x86_emulate_ctxt *ctxt)
680{
681 emulate_exception(ctxt, UD_VECTOR, 0, false);
682}
683
684static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
685{
686 emulate_exception(ctxt, TS_VECTOR, err, true);
687}
688
Avi Kivity62266862007-11-20 13:15:52 +0200689static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
690 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300691 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200692{
693 struct fetch_cache *fc = &ctxt->decode.fetch;
694 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300695 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200696
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300697 if (eip == fc->end) {
698 cur_size = fc->end - fc->start;
699 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
700 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
701 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900702 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200703 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300704 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200705 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300706 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900707 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200708}
709
710static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
711 struct x86_emulate_ops *ops,
712 unsigned long eip, void *dest, unsigned size)
713{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900714 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200715
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200716 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200717 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200718 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200719 while (size--) {
720 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900721 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200722 return rc;
723 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900724 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200725}
726
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000727/*
728 * Given the 'reg' portion of a ModRM byte, and a register block, return a
729 * pointer into the block that addresses the relevant register.
730 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
731 */
732static void *decode_register(u8 modrm_reg, unsigned long *regs,
733 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800734{
735 void *p;
736
737 p = &regs[modrm_reg];
738 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
739 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
740 return p;
741}
742
743static int read_descriptor(struct x86_emulate_ctxt *ctxt,
744 struct x86_emulate_ops *ops,
745 void *ptr,
746 u16 *size, unsigned long *address, int op_bytes)
747{
748 int rc;
749
750 if (op_bytes == 2)
751 op_bytes = 3;
752 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300753 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200754 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900755 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800756 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300757 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200758 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800759 return rc;
760}
761
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300762static int test_cc(unsigned int condition, unsigned int flags)
763{
764 int rc = 0;
765
766 switch ((condition & 15) >> 1) {
767 case 0: /* o */
768 rc |= (flags & EFLG_OF);
769 break;
770 case 1: /* b/c/nae */
771 rc |= (flags & EFLG_CF);
772 break;
773 case 2: /* z/e */
774 rc |= (flags & EFLG_ZF);
775 break;
776 case 3: /* be/na */
777 rc |= (flags & (EFLG_CF|EFLG_ZF));
778 break;
779 case 4: /* s */
780 rc |= (flags & EFLG_SF);
781 break;
782 case 5: /* p/pe */
783 rc |= (flags & EFLG_PF);
784 break;
785 case 7: /* le/ng */
786 rc |= (flags & EFLG_ZF);
787 /* fall through */
788 case 6: /* l/nge */
789 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
790 break;
791 }
792
793 /* Odd condition identifiers (lsb == 1) have inverted sense. */
794 return (!!rc ^ (condition & 1));
795}
796
Avi Kivity3c118e22007-10-31 10:27:04 +0200797static void decode_register_operand(struct operand *op,
798 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200799 int inhibit_bytereg)
800{
Avi Kivity33615aa2007-10-31 11:15:56 +0200801 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200802 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200803
804 if (!(c->d & ModRM))
805 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200806 op->type = OP_REG;
807 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200808 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200809 op->val = *(u8 *)op->ptr;
810 op->bytes = 1;
811 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200812 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200813 op->bytes = c->op_bytes;
814 switch (op->bytes) {
815 case 2:
816 op->val = *(u16 *)op->ptr;
817 break;
818 case 4:
819 op->val = *(u32 *)op->ptr;
820 break;
821 case 8:
822 op->val = *(u64 *) op->ptr;
823 break;
824 }
825 }
826 op->orig_val = op->val;
827}
828
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200829static int decode_modrm(struct x86_emulate_ctxt *ctxt,
830 struct x86_emulate_ops *ops)
831{
832 struct decode_cache *c = &ctxt->decode;
833 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700834 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900835 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200836
837 if (c->rex_prefix) {
838 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
839 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
840 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
841 }
842
843 c->modrm = insn_fetch(u8, 1, c->eip);
844 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
845 c->modrm_reg |= (c->modrm & 0x38) >> 3;
846 c->modrm_rm |= (c->modrm & 0x07);
847 c->modrm_ea = 0;
848 c->use_modrm_ea = 1;
849
850 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300851 c->modrm_ptr = decode_register(c->modrm_rm,
852 c->regs, c->d & ByteOp);
853 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200854 return rc;
855 }
856
857 if (c->ad_bytes == 2) {
858 unsigned bx = c->regs[VCPU_REGS_RBX];
859 unsigned bp = c->regs[VCPU_REGS_RBP];
860 unsigned si = c->regs[VCPU_REGS_RSI];
861 unsigned di = c->regs[VCPU_REGS_RDI];
862
863 /* 16-bit ModR/M decode. */
864 switch (c->modrm_mod) {
865 case 0:
866 if (c->modrm_rm == 6)
867 c->modrm_ea += insn_fetch(u16, 2, c->eip);
868 break;
869 case 1:
870 c->modrm_ea += insn_fetch(s8, 1, c->eip);
871 break;
872 case 2:
873 c->modrm_ea += insn_fetch(u16, 2, c->eip);
874 break;
875 }
876 switch (c->modrm_rm) {
877 case 0:
878 c->modrm_ea += bx + si;
879 break;
880 case 1:
881 c->modrm_ea += bx + di;
882 break;
883 case 2:
884 c->modrm_ea += bp + si;
885 break;
886 case 3:
887 c->modrm_ea += bp + di;
888 break;
889 case 4:
890 c->modrm_ea += si;
891 break;
892 case 5:
893 c->modrm_ea += di;
894 break;
895 case 6:
896 if (c->modrm_mod != 0)
897 c->modrm_ea += bp;
898 break;
899 case 7:
900 c->modrm_ea += bx;
901 break;
902 }
903 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
904 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300905 if (!c->has_seg_override)
906 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200907 c->modrm_ea = (u16)c->modrm_ea;
908 } else {
909 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700910 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200911 sib = insn_fetch(u8, 1, c->eip);
912 index_reg |= (sib >> 3) & 7;
913 base_reg |= sib & 7;
914 scale = sib >> 6;
915
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700916 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
917 c->modrm_ea += insn_fetch(s32, 4, c->eip);
918 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200919 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700920 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200921 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700922 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
923 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700924 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700925 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200926 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200927 switch (c->modrm_mod) {
928 case 0:
929 if (c->modrm_rm == 5)
930 c->modrm_ea += insn_fetch(s32, 4, c->eip);
931 break;
932 case 1:
933 c->modrm_ea += insn_fetch(s8, 1, c->eip);
934 break;
935 case 2:
936 c->modrm_ea += insn_fetch(s32, 4, c->eip);
937 break;
938 }
939 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200940done:
941 return rc;
942}
943
944static int decode_abs(struct x86_emulate_ctxt *ctxt,
945 struct x86_emulate_ops *ops)
946{
947 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900948 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200949
950 switch (c->ad_bytes) {
951 case 2:
952 c->modrm_ea = insn_fetch(u16, 2, c->eip);
953 break;
954 case 4:
955 c->modrm_ea = insn_fetch(u32, 4, c->eip);
956 break;
957 case 8:
958 c->modrm_ea = insn_fetch(u64, 8, c->eip);
959 break;
960 }
961done:
962 return rc;
963}
964
Avi Kivity6aa8b732006-12-10 02:21:36 -0800965int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200966x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200968 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900969 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970 int mode = ctxt->mode;
Avi Kivitye09d0822008-01-18 12:38:59 +0200971 int def_op_bytes, def_ad_bytes, group;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800972
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973
Gleb Natapov5cd21912010-03-18 15:20:26 +0200974 /* we cannot decode insn before we complete previous rep insn */
975 WARN_ON(ctxt->restart);
976
Gleb Natapov063db062010-03-18 15:20:06 +0200977 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300978 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300979 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980
981 switch (mode) {
982 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200983 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200985 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800986 break;
987 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200988 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800990#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800991 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200992 def_op_bytes = 4;
993 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994 break;
995#endif
996 default:
997 return -1;
998 }
999
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001000 c->op_bytes = def_op_bytes;
1001 c->ad_bytes = def_ad_bytes;
1002
Avi Kivity6aa8b732006-12-10 02:21:36 -08001003 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001004 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001005 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001006 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001007 /* switch between 2/4 bytes */
1008 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001009 break;
1010 case 0x67: /* address-size override */
1011 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001012 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001013 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001015 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001016 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001017 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001019 case 0x2e: /* CS override */
1020 case 0x36: /* SS override */
1021 case 0x3e: /* DS override */
1022 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001023 break;
1024 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001025 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001026 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001027 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001028 case 0x40 ... 0x4f: /* REX */
1029 if (mode != X86EMUL_MODE_PROT64)
1030 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001031 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001032 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001033 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001034 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001035 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001036 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001037 c->rep_prefix = REPNE_PREFIX;
1038 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001039 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001040 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001041 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001042 default:
1043 goto done_prefixes;
1044 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001045
1046 /* Any legacy prefix after a REX prefix nullifies its effect. */
1047
Avi Kivity33615aa2007-10-31 11:15:56 +02001048 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001049 }
1050
1051done_prefixes:
1052
1053 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001054 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001055 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001056 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001057
1058 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001059 c->d = opcode_table[c->b];
1060 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001061 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001062 if (c->b == 0x0f) {
1063 c->twobyte = 1;
1064 c->b = insn_fetch(u8, 1, c->eip);
1065 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001066 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001067 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001068
Avi Kivitye09d0822008-01-18 12:38:59 +02001069 if (c->d & Group) {
1070 group = c->d & GroupMask;
1071 c->modrm = insn_fetch(u8, 1, c->eip);
1072 --c->eip;
1073
1074 group = (group << 3) + ((c->modrm >> 3) & 7);
1075 if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
1076 c->d = group2_table[group];
1077 else
1078 c->d = group_table[group];
1079 }
1080
1081 /* Unrecognised? */
1082 if (c->d == 0) {
1083 DPRINTF("Cannot emulate %02x\n", c->b);
1084 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001085 }
1086
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001087 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1088 c->op_bytes = 8;
1089
Avi Kivity6aa8b732006-12-10 02:21:36 -08001090 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001091 if (c->d & ModRM)
1092 rc = decode_modrm(ctxt, ops);
1093 else if (c->d & MemAbs)
1094 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001095 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001096 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001097
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001098 if (!c->has_seg_override)
1099 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001100
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001101 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001102 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001103
1104 if (c->ad_bytes != 8)
1105 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001106
1107 if (c->rip_relative)
1108 c->modrm_ea += c->eip;
1109
Avi Kivity6aa8b732006-12-10 02:21:36 -08001110 /*
1111 * Decode and fetch the source operand: register, memory
1112 * or immediate.
1113 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001114 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001115 case SrcNone:
1116 break;
1117 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001118 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001119 break;
1120 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001121 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001122 goto srcmem_common;
1123 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001124 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001125 goto srcmem_common;
1126 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001127 c->src.bytes = (c->d & ByteOp) ? 1 :
1128 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001129 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001130 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001131 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001132 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001133 /*
1134 * For instructions with a ModR/M byte, switch to register
1135 * access if Mod = 3.
1136 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001137 if ((c->d & ModRM) && c->modrm_mod == 3) {
1138 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001139 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001140 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001141 break;
1142 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001143 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001144 c->src.ptr = (unsigned long *)c->modrm_ea;
1145 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001146 break;
1147 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001148 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001149 c->src.type = OP_IMM;
1150 c->src.ptr = (unsigned long *)c->eip;
1151 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1152 if (c->src.bytes == 8)
1153 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001154 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001155 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001156 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001157 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001158 break;
1159 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001160 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001161 break;
1162 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001163 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001164 break;
1165 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001166 if ((c->d & SrcMask) == SrcImmU) {
1167 switch (c->src.bytes) {
1168 case 1:
1169 c->src.val &= 0xff;
1170 break;
1171 case 2:
1172 c->src.val &= 0xffff;
1173 break;
1174 case 4:
1175 c->src.val &= 0xffffffff;
1176 break;
1177 }
1178 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001179 break;
1180 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001181 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001182 c->src.type = OP_IMM;
1183 c->src.ptr = (unsigned long *)c->eip;
1184 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001185 if ((c->d & SrcMask) == SrcImmByte)
1186 c->src.val = insn_fetch(s8, 1, c->eip);
1187 else
1188 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001189 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001190 case SrcAcc:
1191 c->src.type = OP_REG;
1192 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1193 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1194 switch (c->src.bytes) {
1195 case 1:
1196 c->src.val = *(u8 *)c->src.ptr;
1197 break;
1198 case 2:
1199 c->src.val = *(u16 *)c->src.ptr;
1200 break;
1201 case 4:
1202 c->src.val = *(u32 *)c->src.ptr;
1203 break;
1204 case 8:
1205 c->src.val = *(u64 *)c->src.ptr;
1206 break;
1207 }
1208 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001209 case SrcOne:
1210 c->src.bytes = 1;
1211 c->src.val = 1;
1212 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001213 case SrcSI:
1214 c->src.type = OP_MEM;
1215 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1216 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001217 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001218 c->regs[VCPU_REGS_RSI]);
1219 c->src.val = 0;
1220 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001221 case SrcImmFAddr:
1222 c->src.type = OP_IMM;
1223 c->src.ptr = (unsigned long *)c->eip;
1224 c->src.bytes = c->op_bytes + 2;
1225 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1226 break;
1227 case SrcMemFAddr:
1228 c->src.type = OP_MEM;
1229 c->src.ptr = (unsigned long *)c->modrm_ea;
1230 c->src.bytes = c->op_bytes + 2;
1231 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001232 }
1233
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001234 /*
1235 * Decode and fetch the second source operand: register, memory
1236 * or immediate.
1237 */
1238 switch (c->d & Src2Mask) {
1239 case Src2None:
1240 break;
1241 case Src2CL:
1242 c->src2.bytes = 1;
1243 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1244 break;
1245 case Src2ImmByte:
1246 c->src2.type = OP_IMM;
1247 c->src2.ptr = (unsigned long *)c->eip;
1248 c->src2.bytes = 1;
1249 c->src2.val = insn_fetch(u8, 1, c->eip);
1250 break;
1251 case Src2One:
1252 c->src2.bytes = 1;
1253 c->src2.val = 1;
1254 break;
1255 }
1256
Avi Kivity038e51d2007-01-22 20:40:40 -08001257 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001258 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001259 case ImplicitOps:
1260 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001261 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001262 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001263 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001264 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001265 break;
1266 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001267 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001268 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001269 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001270 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001271 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001272 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001273 break;
1274 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001275 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001276 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001277 if ((c->d & DstMask) == DstMem64)
1278 c->dst.bytes = 8;
1279 else
1280 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001281 c->dst.val = 0;
1282 if (c->d & BitOp) {
1283 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1284
1285 c->dst.ptr = (void *)c->dst.ptr +
1286 (c->src.val & mask) / 8;
1287 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001288 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001289 case DstAcc:
1290 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001291 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001292 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001293 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001294 case 1:
1295 c->dst.val = *(u8 *)c->dst.ptr;
1296 break;
1297 case 2:
1298 c->dst.val = *(u16 *)c->dst.ptr;
1299 break;
1300 case 4:
1301 c->dst.val = *(u32 *)c->dst.ptr;
1302 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001303 case 8:
1304 c->dst.val = *(u64 *)c->dst.ptr;
1305 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001306 }
1307 c->dst.orig_val = c->dst.val;
1308 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001309 case DstDI:
1310 c->dst.type = OP_MEM;
1311 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1312 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001313 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001314 c->regs[VCPU_REGS_RDI]);
1315 c->dst.val = 0;
1316 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001317 }
1318
1319done:
1320 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1321}
1322
Gleb Natapov9de41572010-04-28 19:15:22 +03001323static int read_emulated(struct x86_emulate_ctxt *ctxt,
1324 struct x86_emulate_ops *ops,
1325 unsigned long addr, void *dest, unsigned size)
1326{
1327 int rc;
1328 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001329 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001330
1331 while (size) {
1332 int n = min(size, 8u);
1333 size -= n;
1334 if (mc->pos < mc->end)
1335 goto read_cached;
1336
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001337 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1338 ctxt->vcpu);
1339 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001340 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001341 if (rc != X86EMUL_CONTINUE)
1342 return rc;
1343 mc->end += n;
1344
1345 read_cached:
1346 memcpy(dest, mc->data + mc->pos, n);
1347 mc->pos += n;
1348 dest += n;
1349 addr += n;
1350 }
1351 return X86EMUL_CONTINUE;
1352}
1353
Gleb Natapov7b262e92010-03-18 15:20:27 +02001354static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1355 struct x86_emulate_ops *ops,
1356 unsigned int size, unsigned short port,
1357 void *dest)
1358{
1359 struct read_cache *rc = &ctxt->decode.io_read;
1360
1361 if (rc->pos == rc->end) { /* refill pio read ahead */
1362 struct decode_cache *c = &ctxt->decode;
1363 unsigned int in_page, n;
1364 unsigned int count = c->rep_prefix ?
1365 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1366 in_page = (ctxt->eflags & EFLG_DF) ?
1367 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1368 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1369 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1370 count);
1371 if (n == 0)
1372 n = 1;
1373 rc->pos = rc->end = 0;
1374 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1375 return 0;
1376 rc->end = n * size;
1377 }
1378
1379 memcpy(dest, rc->data + rc->pos, size);
1380 rc->pos += size;
1381 return 1;
1382}
1383
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001384static u32 desc_limit_scaled(struct desc_struct *desc)
1385{
1386 u32 limit = get_desc_limit(desc);
1387
1388 return desc->g ? (limit << 12) | 0xfff : limit;
1389}
1390
1391static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1392 struct x86_emulate_ops *ops,
1393 u16 selector, struct desc_ptr *dt)
1394{
1395 if (selector & 1 << 2) {
1396 struct desc_struct desc;
1397 memset (dt, 0, sizeof *dt);
1398 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1399 return;
1400
1401 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1402 dt->address = get_desc_base(&desc);
1403 } else
1404 ops->get_gdt(dt, ctxt->vcpu);
1405}
1406
1407/* allowed just for 8 bytes segments */
1408static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1409 struct x86_emulate_ops *ops,
1410 u16 selector, struct desc_struct *desc)
1411{
1412 struct desc_ptr dt;
1413 u16 index = selector >> 3;
1414 int ret;
1415 u32 err;
1416 ulong addr;
1417
1418 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1419
1420 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001421 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001422 return X86EMUL_PROPAGATE_FAULT;
1423 }
1424 addr = dt.address + index * 8;
1425 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1426 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001427 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001428
1429 return ret;
1430}
1431
1432/* allowed just for 8 bytes segments */
1433static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1434 struct x86_emulate_ops *ops,
1435 u16 selector, struct desc_struct *desc)
1436{
1437 struct desc_ptr dt;
1438 u16 index = selector >> 3;
1439 u32 err;
1440 ulong addr;
1441 int ret;
1442
1443 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1444
1445 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001446 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001447 return X86EMUL_PROPAGATE_FAULT;
1448 }
1449
1450 addr = dt.address + index * 8;
1451 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1452 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001453 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001454
1455 return ret;
1456}
1457
1458static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1459 struct x86_emulate_ops *ops,
1460 u16 selector, int seg)
1461{
1462 struct desc_struct seg_desc;
1463 u8 dpl, rpl, cpl;
1464 unsigned err_vec = GP_VECTOR;
1465 u32 err_code = 0;
1466 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1467 int ret;
1468
1469 memset(&seg_desc, 0, sizeof seg_desc);
1470
1471 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1472 || ctxt->mode == X86EMUL_MODE_REAL) {
1473 /* set real mode segment descriptor */
1474 set_desc_base(&seg_desc, selector << 4);
1475 set_desc_limit(&seg_desc, 0xffff);
1476 seg_desc.type = 3;
1477 seg_desc.p = 1;
1478 seg_desc.s = 1;
1479 goto load;
1480 }
1481
1482 /* NULL selector is not valid for TR, CS and SS */
1483 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1484 && null_selector)
1485 goto exception;
1486
1487 /* TR should be in GDT only */
1488 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1489 goto exception;
1490
1491 if (null_selector) /* for NULL selector skip all following checks */
1492 goto load;
1493
1494 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1495 if (ret != X86EMUL_CONTINUE)
1496 return ret;
1497
1498 err_code = selector & 0xfffc;
1499 err_vec = GP_VECTOR;
1500
1501 /* can't load system descriptor into segment selecor */
1502 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1503 goto exception;
1504
1505 if (!seg_desc.p) {
1506 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1507 goto exception;
1508 }
1509
1510 rpl = selector & 3;
1511 dpl = seg_desc.dpl;
1512 cpl = ops->cpl(ctxt->vcpu);
1513
1514 switch (seg) {
1515 case VCPU_SREG_SS:
1516 /*
1517 * segment is not a writable data segment or segment
1518 * selector's RPL != CPL or segment selector's RPL != CPL
1519 */
1520 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1521 goto exception;
1522 break;
1523 case VCPU_SREG_CS:
1524 if (!(seg_desc.type & 8))
1525 goto exception;
1526
1527 if (seg_desc.type & 4) {
1528 /* conforming */
1529 if (dpl > cpl)
1530 goto exception;
1531 } else {
1532 /* nonconforming */
1533 if (rpl > cpl || dpl != cpl)
1534 goto exception;
1535 }
1536 /* CS(RPL) <- CPL */
1537 selector = (selector & 0xfffc) | cpl;
1538 break;
1539 case VCPU_SREG_TR:
1540 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1541 goto exception;
1542 break;
1543 case VCPU_SREG_LDTR:
1544 if (seg_desc.s || seg_desc.type != 2)
1545 goto exception;
1546 break;
1547 default: /* DS, ES, FS, or GS */
1548 /*
1549 * segment is not a data or readable code segment or
1550 * ((segment is a data or nonconforming code segment)
1551 * and (both RPL and CPL > DPL))
1552 */
1553 if ((seg_desc.type & 0xa) == 0x8 ||
1554 (((seg_desc.type & 0xc) != 0xc) &&
1555 (rpl > dpl && cpl > dpl)))
1556 goto exception;
1557 break;
1558 }
1559
1560 if (seg_desc.s) {
1561 /* mark segment as accessed */
1562 seg_desc.type |= 1;
1563 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1564 if (ret != X86EMUL_CONTINUE)
1565 return ret;
1566 }
1567load:
1568 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1569 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1570 return X86EMUL_CONTINUE;
1571exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001572 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001573 return X86EMUL_PROPAGATE_FAULT;
1574}
1575
Wei Yongjunc37eda12010-06-15 09:03:33 +08001576static inline int writeback(struct x86_emulate_ctxt *ctxt,
1577 struct x86_emulate_ops *ops)
1578{
1579 int rc;
1580 struct decode_cache *c = &ctxt->decode;
1581 u32 err;
1582
1583 switch (c->dst.type) {
1584 case OP_REG:
1585 /* The 4-byte case *is* correct:
1586 * in 64-bit mode we zero-extend.
1587 */
1588 switch (c->dst.bytes) {
1589 case 1:
1590 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1591 break;
1592 case 2:
1593 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1594 break;
1595 case 4:
1596 *c->dst.ptr = (u32)c->dst.val;
1597 break; /* 64b: zero-ext */
1598 case 8:
1599 *c->dst.ptr = c->dst.val;
1600 break;
1601 }
1602 break;
1603 case OP_MEM:
1604 if (c->lock_prefix)
1605 rc = ops->cmpxchg_emulated(
1606 (unsigned long)c->dst.ptr,
1607 &c->dst.orig_val,
1608 &c->dst.val,
1609 c->dst.bytes,
1610 &err,
1611 ctxt->vcpu);
1612 else
1613 rc = ops->write_emulated(
1614 (unsigned long)c->dst.ptr,
1615 &c->dst.val,
1616 c->dst.bytes,
1617 &err,
1618 ctxt->vcpu);
1619 if (rc == X86EMUL_PROPAGATE_FAULT)
1620 emulate_pf(ctxt,
1621 (unsigned long)c->dst.ptr, err);
1622 if (rc != X86EMUL_CONTINUE)
1623 return rc;
1624 break;
1625 case OP_NONE:
1626 /* no writeback */
1627 break;
1628 default:
1629 break;
1630 }
1631 return X86EMUL_CONTINUE;
1632}
1633
Gleb Natapov79168fd2010-04-28 19:15:30 +03001634static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1635 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001636{
1637 struct decode_cache *c = &ctxt->decode;
1638
1639 c->dst.type = OP_MEM;
1640 c->dst.bytes = c->op_bytes;
1641 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001642 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001643 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001644 c->regs[VCPU_REGS_RSP]);
1645}
1646
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001647static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001648 struct x86_emulate_ops *ops,
1649 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001650{
1651 struct decode_cache *c = &ctxt->decode;
1652 int rc;
1653
Gleb Natapov79168fd2010-04-28 19:15:30 +03001654 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001655 c->regs[VCPU_REGS_RSP]),
1656 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001657 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001658 return rc;
1659
Avi Kivity350f69d2009-01-05 11:12:40 +02001660 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001661 return rc;
1662}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001663
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001664static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1665 struct x86_emulate_ops *ops,
1666 void *dest, int len)
1667{
1668 int rc;
1669 unsigned long val, change_mask;
1670 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001671 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001672
1673 rc = emulate_pop(ctxt, ops, &val, len);
1674 if (rc != X86EMUL_CONTINUE)
1675 return rc;
1676
1677 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1678 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1679
1680 switch(ctxt->mode) {
1681 case X86EMUL_MODE_PROT64:
1682 case X86EMUL_MODE_PROT32:
1683 case X86EMUL_MODE_PROT16:
1684 if (cpl == 0)
1685 change_mask |= EFLG_IOPL;
1686 if (cpl <= iopl)
1687 change_mask |= EFLG_IF;
1688 break;
1689 case X86EMUL_MODE_VM86:
1690 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001691 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001692 return X86EMUL_PROPAGATE_FAULT;
1693 }
1694 change_mask |= EFLG_IF;
1695 break;
1696 default: /* real mode */
1697 change_mask |= (EFLG_IOPL | EFLG_IF);
1698 break;
1699 }
1700
1701 *(unsigned long *)dest =
1702 (ctxt->eflags & ~change_mask) | (val & change_mask);
1703
1704 return rc;
1705}
1706
Gleb Natapov79168fd2010-04-28 19:15:30 +03001707static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1708 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001709{
1710 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001711
Gleb Natapov79168fd2010-04-28 19:15:30 +03001712 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001713
Gleb Natapov79168fd2010-04-28 19:15:30 +03001714 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001715}
1716
1717static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1718 struct x86_emulate_ops *ops, int seg)
1719{
1720 struct decode_cache *c = &ctxt->decode;
1721 unsigned long selector;
1722 int rc;
1723
1724 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001725 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001726 return rc;
1727
Gleb Natapov2e873022010-03-18 15:20:18 +02001728 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001729 return rc;
1730}
1731
Wei Yongjunc37eda12010-06-15 09:03:33 +08001732static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001733 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001734{
1735 struct decode_cache *c = &ctxt->decode;
1736 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001737 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001738 int reg = VCPU_REGS_RAX;
1739
1740 while (reg <= VCPU_REGS_RDI) {
1741 (reg == VCPU_REGS_RSP) ?
1742 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1743
Gleb Natapov79168fd2010-04-28 19:15:30 +03001744 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001745
1746 rc = writeback(ctxt, ops);
1747 if (rc != X86EMUL_CONTINUE)
1748 return rc;
1749
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001750 ++reg;
1751 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001752
1753 /* Disable writeback. */
1754 c->dst.type = OP_NONE;
1755
1756 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001757}
1758
1759static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1760 struct x86_emulate_ops *ops)
1761{
1762 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001763 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001764 int reg = VCPU_REGS_RDI;
1765
1766 while (reg >= VCPU_REGS_RAX) {
1767 if (reg == VCPU_REGS_RSP) {
1768 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1769 c->op_bytes);
1770 --reg;
1771 }
1772
1773 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001774 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001775 break;
1776 --reg;
1777 }
1778 return rc;
1779}
1780
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001781static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1782 struct x86_emulate_ops *ops)
1783{
1784 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001785
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001786 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001787}
1788
Laurent Vivier05f086f2007-09-24 11:10:55 +02001789static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001790{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001791 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001792 switch (c->modrm_reg) {
1793 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001794 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001795 break;
1796 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001797 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001798 break;
1799 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001800 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001801 break;
1802 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001803 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001804 break;
1805 case 4: /* sal/shl */
1806 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001807 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001808 break;
1809 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001810 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001811 break;
1812 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001813 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001814 break;
1815 }
1816}
1817
1818static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001819 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001820{
1821 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001822
1823 switch (c->modrm_reg) {
1824 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001825 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001826 break;
1827 case 2: /* not */
1828 c->dst.val = ~c->dst.val;
1829 break;
1830 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001831 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001832 break;
1833 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001834 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001835 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001836 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001837}
1838
1839static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001840 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001841{
1842 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001843
1844 switch (c->modrm_reg) {
1845 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001846 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001847 break;
1848 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001849 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001850 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001851 case 2: /* call near abs */ {
1852 long int old_eip;
1853 old_eip = c->eip;
1854 c->eip = c->src.val;
1855 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001856 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001857 break;
1858 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001859 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001860 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001861 break;
1862 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001863 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001864 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001865 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001866 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001867}
1868
1869static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001870 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001871{
1872 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001873 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001874
1875 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1876 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001877 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1878 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001879 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001880 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001881 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1882 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001883
Laurent Vivier05f086f2007-09-24 11:10:55 +02001884 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001885 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001886 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001887}
1888
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001889static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1890 struct x86_emulate_ops *ops)
1891{
1892 struct decode_cache *c = &ctxt->decode;
1893 int rc;
1894 unsigned long cs;
1895
1896 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001897 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001898 return rc;
1899 if (c->op_bytes == 4)
1900 c->eip = (u32)c->eip;
1901 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001902 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001903 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001904 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001905 return rc;
1906}
1907
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001908static inline void
1909setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001910 struct x86_emulate_ops *ops, struct desc_struct *cs,
1911 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001912{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001913 memset(cs, 0, sizeof(struct desc_struct));
1914 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1915 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001916
1917 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001918 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001919 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001920 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001921 cs->type = 0x0b; /* Read, Execute, Accessed */
1922 cs->s = 1;
1923 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001924 cs->p = 1;
1925 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001926
Gleb Natapov79168fd2010-04-28 19:15:30 +03001927 set_desc_base(ss, 0); /* flat segment */
1928 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001929 ss->g = 1; /* 4kb granularity */
1930 ss->s = 1;
1931 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001932 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001933 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001934 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001935}
1936
1937static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001938emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001939{
1940 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001941 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001942 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001943 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001944
1945 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001946 if (ctxt->mode == X86EMUL_MODE_REAL ||
1947 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001948 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001949 return X86EMUL_PROPAGATE_FAULT;
1950 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001951
Gleb Natapov79168fd2010-04-28 19:15:30 +03001952 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001953
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001954 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001955 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001956 cs_sel = (u16)(msr_data & 0xfffc);
1957 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001958
1959 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001960 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001961 cs.l = 1;
1962 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001963 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1964 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1965 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1966 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001967
1968 c->regs[VCPU_REGS_RCX] = c->eip;
1969 if (is_long_mode(ctxt->vcpu)) {
1970#ifdef CONFIG_X86_64
1971 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1972
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001973 ops->get_msr(ctxt->vcpu,
1974 ctxt->mode == X86EMUL_MODE_PROT64 ?
1975 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001976 c->eip = msr_data;
1977
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001978 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001979 ctxt->eflags &= ~(msr_data | EFLG_RF);
1980#endif
1981 } else {
1982 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001983 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001984 c->eip = (u32)msr_data;
1985
1986 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1987 }
1988
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001989 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001990}
1991
Andre Przywara8c604352009-06-18 12:56:01 +02001992static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001993emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001994{
1995 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001996 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001997 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001998 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001999
Gleb Natapova0044752010-02-10 14:21:31 +02002000 /* inject #GP if in real mode */
2001 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002002 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002003 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002004 }
2005
2006 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2007 * Therefore, we inject an #UD.
2008 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002009 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002010 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002011 return X86EMUL_PROPAGATE_FAULT;
2012 }
Andre Przywara8c604352009-06-18 12:56:01 +02002013
Gleb Natapov79168fd2010-04-28 19:15:30 +03002014 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002015
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002016 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002017 switch (ctxt->mode) {
2018 case X86EMUL_MODE_PROT32:
2019 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002020 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002021 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002022 }
2023 break;
2024 case X86EMUL_MODE_PROT64:
2025 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002026 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002027 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002028 }
2029 break;
2030 }
2031
2032 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002033 cs_sel = (u16)msr_data;
2034 cs_sel &= ~SELECTOR_RPL_MASK;
2035 ss_sel = cs_sel + 8;
2036 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02002037 if (ctxt->mode == X86EMUL_MODE_PROT64
2038 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002039 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002040 cs.l = 1;
2041 }
2042
Gleb Natapov79168fd2010-04-28 19:15:30 +03002043 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2044 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2045 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2046 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002047
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002048 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002049 c->eip = msr_data;
2050
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002051 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002052 c->regs[VCPU_REGS_RSP] = msr_data;
2053
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002054 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002055}
2056
Andre Przywara4668f052009-06-18 12:56:02 +02002057static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002058emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002059{
2060 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002061 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002062 u64 msr_data;
2063 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002064 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002065
Gleb Natapova0044752010-02-10 14:21:31 +02002066 /* inject #GP if in real mode or Virtual 8086 mode */
2067 if (ctxt->mode == X86EMUL_MODE_REAL ||
2068 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002069 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002070 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002071 }
2072
Gleb Natapov79168fd2010-04-28 19:15:30 +03002073 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002074
2075 if ((c->rex_prefix & 0x8) != 0x0)
2076 usermode = X86EMUL_MODE_PROT64;
2077 else
2078 usermode = X86EMUL_MODE_PROT32;
2079
2080 cs.dpl = 3;
2081 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002082 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002083 switch (usermode) {
2084 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002085 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002086 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002087 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002088 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002089 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002090 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002091 break;
2092 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002093 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002094 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002095 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002096 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002097 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002098 ss_sel = cs_sel + 8;
2099 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002100 cs.l = 1;
2101 break;
2102 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002103 cs_sel |= SELECTOR_RPL_MASK;
2104 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002105
Gleb Natapov79168fd2010-04-28 19:15:30 +03002106 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2107 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2108 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2109 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002110
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002111 c->eip = c->regs[VCPU_REGS_RDX];
2112 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002113
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002114 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002115}
2116
Gleb Natapov9c537242010-03-18 15:20:05 +02002117static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2118 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002119{
2120 int iopl;
2121 if (ctxt->mode == X86EMUL_MODE_REAL)
2122 return false;
2123 if (ctxt->mode == X86EMUL_MODE_VM86)
2124 return true;
2125 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002126 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002127}
2128
2129static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2130 struct x86_emulate_ops *ops,
2131 u16 port, u16 len)
2132{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002133 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002134 int r;
2135 u16 io_bitmap_ptr;
2136 u8 perm, bit_idx = port & 0x7;
2137 unsigned mask = (1 << len) - 1;
2138
Gleb Natapov79168fd2010-04-28 19:15:30 +03002139 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2140 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002141 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002142 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002143 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002144 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2145 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002146 if (r != X86EMUL_CONTINUE)
2147 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002148 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002149 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002150 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2151 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002152 if (r != X86EMUL_CONTINUE)
2153 return false;
2154 if ((perm >> bit_idx) & mask)
2155 return false;
2156 return true;
2157}
2158
2159static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2160 struct x86_emulate_ops *ops,
2161 u16 port, u16 len)
2162{
Gleb Natapov9c537242010-03-18 15:20:05 +02002163 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002164 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2165 return false;
2166 return true;
2167}
2168
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002169static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2170 struct x86_emulate_ops *ops,
2171 struct tss_segment_16 *tss)
2172{
2173 struct decode_cache *c = &ctxt->decode;
2174
2175 tss->ip = c->eip;
2176 tss->flag = ctxt->eflags;
2177 tss->ax = c->regs[VCPU_REGS_RAX];
2178 tss->cx = c->regs[VCPU_REGS_RCX];
2179 tss->dx = c->regs[VCPU_REGS_RDX];
2180 tss->bx = c->regs[VCPU_REGS_RBX];
2181 tss->sp = c->regs[VCPU_REGS_RSP];
2182 tss->bp = c->regs[VCPU_REGS_RBP];
2183 tss->si = c->regs[VCPU_REGS_RSI];
2184 tss->di = c->regs[VCPU_REGS_RDI];
2185
2186 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2187 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2188 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2189 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2190 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2191}
2192
2193static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2194 struct x86_emulate_ops *ops,
2195 struct tss_segment_16 *tss)
2196{
2197 struct decode_cache *c = &ctxt->decode;
2198 int ret;
2199
2200 c->eip = tss->ip;
2201 ctxt->eflags = tss->flag | 2;
2202 c->regs[VCPU_REGS_RAX] = tss->ax;
2203 c->regs[VCPU_REGS_RCX] = tss->cx;
2204 c->regs[VCPU_REGS_RDX] = tss->dx;
2205 c->regs[VCPU_REGS_RBX] = tss->bx;
2206 c->regs[VCPU_REGS_RSP] = tss->sp;
2207 c->regs[VCPU_REGS_RBP] = tss->bp;
2208 c->regs[VCPU_REGS_RSI] = tss->si;
2209 c->regs[VCPU_REGS_RDI] = tss->di;
2210
2211 /*
2212 * SDM says that segment selectors are loaded before segment
2213 * descriptors
2214 */
2215 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2216 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2217 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2218 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2219 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2220
2221 /*
2222 * Now load segment descriptors. If fault happenes at this stage
2223 * it is handled in a context of new task
2224 */
2225 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2226 if (ret != X86EMUL_CONTINUE)
2227 return ret;
2228 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2229 if (ret != X86EMUL_CONTINUE)
2230 return ret;
2231 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2232 if (ret != X86EMUL_CONTINUE)
2233 return ret;
2234 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2235 if (ret != X86EMUL_CONTINUE)
2236 return ret;
2237 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2238 if (ret != X86EMUL_CONTINUE)
2239 return ret;
2240
2241 return X86EMUL_CONTINUE;
2242}
2243
2244static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2245 struct x86_emulate_ops *ops,
2246 u16 tss_selector, u16 old_tss_sel,
2247 ulong old_tss_base, struct desc_struct *new_desc)
2248{
2249 struct tss_segment_16 tss_seg;
2250 int ret;
2251 u32 err, new_tss_base = get_desc_base(new_desc);
2252
2253 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2254 &err);
2255 if (ret == X86EMUL_PROPAGATE_FAULT) {
2256 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002257 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002258 return ret;
2259 }
2260
2261 save_state_to_tss16(ctxt, ops, &tss_seg);
2262
2263 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2264 &err);
2265 if (ret == X86EMUL_PROPAGATE_FAULT) {
2266 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002267 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002268 return ret;
2269 }
2270
2271 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2272 &err);
2273 if (ret == X86EMUL_PROPAGATE_FAULT) {
2274 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002275 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002276 return ret;
2277 }
2278
2279 if (old_tss_sel != 0xffff) {
2280 tss_seg.prev_task_link = old_tss_sel;
2281
2282 ret = ops->write_std(new_tss_base,
2283 &tss_seg.prev_task_link,
2284 sizeof tss_seg.prev_task_link,
2285 ctxt->vcpu, &err);
2286 if (ret == X86EMUL_PROPAGATE_FAULT) {
2287 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002288 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002289 return ret;
2290 }
2291 }
2292
2293 return load_state_from_tss16(ctxt, ops, &tss_seg);
2294}
2295
2296static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2297 struct x86_emulate_ops *ops,
2298 struct tss_segment_32 *tss)
2299{
2300 struct decode_cache *c = &ctxt->decode;
2301
2302 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2303 tss->eip = c->eip;
2304 tss->eflags = ctxt->eflags;
2305 tss->eax = c->regs[VCPU_REGS_RAX];
2306 tss->ecx = c->regs[VCPU_REGS_RCX];
2307 tss->edx = c->regs[VCPU_REGS_RDX];
2308 tss->ebx = c->regs[VCPU_REGS_RBX];
2309 tss->esp = c->regs[VCPU_REGS_RSP];
2310 tss->ebp = c->regs[VCPU_REGS_RBP];
2311 tss->esi = c->regs[VCPU_REGS_RSI];
2312 tss->edi = c->regs[VCPU_REGS_RDI];
2313
2314 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2315 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2316 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2317 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2318 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2319 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2320 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2321}
2322
2323static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2324 struct x86_emulate_ops *ops,
2325 struct tss_segment_32 *tss)
2326{
2327 struct decode_cache *c = &ctxt->decode;
2328 int ret;
2329
Gleb Natapov0f122442010-04-28 19:15:31 +03002330 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002331 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002332 return X86EMUL_PROPAGATE_FAULT;
2333 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002334 c->eip = tss->eip;
2335 ctxt->eflags = tss->eflags | 2;
2336 c->regs[VCPU_REGS_RAX] = tss->eax;
2337 c->regs[VCPU_REGS_RCX] = tss->ecx;
2338 c->regs[VCPU_REGS_RDX] = tss->edx;
2339 c->regs[VCPU_REGS_RBX] = tss->ebx;
2340 c->regs[VCPU_REGS_RSP] = tss->esp;
2341 c->regs[VCPU_REGS_RBP] = tss->ebp;
2342 c->regs[VCPU_REGS_RSI] = tss->esi;
2343 c->regs[VCPU_REGS_RDI] = tss->edi;
2344
2345 /*
2346 * SDM says that segment selectors are loaded before segment
2347 * descriptors
2348 */
2349 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2350 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2351 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2352 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2353 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2354 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2355 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2356
2357 /*
2358 * Now load segment descriptors. If fault happenes at this stage
2359 * it is handled in a context of new task
2360 */
2361 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2362 if (ret != X86EMUL_CONTINUE)
2363 return ret;
2364 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2365 if (ret != X86EMUL_CONTINUE)
2366 return ret;
2367 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2368 if (ret != X86EMUL_CONTINUE)
2369 return ret;
2370 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2371 if (ret != X86EMUL_CONTINUE)
2372 return ret;
2373 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2374 if (ret != X86EMUL_CONTINUE)
2375 return ret;
2376 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2377 if (ret != X86EMUL_CONTINUE)
2378 return ret;
2379 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2380 if (ret != X86EMUL_CONTINUE)
2381 return ret;
2382
2383 return X86EMUL_CONTINUE;
2384}
2385
2386static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2387 struct x86_emulate_ops *ops,
2388 u16 tss_selector, u16 old_tss_sel,
2389 ulong old_tss_base, struct desc_struct *new_desc)
2390{
2391 struct tss_segment_32 tss_seg;
2392 int ret;
2393 u32 err, new_tss_base = get_desc_base(new_desc);
2394
2395 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2396 &err);
2397 if (ret == X86EMUL_PROPAGATE_FAULT) {
2398 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002399 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002400 return ret;
2401 }
2402
2403 save_state_to_tss32(ctxt, ops, &tss_seg);
2404
2405 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2406 &err);
2407 if (ret == X86EMUL_PROPAGATE_FAULT) {
2408 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002409 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002410 return ret;
2411 }
2412
2413 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2414 &err);
2415 if (ret == X86EMUL_PROPAGATE_FAULT) {
2416 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002417 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002418 return ret;
2419 }
2420
2421 if (old_tss_sel != 0xffff) {
2422 tss_seg.prev_task_link = old_tss_sel;
2423
2424 ret = ops->write_std(new_tss_base,
2425 &tss_seg.prev_task_link,
2426 sizeof tss_seg.prev_task_link,
2427 ctxt->vcpu, &err);
2428 if (ret == X86EMUL_PROPAGATE_FAULT) {
2429 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002430 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002431 return ret;
2432 }
2433 }
2434
2435 return load_state_from_tss32(ctxt, ops, &tss_seg);
2436}
2437
2438static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002439 struct x86_emulate_ops *ops,
2440 u16 tss_selector, int reason,
2441 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002442{
2443 struct desc_struct curr_tss_desc, next_tss_desc;
2444 int ret;
2445 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2446 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002447 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002448 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002449
2450 /* FIXME: old_tss_base == ~0 ? */
2451
2452 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2453 if (ret != X86EMUL_CONTINUE)
2454 return ret;
2455 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2456 if (ret != X86EMUL_CONTINUE)
2457 return ret;
2458
2459 /* FIXME: check that next_tss_desc is tss */
2460
2461 if (reason != TASK_SWITCH_IRET) {
2462 if ((tss_selector & 3) > next_tss_desc.dpl ||
2463 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002464 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002465 return X86EMUL_PROPAGATE_FAULT;
2466 }
2467 }
2468
Gleb Natapovceffb452010-03-18 15:20:19 +02002469 desc_limit = desc_limit_scaled(&next_tss_desc);
2470 if (!next_tss_desc.p ||
2471 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2472 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002473 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002474 return X86EMUL_PROPAGATE_FAULT;
2475 }
2476
2477 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2478 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2479 write_segment_descriptor(ctxt, ops, old_tss_sel,
2480 &curr_tss_desc);
2481 }
2482
2483 if (reason == TASK_SWITCH_IRET)
2484 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2485
2486 /* set back link to prev task only if NT bit is set in eflags
2487 note that old_tss_sel is not used afetr this point */
2488 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2489 old_tss_sel = 0xffff;
2490
2491 if (next_tss_desc.type & 8)
2492 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2493 old_tss_base, &next_tss_desc);
2494 else
2495 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2496 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002497 if (ret != X86EMUL_CONTINUE)
2498 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002499
2500 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2501 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2502
2503 if (reason != TASK_SWITCH_IRET) {
2504 next_tss_desc.type |= (1 << 1); /* set busy flag */
2505 write_segment_descriptor(ctxt, ops, tss_selector,
2506 &next_tss_desc);
2507 }
2508
2509 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2510 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2511 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2512
Jan Kiszkae269fb22010-04-14 15:51:09 +02002513 if (has_error_code) {
2514 struct decode_cache *c = &ctxt->decode;
2515
2516 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2517 c->lock_prefix = 0;
2518 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002519 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002520 }
2521
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002522 return ret;
2523}
2524
2525int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2526 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002527 u16 tss_selector, int reason,
2528 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002529{
2530 struct decode_cache *c = &ctxt->decode;
2531 int rc;
2532
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002533 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002534 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002535
Jan Kiszkae269fb22010-04-14 15:51:09 +02002536 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2537 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002538
2539 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002540 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002541 if (rc == X86EMUL_CONTINUE)
2542 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002543 }
2544
Gleb Natapov19d04432010-04-15 12:29:50 +03002545 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002546}
2547
Gleb Natapova682e352010-03-18 15:20:21 +02002548static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002549 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002550{
2551 struct decode_cache *c = &ctxt->decode;
2552 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2553
Gleb Natapovd9271122010-03-18 15:20:22 +02002554 register_address_increment(c, &c->regs[reg], df * op->bytes);
2555 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002556}
2557
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002558int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002559x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002560{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002561 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002562 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002563 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002564 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002565
Gleb Natapov9de41572010-04-28 19:15:22 +03002566 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002567
Gleb Natapov11616242010-02-11 14:43:14 +02002568 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002569 emulate_ud(ctxt);
Gleb Natapov11616242010-02-11 14:43:14 +02002570 goto done;
2571 }
2572
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002573 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002574 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002575 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002576 goto done;
2577 }
2578
Gleb Natapove92805a2010-02-10 14:21:35 +02002579 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002580 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002581 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002582 goto done;
2583 }
2584
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002585 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002586 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002587 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002588 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002589 string_done:
2590 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002591 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002592 goto done;
2593 }
2594 /* The second termination condition only applies for REPE
2595 * and REPNE. Test if the repeat string operation prefix is
2596 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2597 * corresponding termination condition according to:
2598 * - if REPE/REPZ and ZF = 0 then done
2599 * - if REPNE/REPNZ and ZF = 1 then done
2600 */
2601 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002602 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002603 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002604 ((ctxt->eflags & EFLG_ZF) == 0))
2605 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002606 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002607 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2608 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002609 }
Gleb Natapov063db062010-03-18 15:20:06 +02002610 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002611 }
2612
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002613 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002614 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002615 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002616 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002617 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002618 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002619 }
2620
Gleb Natapove35b7b92010-02-25 16:36:42 +02002621 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002622 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2623 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002624 if (rc != X86EMUL_CONTINUE)
2625 goto done;
2626 }
2627
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002628 if ((c->d & DstMask) == ImplicitOps)
2629 goto special_insn;
2630
2631
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002632 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2633 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002634 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2635 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002636 if (rc != X86EMUL_CONTINUE)
2637 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002638 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002639 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002640
Avi Kivity018a98d2007-11-27 19:30:56 +02002641special_insn:
2642
Laurent Viviere4e03de2007-09-18 11:52:50 +02002643 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644 goto twobyte_insn;
2645
Laurent Viviere4e03de2007-09-18 11:52:50 +02002646 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647 case 0x00 ... 0x05:
2648 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002649 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002651 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002652 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002653 break;
2654 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002655 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002656 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002657 goto done;
2658 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002659 case 0x08 ... 0x0d:
2660 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002661 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002662 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002663 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002664 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002665 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002666 case 0x10 ... 0x15:
2667 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002668 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002670 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002671 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002672 break;
2673 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002674 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002675 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002676 goto done;
2677 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678 case 0x18 ... 0x1d:
2679 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002680 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002682 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002683 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002684 break;
2685 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002686 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002687 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002688 goto done;
2689 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002690 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002691 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002692 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002693 break;
2694 case 0x28 ... 0x2d:
2695 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002696 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697 break;
2698 case 0x30 ... 0x35:
2699 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002700 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701 break;
2702 case 0x38 ... 0x3d:
2703 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002704 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002705 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002706 case 0x40 ... 0x47: /* inc r16/r32 */
2707 emulate_1op("inc", c->dst, ctxt->eflags);
2708 break;
2709 case 0x48 ... 0x4f: /* dec r16/r32 */
2710 emulate_1op("dec", c->dst, ctxt->eflags);
2711 break;
2712 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002713 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002714 break;
2715 case 0x58 ... 0x5f: /* pop reg */
2716 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002717 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002718 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002719 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002720 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002721 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002722 rc = emulate_pusha(ctxt, ops);
2723 if (rc != X86EMUL_CONTINUE)
2724 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002725 break;
2726 case 0x61: /* popa */
2727 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002728 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002729 goto done;
2730 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002731 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002732 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002733 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002734 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002735 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002736 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002737 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002738 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002739 break;
2740 case 0x6c: /* insb */
2741 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002742 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002743 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002744 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002745 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002746 goto done;
2747 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002748 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2749 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002750 goto done; /* IO is needed, skip writeback */
2751 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002752 case 0x6e: /* outsb */
2753 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002754 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002755 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002756 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002757 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002758 goto done;
2759 }
Gleb Natapov79729952010-03-18 15:20:24 +02002760 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2761 &c->src.val, 1, ctxt->vcpu);
2762
2763 c->dst.type = OP_NONE; /* nothing to writeback */
2764 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002765 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002766 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002767 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002768 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002769 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002770 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002771 case 0:
2772 goto add;
2773 case 1:
2774 goto or;
2775 case 2:
2776 goto adc;
2777 case 3:
2778 goto sbb;
2779 case 4:
2780 goto and;
2781 case 5:
2782 goto sub;
2783 case 6:
2784 goto xor;
2785 case 7:
2786 goto cmp;
2787 }
2788 break;
2789 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002790 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002791 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002792 break;
2793 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002794 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002795 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002796 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002798 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799 break;
2800 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002801 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002802 break;
2803 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002804 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002805 break; /* 64b reg: zero-extend */
2806 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002807 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808 break;
2809 }
2810 /*
2811 * Write back the memory destination with implicit LOCK
2812 * prefix.
2813 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002814 c->dst.val = c->src.val;
2815 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002817 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002818 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002819 case 0x8c: /* mov r/m, sreg */
2820 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002821 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002822 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002823 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002824 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002825 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002826 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002827 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002828 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002829 case 0x8e: { /* mov seg, r/m16 */
2830 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002831
2832 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002833
Gleb Natapovc6975182010-02-18 12:15:01 +02002834 if (c->modrm_reg == VCPU_SREG_CS ||
2835 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002836 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002837 goto done;
2838 }
2839
Glauber Costa310b5d32009-05-12 16:21:06 -04002840 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002841 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002842
Gleb Natapov2e873022010-03-18 15:20:18 +02002843 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002844
2845 c->dst.type = OP_NONE; /* Disable writeback. */
2846 break;
2847 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002848 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002849 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002850 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002851 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002852 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002853 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002854 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2855 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002856 break;
2857 }
2858 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002859 c->src.type = OP_REG;
2860 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002861 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2862 c->src.val = *(c->src.ptr);
2863 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002864 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002865 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002866 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002867 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002868 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002869 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002870 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002871 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002872 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2873 if (rc != X86EMUL_CONTINUE)
2874 goto done;
2875 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002876 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002877 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002878 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002879 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002880 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002881 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002882 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002883 case 0xa8 ... 0xa9: /* test ax, imm */
2884 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002886 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002887 break;
2888 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002889 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002890 case 0xae ... 0xaf: /* scas */
2891 DPRINTF("Urk! I don't handle SCAS.\n");
2892 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002893 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002894 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002895 case 0xc0 ... 0xc1:
2896 emulate_grp2(ctxt);
2897 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002898 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002899 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002900 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002901 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002902 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002903 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2904 mov:
2905 c->dst.val = c->src.val;
2906 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002907 case 0xcb: /* ret far */
2908 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002909 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002910 goto done;
2911 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002912 case 0xd0 ... 0xd1: /* Grp2 */
2913 c->src.val = 1;
2914 emulate_grp2(ctxt);
2915 break;
2916 case 0xd2 ... 0xd3: /* Grp2 */
2917 c->src.val = c->regs[VCPU_REGS_RCX];
2918 emulate_grp2(ctxt);
2919 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002920 case 0xe4: /* inb */
2921 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002922 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002923 case 0xe6: /* outb */
2924 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002925 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002926 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03002927 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002928 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08002929 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002930 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002931 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002932 }
2933 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002934 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03002935 case 0xea: { /* jmp far */
2936 unsigned short sel;
Gleb Natapovea79849d2010-02-25 16:36:43 +02002937 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03002938 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2939
2940 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02002941 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002942
Gleb Natapov414e6272010-04-28 19:15:26 +03002943 c->eip = 0;
2944 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002945 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03002946 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002947 case 0xeb:
2948 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08002949 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02002950 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002951 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002952 case 0xec: /* in al,dx */
2953 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002954 c->src.val = c->regs[VCPU_REGS_RDX];
2955 do_io_in:
2956 c->dst.bytes = min(c->dst.bytes, 4u);
2957 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002958 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002959 goto done;
2960 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002961 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
2962 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002963 goto done; /* IO is needed */
2964 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08002965 case 0xee: /* out dx,al */
2966 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002967 c->src.val = c->regs[VCPU_REGS_RDX];
2968 do_io_out:
2969 c->dst.bytes = min(c->dst.bytes, 4u);
2970 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002971 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002972 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002973 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002974 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
2975 ctxt->vcpu);
2976 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01002977 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002978 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002979 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03002980 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002981 case 0xf5: /* cmc */
2982 /* complement carry flag from eflags reg */
2983 ctxt->eflags ^= EFLG_CF;
2984 c->dst.type = OP_NONE; /* Disable writeback. */
2985 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002986 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02002987 if (!emulate_grp3(ctxt, ops))
2988 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02002989 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002990 case 0xf8: /* clc */
2991 ctxt->eflags &= ~EFLG_CF;
2992 c->dst.type = OP_NONE; /* Disable writeback. */
2993 break;
2994 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002995 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002996 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002997 goto done;
2998 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002999 ctxt->eflags &= ~X86_EFLAGS_IF;
3000 c->dst.type = OP_NONE; /* Disable writeback. */
3001 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003002 break;
3003 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003004 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003005 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003006 goto done;
3007 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003008 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003009 ctxt->eflags |= X86_EFLAGS_IF;
3010 c->dst.type = OP_NONE; /* Disable writeback. */
3011 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003012 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003013 case 0xfc: /* cld */
3014 ctxt->eflags &= ~EFLG_DF;
3015 c->dst.type = OP_NONE; /* Disable writeback. */
3016 break;
3017 case 0xfd: /* std */
3018 ctxt->eflags |= EFLG_DF;
3019 c->dst.type = OP_NONE; /* Disable writeback. */
3020 break;
Gleb Natapovea79849d2010-02-25 16:36:43 +02003021 case 0xfe: /* Grp4 */
3022 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003023 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003024 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003025 goto done;
3026 break;
Gleb Natapovea79849d2010-02-25 16:36:43 +02003027 case 0xff: /* Grp5 */
3028 if (c->modrm_reg == 5)
3029 goto jump_far;
3030 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003031 default:
3032 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003033 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003034
3035writeback:
3036 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003037 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003038 goto done;
3039
Gleb Natapov5cd21912010-03-18 15:20:26 +02003040 /*
3041 * restore dst type in case the decoding will be reused
3042 * (happens for string instruction )
3043 */
3044 c->dst.type = saved_dst_type;
3045
Gleb Natapova682e352010-03-18 15:20:21 +02003046 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003047 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3048 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003049
3050 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003051 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3052 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003053
Gleb Natapov5cd21912010-03-18 15:20:26 +02003054 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003055 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003056 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003057 /*
3058 * Re-enter guest when pio read ahead buffer is empty or,
3059 * if it is not used, after each 1024 iteration.
3060 */
3061 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3062 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003063 ctxt->restart = false;
3064 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003065 /*
3066 * reset read cache here in case string instruction is restared
3067 * without decoding
3068 */
3069 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003070 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003071
3072done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003073 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003074
3075twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003076 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003077 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003078 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003079 u16 size;
3080 unsigned long address;
3081
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003082 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003083 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003084 goto cannot_emulate;
3085
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003086 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003087 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003088 goto done;
3089
Avi Kivity33e38852008-05-21 15:34:25 +03003090 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003091 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003092 /* Disable writeback. */
3093 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003094 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003096 rc = read_descriptor(ctxt, ops, c->src.ptr,
3097 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003098 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003099 goto done;
3100 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003101 /* Disable writeback. */
3102 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003103 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003104 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003105 if (c->modrm_mod == 3) {
3106 switch (c->modrm_rm) {
3107 case 1:
3108 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003109 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003110 goto done;
3111 break;
3112 default:
3113 goto cannot_emulate;
3114 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003115 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003116 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003117 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003118 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003119 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003120 goto done;
3121 realmode_lidt(ctxt->vcpu, size, address);
3122 }
Avi Kivity16286d02008-04-14 14:40:50 +03003123 /* Disable writeback. */
3124 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003125 break;
3126 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003127 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003128 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003129 break;
3130 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003131 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3132 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003133 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003135 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003136 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003137 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003138 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003139 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003140 /* Disable writeback. */
3141 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003142 break;
3143 default:
3144 goto cannot_emulate;
3145 }
3146 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003147 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003148 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003149 if (rc != X86EMUL_CONTINUE)
3150 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003151 else
3152 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003153 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003154 case 0x06:
3155 emulate_clts(ctxt->vcpu);
3156 c->dst.type = OP_NONE;
3157 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003158 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003159 kvm_emulate_wbinvd(ctxt->vcpu);
3160 c->dst.type = OP_NONE;
3161 break;
3162 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003163 case 0x0d: /* GrpP (prefetch) */
3164 case 0x18: /* Grp16 (prefetch/nop) */
3165 c->dst.type = OP_NONE;
3166 break;
3167 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003168 switch (c->modrm_reg) {
3169 case 1:
3170 case 5 ... 7:
3171 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003172 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003173 goto done;
3174 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003175 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003176 c->dst.type = OP_NONE; /* no writeback */
3177 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003178 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003179 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3180 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003181 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003182 goto done;
3183 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003184 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003185 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003187 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003188 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003189 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003190 goto done;
3191 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003192 c->dst.type = OP_NONE;
3193 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003195 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3196 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003197 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003198 goto done;
3199 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003200
Gleb Natapov338dbc92010-04-28 19:15:32 +03003201 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3202 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3203 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3204 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003205 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003206 goto done;
3207 }
3208
Laurent Viviera01af5e2007-09-24 11:10:56 +02003209 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003211 case 0x30:
3212 /* wrmsr */
3213 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3214 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003215 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003216 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003217 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003218 }
3219 rc = X86EMUL_CONTINUE;
3220 c->dst.type = OP_NONE;
3221 break;
3222 case 0x32:
3223 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003224 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003225 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003226 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003227 } else {
3228 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3229 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3230 }
3231 rc = X86EMUL_CONTINUE;
3232 c->dst.type = OP_NONE;
3233 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003234 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003235 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003236 if (rc != X86EMUL_CONTINUE)
3237 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003238 else
3239 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003240 break;
3241 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003242 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003243 if (rc != X86EMUL_CONTINUE)
3244 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003245 else
3246 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003247 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003249 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003250 if (!test_cc(c->b, ctxt->eflags))
3251 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003252 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003253 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003254 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003255 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003256 c->dst.type = OP_NONE;
3257 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003258 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003259 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003260 break;
3261 case 0xa1: /* pop fs */
3262 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003263 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003264 goto done;
3265 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003266 case 0xa3:
3267 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003268 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003269 /* only subword offset */
3270 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003271 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003272 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003273 case 0xa4: /* shld imm8, r, r/m */
3274 case 0xa5: /* shld cl, r, r/m */
3275 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3276 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003277 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003278 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003279 break;
3280 case 0xa9: /* pop gs */
3281 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003282 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003283 goto done;
3284 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003285 case 0xab:
3286 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003287 /* only subword offset */
3288 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003289 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003290 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003291 case 0xac: /* shrd imm8, r, r/m */
3292 case 0xad: /* shrd cl, r, r/m */
3293 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3294 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003295 case 0xae: /* clflush */
3296 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297 case 0xb0 ... 0xb1: /* cmpxchg */
3298 /*
3299 * Save real source value, then compare EAX against
3300 * destination.
3301 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003302 c->src.orig_val = c->src.val;
3303 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003304 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3305 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003306 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003307 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308 } else {
3309 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003310 c->dst.type = OP_REG;
3311 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312 }
3313 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314 case 0xb3:
3315 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003316 /* only subword offset */
3317 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003318 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003319 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003320 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003321 c->dst.bytes = c->op_bytes;
3322 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3323 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003326 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327 case 0:
3328 goto bt;
3329 case 1:
3330 goto bts;
3331 case 2:
3332 goto btr;
3333 case 3:
3334 goto btc;
3335 }
3336 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003337 case 0xbb:
3338 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003339 /* only subword offset */
3340 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003341 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003342 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003344 c->dst.bytes = c->op_bytes;
3345 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3346 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003347 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003348 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003349 c->dst.bytes = c->op_bytes;
3350 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3351 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003352 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003353 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003354 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003355 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003356 goto done;
3357 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003358 default:
3359 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003360 }
3361 goto writeback;
3362
3363cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003364 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003365 return -1;
3366}