blob: 08f9def76e2780a0700fa4fe60b0b0e806adec65 [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Tomi Valkeinena2207022013-12-16 15:14:15 +020037#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030038#include <linux/component.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030041
42#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030043#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030044
Tomi Valkeinenb2886272009-08-05 16:18:06 +030045/* Venc registers */
46#define VENC_REV_ID 0x00
47#define VENC_STATUS 0x04
48#define VENC_F_CONTROL 0x08
49#define VENC_VIDOUT_CTRL 0x10
50#define VENC_SYNC_CTRL 0x14
51#define VENC_LLEN 0x1C
52#define VENC_FLENS 0x20
53#define VENC_HFLTR_CTRL 0x24
54#define VENC_CC_CARR_WSS_CARR 0x28
55#define VENC_C_PHASE 0x2C
56#define VENC_GAIN_U 0x30
57#define VENC_GAIN_V 0x34
58#define VENC_GAIN_Y 0x38
59#define VENC_BLACK_LEVEL 0x3C
60#define VENC_BLANK_LEVEL 0x40
61#define VENC_X_COLOR 0x44
62#define VENC_M_CONTROL 0x48
63#define VENC_BSTAMP_WSS_DATA 0x4C
64#define VENC_S_CARR 0x50
65#define VENC_LINE21 0x54
66#define VENC_LN_SEL 0x58
67#define VENC_L21__WC_CTL 0x5C
68#define VENC_HTRIGGER_VTRIGGER 0x60
69#define VENC_SAVID__EAVID 0x64
70#define VENC_FLEN__FAL 0x68
71#define VENC_LAL__PHASE_RESET 0x6C
72#define VENC_HS_INT_START_STOP_X 0x70
73#define VENC_HS_EXT_START_STOP_X 0x74
74#define VENC_VS_INT_START_X 0x78
75#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
76#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
77#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
78#define VENC_VS_EXT_STOP_Y 0x88
79#define VENC_AVID_START_STOP_X 0x90
80#define VENC_AVID_START_STOP_Y 0x94
81#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
82#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
83#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
84#define VENC_TVDETGP_INT_START_STOP_X 0xB0
85#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
86#define VENC_GEN_CTRL 0xB8
87#define VENC_OUTPUT_CONTROL 0xC4
88#define VENC_OUTPUT_TEST 0xC8
89#define VENC_DAC_B__DAC_C 0xC8
90
91struct venc_config {
92 u32 f_control;
93 u32 vidout_ctrl;
94 u32 sync_ctrl;
95 u32 llen;
96 u32 flens;
97 u32 hfltr_ctrl;
98 u32 cc_carr_wss_carr;
99 u32 c_phase;
100 u32 gain_u;
101 u32 gain_v;
102 u32 gain_y;
103 u32 black_level;
104 u32 blank_level;
105 u32 x_color;
106 u32 m_control;
107 u32 bstamp_wss_data;
108 u32 s_carr;
109 u32 line21;
110 u32 ln_sel;
111 u32 l21__wc_ctl;
112 u32 htrigger_vtrigger;
113 u32 savid__eavid;
114 u32 flen__fal;
115 u32 lal__phase_reset;
116 u32 hs_int_start_stop_x;
117 u32 hs_ext_start_stop_x;
118 u32 vs_int_start_x;
119 u32 vs_int_stop_x__vs_int_start_y;
120 u32 vs_int_stop_y__vs_ext_start_x;
121 u32 vs_ext_stop_x__vs_ext_start_y;
122 u32 vs_ext_stop_y;
123 u32 avid_start_stop_x;
124 u32 avid_start_stop_y;
125 u32 fid_int_start_x__fid_int_start_y;
126 u32 fid_int_offset_y__fid_ext_start_x;
127 u32 fid_ext_start_y__fid_ext_offset_y;
128 u32 tvdetgp_int_start_stop_x;
129 u32 tvdetgp_int_start_stop_y;
130 u32 gen_ctrl;
131};
132
133/* from TRM */
134static const struct venc_config venc_config_pal_trm = {
135 .f_control = 0,
136 .vidout_ctrl = 1,
137 .sync_ctrl = 0x40,
138 .llen = 0x35F, /* 863 */
139 .flens = 0x270, /* 624 */
140 .hfltr_ctrl = 0,
141 .cc_carr_wss_carr = 0x2F7225ED,
142 .c_phase = 0,
143 .gain_u = 0x111,
144 .gain_v = 0x181,
145 .gain_y = 0x140,
146 .black_level = 0x3B,
147 .blank_level = 0x3B,
148 .x_color = 0x7,
149 .m_control = 0x2,
150 .bstamp_wss_data = 0x3F,
151 .s_carr = 0x2A098ACB,
152 .line21 = 0,
153 .ln_sel = 0x01290015,
154 .l21__wc_ctl = 0x0000F603,
155 .htrigger_vtrigger = 0,
156
157 .savid__eavid = 0x06A70108,
158 .flen__fal = 0x00180270,
159 .lal__phase_reset = 0x00040135,
160 .hs_int_start_stop_x = 0x00880358,
161 .hs_ext_start_stop_x = 0x000F035F,
162 .vs_int_start_x = 0x01A70000,
163 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
164 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
165 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
166 .vs_ext_stop_y = 0x00000025,
167 .avid_start_stop_x = 0x03530083,
168 .avid_start_stop_y = 0x026C002E,
169 .fid_int_start_x__fid_int_start_y = 0x0001008A,
170 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
171 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
172
173 .tvdetgp_int_start_stop_x = 0x00140001,
174 .tvdetgp_int_start_stop_y = 0x00010001,
175 .gen_ctrl = 0x00FF0000,
176};
177
178/* from TRM */
179static const struct venc_config venc_config_ntsc_trm = {
180 .f_control = 0,
181 .vidout_ctrl = 1,
182 .sync_ctrl = 0x8040,
183 .llen = 0x359,
184 .flens = 0x20C,
185 .hfltr_ctrl = 0,
186 .cc_carr_wss_carr = 0x043F2631,
187 .c_phase = 0,
188 .gain_u = 0x102,
189 .gain_v = 0x16C,
190 .gain_y = 0x12F,
191 .black_level = 0x43,
192 .blank_level = 0x38,
193 .x_color = 0x7,
194 .m_control = 0x1,
195 .bstamp_wss_data = 0x38,
196 .s_carr = 0x21F07C1F,
197 .line21 = 0,
198 .ln_sel = 0x01310011,
199 .l21__wc_ctl = 0x0000F003,
200 .htrigger_vtrigger = 0,
201
202 .savid__eavid = 0x069300F4,
203 .flen__fal = 0x0016020C,
204 .lal__phase_reset = 0x00060107,
205 .hs_int_start_stop_x = 0x008E0350,
206 .hs_ext_start_stop_x = 0x000F0359,
207 .vs_int_start_x = 0x01A00000,
208 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
209 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
210 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
211 .vs_ext_stop_y = 0x00000006,
212 .avid_start_stop_x = 0x03480078,
213 .avid_start_stop_y = 0x02060024,
214 .fid_int_start_x__fid_int_start_y = 0x0001008A,
215 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
216 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
217
218 .tvdetgp_int_start_stop_x = 0x00140001,
219 .tvdetgp_int_start_stop_y = 0x00010001,
220 .gen_ctrl = 0x00F90000,
221};
222
223static const struct venc_config venc_config_pal_bdghi = {
224 .f_control = 0,
225 .vidout_ctrl = 0,
226 .sync_ctrl = 0,
227 .hfltr_ctrl = 0,
228 .x_color = 0,
229 .line21 = 0,
230 .ln_sel = 21,
231 .htrigger_vtrigger = 0,
232 .tvdetgp_int_start_stop_x = 0x00140001,
233 .tvdetgp_int_start_stop_y = 0x00010001,
234 .gen_ctrl = 0x00FB0000,
235
236 .llen = 864-1,
237 .flens = 625-1,
238 .cc_carr_wss_carr = 0x2F7625ED,
239 .c_phase = 0xDF,
240 .gain_u = 0x111,
241 .gain_v = 0x181,
242 .gain_y = 0x140,
243 .black_level = 0x3e,
244 .blank_level = 0x3e,
245 .m_control = 0<<2 | 1<<1,
246 .bstamp_wss_data = 0x42,
247 .s_carr = 0x2a098acb,
248 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
249 .savid__eavid = 0x06A70108,
250 .flen__fal = 23<<16 | 624<<0,
251 .lal__phase_reset = 2<<17 | 310<<0,
252 .hs_int_start_stop_x = 0x00920358,
253 .hs_ext_start_stop_x = 0x000F035F,
254 .vs_int_start_x = 0x1a7<<16,
255 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
256 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
257 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
258 .vs_ext_stop_y = 0x05,
259 .avid_start_stop_x = 0x03530082,
260 .avid_start_stop_y = 0x0270002E,
261 .fid_int_start_x__fid_int_start_y = 0x0005008A,
262 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
263 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
264};
265
266const struct omap_video_timings omap_dss_pal_timings = {
267 .x_res = 720,
268 .y_res = 574,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300269 .pixelclock = 13500000,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300270 .hsw = 64,
271 .hfp = 12,
272 .hbp = 68,
273 .vsw = 5,
274 .vfp = 5,
275 .vbp = 41,
Archit Taneja23c8f882012-06-28 11:15:51 +0530276
277 .interlace = true,
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100278
279 .hsync_level = OMAPDSS_SIG_ACTIVE_LOW,
280 .vsync_level = OMAPDSS_SIG_ACTIVE_LOW,
281 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
282 .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
283 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300284};
285EXPORT_SYMBOL(omap_dss_pal_timings);
286
287const struct omap_video_timings omap_dss_ntsc_timings = {
288 .x_res = 720,
289 .y_res = 482,
Tomi Valkeinend8d789412013-04-10 14:12:14 +0300290 .pixelclock = 13500000,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300291 .hsw = 64,
292 .hfp = 16,
293 .hbp = 58,
294 .vsw = 6,
295 .vfp = 6,
296 .vbp = 31,
Archit Taneja23c8f882012-06-28 11:15:51 +0530297
298 .interlace = true,
H. Nikolaus Schallera54c1dd2015-11-13 11:29:07 +0100299
300 .hsync_level = OMAPDSS_SIG_ACTIVE_LOW,
301 .vsync_level = OMAPDSS_SIG_ACTIVE_LOW,
302 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
303 .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
304 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300305};
306EXPORT_SYMBOL(omap_dss_ntsc_timings);
307
308static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000309 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300310 void __iomem *base;
311 struct mutex venc_lock;
312 u32 wss_data;
313 struct regulator *vdda_dac_reg;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300314
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300315 struct clk *tv_dac_clk;
Archit Tanejaa5abf472012-07-20 16:15:44 +0530316
317 struct omap_video_timings timings;
Archit Tanejafebe2902012-08-16 11:55:15 +0530318 enum omap_dss_venc_type type;
Archit Taneja89e71952012-08-16 11:56:31 +0530319 bool invert_polarity;
Archit Taneja81b87f52012-09-26 16:30:49 +0530320
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300321 struct omap_dss_device output;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300322} venc;
323
324static inline void venc_write_reg(int idx, u32 val)
325{
326 __raw_writel(val, venc.base + idx);
327}
328
329static inline u32 venc_read_reg(int idx)
330{
331 u32 l = __raw_readl(venc.base + idx);
332 return l;
333}
334
335static void venc_write_config(const struct venc_config *config)
336{
337 DSSDBG("write venc conf\n");
338
339 venc_write_reg(VENC_LLEN, config->llen);
340 venc_write_reg(VENC_FLENS, config->flens);
341 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
342 venc_write_reg(VENC_C_PHASE, config->c_phase);
343 venc_write_reg(VENC_GAIN_U, config->gain_u);
344 venc_write_reg(VENC_GAIN_V, config->gain_v);
345 venc_write_reg(VENC_GAIN_Y, config->gain_y);
346 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
347 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
348 venc_write_reg(VENC_M_CONTROL, config->m_control);
349 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
350 venc.wss_data);
351 venc_write_reg(VENC_S_CARR, config->s_carr);
352 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
353 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
354 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
355 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
356 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
357 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
358 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
359 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
360 config->vs_int_stop_x__vs_int_start_y);
361 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
362 config->vs_int_stop_y__vs_ext_start_x);
363 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
364 config->vs_ext_stop_x__vs_ext_start_y);
365 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
366 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
367 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
368 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
369 config->fid_int_start_x__fid_int_start_y);
370 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
371 config->fid_int_offset_y__fid_ext_start_x);
372 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
373 config->fid_ext_start_y__fid_ext_offset_y);
374
375 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
376 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
377 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
378 venc_write_reg(VENC_X_COLOR, config->x_color);
379 venc_write_reg(VENC_LINE21, config->line21);
380 venc_write_reg(VENC_LN_SEL, config->ln_sel);
381 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
382 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
383 config->tvdetgp_int_start_stop_x);
384 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
385 config->tvdetgp_int_start_stop_y);
386 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
387 venc_write_reg(VENC_F_CONTROL, config->f_control);
388 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
389}
390
391static void venc_reset(void)
392{
393 int t = 1000;
394
395 venc_write_reg(VENC_F_CONTROL, 1<<8);
396 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
397 if (--t == 0) {
398 DSSERR("Failed to reset venc\n");
399 return;
400 }
401 }
402
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300403#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300404 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300405 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300406 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300407#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300408}
409
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300410static int venc_runtime_get(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300411{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300412 int r;
413
414 DSSDBG("venc_runtime_get\n");
415
416 r = pm_runtime_get_sync(&venc.pdev->dev);
417 WARN_ON(r < 0);
418 return r < 0 ? r : 0;
419}
420
421static void venc_runtime_put(void)
422{
423 int r;
424
425 DSSDBG("venc_runtime_put\n");
426
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200427 r = pm_runtime_put_sync(&venc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300428 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300429}
430
431static const struct venc_config *venc_timings_to_config(
432 struct omap_video_timings *timings)
433{
434 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
435 return &venc_config_pal_trm;
436
437 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
438 return &venc_config_ntsc_trm;
439
440 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300441 return NULL;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300442}
443
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200444static int venc_power_on(struct omap_dss_device *dssdev)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200445{
Tomi Valkeinen7ae9a712013-05-10 15:27:07 +0300446 struct omap_overlay_manager *mgr = venc.output.manager;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200447 u32 l;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200448 int r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200449
Archit Taneja156fd992012-07-06 20:52:37 +0530450 r = venc_runtime_get();
451 if (r)
452 goto err0;
453
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200454 venc_reset();
Archit Tanejaa5abf472012-07-20 16:15:44 +0530455 venc_write_config(venc_timings_to_config(&venc.timings));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200456
Archit Tanejafebe2902012-08-16 11:55:15 +0530457 dss_set_venc_output(venc.type);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200458 dss_set_dac_pwrdn_bgz(1);
459
460 l = 0;
461
Archit Tanejafebe2902012-08-16 11:55:15 +0530462 if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200463 l |= 1 << 1;
464 else /* S-Video */
465 l |= (1 << 0) | (1 << 2);
466
Archit Taneja89e71952012-08-16 11:56:31 +0530467 if (venc.invert_polarity == false)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200468 l |= 1 << 3;
469
470 venc_write_reg(VENC_OUTPUT_CONTROL, l);
471
Archit Taneja8f1f7362012-09-07 17:54:27 +0530472 dss_mgr_set_timings(mgr, &venc.timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200473
Mark Brownec874102012-03-19 14:56:39 +0000474 r = regulator_enable(venc.vdda_dac_reg);
475 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530476 goto err1;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200477
Archit Taneja8f1f7362012-09-07 17:54:27 +0530478 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200479 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530480 goto err2;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200481
482 return 0;
483
Archit Taneja156fd992012-07-06 20:52:37 +0530484err2:
485 regulator_disable(venc.vdda_dac_reg);
486err1:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200487 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
488 dss_set_dac_pwrdn_bgz(0);
489
Archit Taneja156fd992012-07-06 20:52:37 +0530490 venc_runtime_put();
491err0:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200492 return r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200493}
494
495static void venc_power_off(struct omap_dss_device *dssdev)
496{
Tomi Valkeinen7ae9a712013-05-10 15:27:07 +0300497 struct omap_overlay_manager *mgr = venc.output.manager;
Archit Taneja8f1f7362012-09-07 17:54:27 +0530498
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200499 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
500 dss_set_dac_pwrdn_bgz(0);
501
Archit Taneja8f1f7362012-09-07 17:54:27 +0530502 dss_mgr_disable(mgr);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200503
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200504 regulator_disable(venc.vdda_dac_reg);
Archit Taneja156fd992012-07-06 20:52:37 +0530505
506 venc_runtime_put();
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200507}
508
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300509static int venc_display_enable(struct omap_dss_device *dssdev)
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300510{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300511 struct omap_dss_device *out = &venc.output;
Archit Taneja156fd992012-07-06 20:52:37 +0530512 int r;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300513
Archit Taneja156fd992012-07-06 20:52:37 +0530514 DSSDBG("venc_display_enable\n");
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300515
516 mutex_lock(&venc.venc_lock);
517
Tomi Valkeinenb7426482015-11-04 17:10:58 +0200518 if (out->manager == NULL) {
Archit Taneja8f1f7362012-09-07 17:54:27 +0530519 DSSERR("Failed to enable display: no output/manager\n");
Archit Taneja156fd992012-07-06 20:52:37 +0530520 r = -ENODEV;
521 goto err0;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300522 }
523
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200524 r = venc_power_on(dssdev);
525 if (r)
Tomi Valkeinend3923932013-04-25 13:12:07 +0300526 goto err0;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200527
528 venc.wss_data = 0;
529
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300530 mutex_unlock(&venc.venc_lock);
Archit Taneja156fd992012-07-06 20:52:37 +0530531
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300532 return 0;
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300533err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200534 mutex_unlock(&venc.venc_lock);
535 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300536}
537
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300538static void venc_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300539{
Archit Taneja156fd992012-07-06 20:52:37 +0530540 DSSDBG("venc_display_disable\n");
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200541
542 mutex_lock(&venc.venc_lock);
543
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200544 venc_power_off(dssdev);
545
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200546 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300547}
548
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300549static void venc_set_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530550 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200551{
552 DSSDBG("venc_set_timings\n");
553
Archit Taneja156fd992012-07-06 20:52:37 +0530554 mutex_lock(&venc.venc_lock);
555
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200556 /* Reset WSS data when the TV standard changes. */
Archit Tanejaa5abf472012-07-20 16:15:44 +0530557 if (memcmp(&venc.timings, timings, sizeof(*timings)))
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200558 venc.wss_data = 0;
559
Archit Tanejaa5abf472012-07-20 16:15:44 +0530560 venc.timings = *timings;
Archit Taneja156fd992012-07-06 20:52:37 +0530561
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300562 dispc_set_tv_pclk(13500000);
563
Archit Taneja156fd992012-07-06 20:52:37 +0530564 mutex_unlock(&venc.venc_lock);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200565}
566
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300567static int venc_check_timings(struct omap_dss_device *dssdev,
Archit Taneja156fd992012-07-06 20:52:37 +0530568 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200569{
570 DSSDBG("venc_check_timings\n");
571
572 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
573 return 0;
574
575 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
576 return 0;
577
578 return -EINVAL;
579}
580
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300581static void venc_get_timings(struct omap_dss_device *dssdev,
582 struct omap_video_timings *timings)
583{
584 mutex_lock(&venc.venc_lock);
585
586 *timings = venc.timings;
587
588 mutex_unlock(&venc.venc_lock);
589}
590
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300591static u32 venc_get_wss(struct omap_dss_device *dssdev)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200592{
593 /* Invert due to VENC_L21_WC_CTL:INV=1 */
594 return (venc.wss_data >> 8) ^ 0xfffff;
595}
596
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300597static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200598{
599 const struct venc_config *config;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300600 int r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200601
602 DSSDBG("venc_set_wss\n");
603
604 mutex_lock(&venc.venc_lock);
605
Archit Tanejaa5abf472012-07-20 16:15:44 +0530606 config = venc_timings_to_config(&venc.timings);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200607
608 /* Invert due to VENC_L21_WC_CTL:INV=1 */
609 venc.wss_data = (wss ^ 0xfffff) << 8;
610
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300611 r = venc_runtime_get();
612 if (r)
613 goto err;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200614
615 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
616 venc.wss_data);
617
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300618 venc_runtime_put();
Tomi Valkeinen36511312010-01-19 15:53:16 +0200619
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300620err:
Tomi Valkeinen36511312010-01-19 15:53:16 +0200621 mutex_unlock(&venc.venc_lock);
622
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300623 return r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200624}
625
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300626static void venc_set_type(struct omap_dss_device *dssdev,
Archit Tanejafebe2902012-08-16 11:55:15 +0530627 enum omap_dss_venc_type type)
628{
629 mutex_lock(&venc.venc_lock);
630
631 venc.type = type;
632
633 mutex_unlock(&venc.venc_lock);
634}
635
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300636static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
Archit Taneja89e71952012-08-16 11:56:31 +0530637 bool invert_polarity)
638{
639 mutex_lock(&venc.venc_lock);
640
641 venc.invert_polarity = invert_polarity;
642
643 mutex_unlock(&venc.venc_lock);
644}
645
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300646static int venc_init_regulator(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300647{
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300648 struct regulator *vdda_dac;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300649
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300650 if (venc.vdda_dac_reg != NULL)
651 return 0;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200652
Tomi Valkeinene6fa68b2014-01-02 12:54:31 +0200653 if (venc.pdev->dev.of_node)
654 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
655 else
656 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200657
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300658 if (IS_ERR(vdda_dac)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200659 if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
660 DSSERR("can't get VDDA_DAC regulator\n");
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300661 return PTR_ERR(vdda_dac);
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200662 }
663
Tomi Valkeinen7e436bb2013-05-17 12:48:55 +0300664 venc.vdda_dac_reg = vdda_dac;
665
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300666 return 0;
667}
668
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200669static void venc_dump_regs(struct seq_file *s)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300670{
671#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
672
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300673 if (venc_runtime_get())
674 return;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300675
676 DUMPREG(VENC_F_CONTROL);
677 DUMPREG(VENC_VIDOUT_CTRL);
678 DUMPREG(VENC_SYNC_CTRL);
679 DUMPREG(VENC_LLEN);
680 DUMPREG(VENC_FLENS);
681 DUMPREG(VENC_HFLTR_CTRL);
682 DUMPREG(VENC_CC_CARR_WSS_CARR);
683 DUMPREG(VENC_C_PHASE);
684 DUMPREG(VENC_GAIN_U);
685 DUMPREG(VENC_GAIN_V);
686 DUMPREG(VENC_GAIN_Y);
687 DUMPREG(VENC_BLACK_LEVEL);
688 DUMPREG(VENC_BLANK_LEVEL);
689 DUMPREG(VENC_X_COLOR);
690 DUMPREG(VENC_M_CONTROL);
691 DUMPREG(VENC_BSTAMP_WSS_DATA);
692 DUMPREG(VENC_S_CARR);
693 DUMPREG(VENC_LINE21);
694 DUMPREG(VENC_LN_SEL);
695 DUMPREG(VENC_L21__WC_CTL);
696 DUMPREG(VENC_HTRIGGER_VTRIGGER);
697 DUMPREG(VENC_SAVID__EAVID);
698 DUMPREG(VENC_FLEN__FAL);
699 DUMPREG(VENC_LAL__PHASE_RESET);
700 DUMPREG(VENC_HS_INT_START_STOP_X);
701 DUMPREG(VENC_HS_EXT_START_STOP_X);
702 DUMPREG(VENC_VS_INT_START_X);
703 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
704 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
705 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
706 DUMPREG(VENC_VS_EXT_STOP_Y);
707 DUMPREG(VENC_AVID_START_STOP_X);
708 DUMPREG(VENC_AVID_START_STOP_Y);
709 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
710 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
711 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
712 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
713 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
714 DUMPREG(VENC_GEN_CTRL);
715 DUMPREG(VENC_OUTPUT_CONTROL);
716 DUMPREG(VENC_OUTPUT_TEST);
717
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300718 venc_runtime_put();
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300719
720#undef DUMPREG
721}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000722
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300723static int venc_get_clocks(struct platform_device *pdev)
724{
725 struct clk *clk;
726
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300727 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300728 clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300729 if (IS_ERR(clk)) {
730 DSSERR("can't get tv_dac_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300731 return PTR_ERR(clk);
732 }
733 } else {
734 clk = NULL;
735 }
736
737 venc.tv_dac_clk = clk;
738
739 return 0;
740}
741
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300742static int venc_connect(struct omap_dss_device *dssdev,
743 struct omap_dss_device *dst)
744{
745 struct omap_overlay_manager *mgr;
746 int r;
747
748 r = venc_init_regulator();
749 if (r)
750 return r;
751
752 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
753 if (!mgr)
754 return -ENODEV;
755
756 r = dss_mgr_connect(mgr, dssdev);
757 if (r)
758 return r;
759
760 r = omapdss_output_set_device(dssdev, dst);
761 if (r) {
762 DSSERR("failed to connect output to new device: %s\n",
763 dst->name);
764 dss_mgr_disconnect(mgr, dssdev);
765 return r;
766 }
767
768 return 0;
769}
770
771static void venc_disconnect(struct omap_dss_device *dssdev,
772 struct omap_dss_device *dst)
773{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300774 WARN_ON(dst != dssdev->dst);
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300775
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300776 if (dst != dssdev->dst)
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300777 return;
778
779 omapdss_output_unset_device(dssdev);
780
781 if (dssdev->manager)
782 dss_mgr_disconnect(dssdev->manager, dssdev);
783}
784
785static const struct omapdss_atv_ops venc_ops = {
786 .connect = venc_connect,
787 .disconnect = venc_disconnect,
788
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300789 .enable = venc_display_enable,
790 .disable = venc_display_disable,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300791
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300792 .check_timings = venc_check_timings,
793 .set_timings = venc_set_timings,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300794 .get_timings = venc_get_timings,
795
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300796 .set_type = venc_set_type,
797 .invert_vid_out_polarity = venc_invert_vid_out_polarity,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300798
Tomi Valkeinen09d2e7c2013-05-22 13:19:04 +0300799 .set_wss = venc_set_wss,
800 .get_wss = venc_get_wss,
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300801};
802
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +0300803static void venc_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530804{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300805 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530806
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300807 out->dev = &pdev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +0530808 out->id = OMAP_DSS_OUTPUT_VENC;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300809 out->output_type = OMAP_DISPLAY_TYPE_VENC;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200810 out->name = "venc.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200811 out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinenfb8efa42013-05-24 13:19:50 +0300812 out->ops.atv = &venc_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +0300813 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +0530814
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300815 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530816}
817
Tomi Valkeinenede92692015-06-04 14:12:16 +0300818static void venc_uninit_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530819{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300820 struct omap_dss_device *out = &venc.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530821
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300822 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530823}
824
Tomi Valkeinena2207022013-12-16 15:14:15 +0200825static int venc_probe_of(struct platform_device *pdev)
826{
827 struct device_node *node = pdev->dev.of_node;
828 struct device_node *ep;
829 u32 channels;
830 int r;
831
832 ep = omapdss_of_get_first_endpoint(node);
833 if (!ep)
834 return 0;
835
836 venc.invert_polarity = of_property_read_bool(ep, "ti,invert-polarity");
837
838 r = of_property_read_u32(ep, "ti,channels", &channels);
839 if (r) {
840 dev_err(&pdev->dev,
841 "failed to read property 'ti,channels': %d\n", r);
842 goto err;
843 }
844
845 switch (channels) {
846 case 1:
847 venc.type = OMAP_DSS_VENC_TYPE_COMPOSITE;
848 break;
849 case 2:
850 venc.type = OMAP_DSS_VENC_TYPE_SVIDEO;
851 break;
852 default:
853 dev_err(&pdev->dev, "bad channel propert '%d'\n", channels);
854 r = -EINVAL;
855 goto err;
856 }
857
858 of_node_put(ep);
859
860 return 0;
861err:
862 of_node_put(ep);
863
864 return 0;
865}
866
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000867/* VENC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300868static int venc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000869{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300870 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000871 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000872 struct resource *venc_mem;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300873 int r;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000874
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000875 venc.pdev = pdev;
876
877 mutex_init(&venc.venc_lock);
878
879 venc.wss_data = 0;
880
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000881 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
882 if (!venc_mem) {
883 DSSERR("can't get IORESOURCE_MEM VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200884 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000885 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200886
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100887 venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
888 resource_size(venc_mem));
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000889 if (!venc.base) {
890 DSSERR("can't ioremap VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200891 return -ENOMEM;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000892 }
893
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300894 r = venc_get_clocks(pdev);
895 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200896 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300897
898 pm_runtime_enable(&pdev->dev);
899
900 r = venc_runtime_get();
901 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200902 goto err_runtime_get;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000903
904 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000905 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000906
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300907 venc_runtime_put();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000908
Tomi Valkeinena2207022013-12-16 15:14:15 +0200909 if (pdev->dev.of_node) {
910 r = venc_probe_of(pdev);
911 if (r) {
912 DSSERR("Invalid DT data\n");
913 goto err_probe_of;
914 }
915 }
916
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200917 dss_debugfs_create_file("venc", venc_dump_regs);
918
Archit Taneja81b87f52012-09-26 16:30:49 +0530919 venc_init_output(pdev);
920
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200921 return 0;
922
Tomi Valkeinena2207022013-12-16 15:14:15 +0200923err_probe_of:
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200924err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300925 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300926 return r;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000927}
928
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300929static void venc_unbind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000930{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300931 struct platform_device *pdev = to_platform_device(dev);
932
Archit Taneja81b87f52012-09-26 16:30:49 +0530933 venc_uninit_output(pdev);
934
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300935 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300936}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300937
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300938static const struct component_ops venc_component_ops = {
939 .bind = venc_bind,
940 .unbind = venc_unbind,
941};
942
943static int venc_probe(struct platform_device *pdev)
944{
945 return component_add(&pdev->dev, &venc_component_ops);
946}
947
948static int venc_remove(struct platform_device *pdev)
949{
950 component_del(&pdev->dev, &venc_component_ops);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000951 return 0;
952}
953
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300954static int venc_runtime_suspend(struct device *dev)
955{
956 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530957 clk_disable_unprepare(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300958
959 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300960
961 return 0;
962}
963
964static int venc_runtime_resume(struct device *dev)
965{
966 int r;
967
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300968 r = dispc_runtime_get();
969 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200970 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300971
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300972 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530973 clk_prepare_enable(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300974
975 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300976}
977
978static const struct dev_pm_ops venc_pm_ops = {
979 .runtime_suspend = venc_runtime_suspend,
980 .runtime_resume = venc_runtime_resume,
981};
982
Tomi Valkeinena2207022013-12-16 15:14:15 +0200983static const struct of_device_id venc_of_match[] = {
984 { .compatible = "ti,omap2-venc", },
985 { .compatible = "ti,omap3-venc", },
986 { .compatible = "ti,omap4-venc", },
987 {},
988};
989
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000990static struct platform_driver omap_venchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +0300991 .probe = venc_probe,
992 .remove = venc_remove,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000993 .driver = {
994 .name = "omapdss_venc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300995 .pm = &venc_pm_ops,
Tomi Valkeinena2207022013-12-16 15:14:15 +0200996 .of_match_table = venc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +0300997 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000998 },
999};
1000
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001001int __init venc_init_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001002{
Tomi Valkeinenb5a99c22013-05-02 12:18:20 +03001003 return platform_driver_register(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001004}
1005
Tomi Valkeinenede92692015-06-04 14:12:16 +03001006void venc_uninit_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001007{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001008 platform_driver_unregister(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +00001009}