blob: ae267868429b1a00ef10870d8cb084fd4493c87e [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000047#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040048#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000049#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070050
51#include "ixgbe.h"
52#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000053#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000054#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070055
56char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070057static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000058 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000059#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000060char ixgbe_default_device_descr[] =
61 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000062#else
63static char ixgbe_default_device_descr[] =
64 "Intel(R) 10 Gigabit Network Connection";
65#endif
Don Skidmore93ac03b2013-05-15 07:34:50 +000066#define DRV_VERSION "3.15.1-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070067const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000068static const char ixgbe_copyright[] =
Don Skidmore434c5e32013-01-08 05:02:28 +000069 "Copyright (c) 1999-2013 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070070
71static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070072 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000073 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e2010-11-16 19:27:16 -080074 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070075};
76
77/* ixgbe_pci_tbl - PCI Device ID Table
78 *
79 * Wildcard entries (PCI_ANY_ID) should come last
80 * Last entry must be all 0s
81 *
82 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
83 * Class, Class Mask, private data (not used) }
84 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000085static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000086 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Don Skidmore8f583322013-07-27 06:25:38 +0000112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700116 /* required last entry */
117 {0, }
118};
119MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
120
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400121#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800122static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000123 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static struct notifier_block dca_notifier = {
125 .notifier_call = ixgbe_notify_dca,
126 .next = NULL,
127 .priority = 0
128};
129#endif
130
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000131#ifdef CONFIG_PCI_IOV
132static unsigned int max_vfs;
133module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000134MODULE_PARM_DESC(max_vfs,
Greg Rose6b42a9c2012-04-17 04:29:29 +0000135 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000136#endif /* CONFIG_PCI_IOV */
137
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000138static unsigned int allow_unsupported_sfp;
139module_param(allow_unsupported_sfp, uint, 0);
140MODULE_PARM_DESC(allow_unsupported_sfp,
141 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
142
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000143#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
144static int debug = -1;
145module_param(debug, int, 0);
146MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
147
Auke Kok9a799d72007-09-15 14:07:45 -0700148MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
149MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
150MODULE_LICENSE("GPL");
151MODULE_VERSION(DRV_VERSION);
152
Jacob Kellerb8e82002013-04-09 07:20:09 +0000153static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
154 u32 reg, u16 *value)
155{
156 int pos = 0;
157 struct pci_dev *parent_dev;
158 struct pci_bus *parent_bus;
159
160 parent_bus = adapter->pdev->bus->parent;
161 if (!parent_bus)
162 return -1;
163
164 parent_dev = parent_bus->self;
165 if (!parent_dev)
166 return -1;
167
168 pos = pci_find_capability(parent_dev, PCI_CAP_ID_EXP);
169 if (!pos)
170 return -1;
171
172 pci_read_config_word(parent_dev, pos + reg, value);
173 return 0;
174}
175
176static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
177{
178 struct ixgbe_hw *hw = &adapter->hw;
179 u16 link_status = 0;
180 int err;
181
182 hw->bus.type = ixgbe_bus_type_pci_express;
183
184 /* Get the negotiated link width and speed from PCI config space of the
185 * parent, as this device is behind a switch
186 */
187 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
188
189 /* assume caller will handle error case */
190 if (err)
191 return err;
192
193 hw->bus.width = ixgbe_convert_bus_width(link_status);
194 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
195
196 return 0;
197}
198
Jacob Kellere027d1a2013-07-31 06:53:31 +0000199/**
200 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
201 * @hw: hw specific details
202 *
203 * This function is used by probe to determine whether a device's PCI-Express
204 * bandwidth details should be gathered from the parent bus instead of from the
205 * device. Used to ensure that various locations all have the correct device ID
206 * checks.
207 */
208static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
209{
210 switch (hw->device_id) {
211 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Don Skidmore8f583322013-07-27 06:25:38 +0000212 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Jacob Kellere027d1a2013-07-31 06:53:31 +0000213 return true;
214 default:
215 return false;
216 }
217}
218
219static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
220 int expected_gts)
221{
222 int max_gts = 0;
223 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
224 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
225 struct pci_dev *pdev;
226
227 /* determine whether to use the the parent device
228 */
229 if (ixgbe_pcie_from_parent(&adapter->hw))
230 pdev = adapter->pdev->bus->parent->self;
231 else
232 pdev = adapter->pdev;
233
234 if (pcie_get_minimum_link(pdev, &speed, &width) ||
235 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
236 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
237 return;
238 }
239
240 switch (speed) {
241 case PCIE_SPEED_2_5GT:
242 /* 8b/10b encoding reduces max throughput by 20% */
243 max_gts = 2 * width;
244 break;
245 case PCIE_SPEED_5_0GT:
246 /* 8b/10b encoding reduces max throughput by 20% */
247 max_gts = 4 * width;
248 break;
249 case PCIE_SPEED_8_0GT:
250 /* 128b/130b encoding only reduces throughput by 1% */
251 max_gts = 8 * width;
252 break;
253 default:
254 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
255 return;
256 }
257
258 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
259 max_gts);
260 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
261 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
262 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
263 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
264 "Unknown"),
265 width,
266 (speed == PCIE_SPEED_2_5GT ? "20%" :
267 speed == PCIE_SPEED_5_0GT ? "20%" :
268 speed == PCIE_SPEED_8_0GT ? "N/a" :
269 "Unknown"));
270
271 if (max_gts < expected_gts) {
272 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
273 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
274 expected_gts);
275 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
276 }
277}
278
Alexander Duyck70864002011-04-27 09:13:56 +0000279static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
280{
281 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
282 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
283 schedule_work(&adapter->service_task);
284}
285
286static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
287{
288 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
289
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000290 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000291 smp_mb__before_clear_bit();
292 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
293}
294
Taku Izumidcd79ae2010-04-27 14:39:53 +0000295struct ixgbe_reg_info {
296 u32 ofs;
297 char *name;
298};
299
300static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
301
302 /* General Registers */
303 {IXGBE_CTRL, "CTRL"},
304 {IXGBE_STATUS, "STATUS"},
305 {IXGBE_CTRL_EXT, "CTRL_EXT"},
306
307 /* Interrupt Registers */
308 {IXGBE_EICR, "EICR"},
309
310 /* RX Registers */
311 {IXGBE_SRRCTL(0), "SRRCTL"},
312 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
313 {IXGBE_RDLEN(0), "RDLEN"},
314 {IXGBE_RDH(0), "RDH"},
315 {IXGBE_RDT(0), "RDT"},
316 {IXGBE_RXDCTL(0), "RXDCTL"},
317 {IXGBE_RDBAL(0), "RDBAL"},
318 {IXGBE_RDBAH(0), "RDBAH"},
319
320 /* TX Registers */
321 {IXGBE_TDBAL(0), "TDBAL"},
322 {IXGBE_TDBAH(0), "TDBAH"},
323 {IXGBE_TDLEN(0), "TDLEN"},
324 {IXGBE_TDH(0), "TDH"},
325 {IXGBE_TDT(0), "TDT"},
326 {IXGBE_TXDCTL(0), "TXDCTL"},
327
328 /* List Terminator */
329 {}
330};
331
332
333/*
334 * ixgbe_regdump - register printout routine
335 */
336static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
337{
338 int i = 0, j = 0;
339 char rname[16];
340 u32 regs[64];
341
342 switch (reginfo->ofs) {
343 case IXGBE_SRRCTL(0):
344 for (i = 0; i < 64; i++)
345 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
346 break;
347 case IXGBE_DCA_RXCTRL(0):
348 for (i = 0; i < 64; i++)
349 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
350 break;
351 case IXGBE_RDLEN(0):
352 for (i = 0; i < 64; i++)
353 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
354 break;
355 case IXGBE_RDH(0):
356 for (i = 0; i < 64; i++)
357 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
358 break;
359 case IXGBE_RDT(0):
360 for (i = 0; i < 64; i++)
361 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
362 break;
363 case IXGBE_RXDCTL(0):
364 for (i = 0; i < 64; i++)
365 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
366 break;
367 case IXGBE_RDBAL(0):
368 for (i = 0; i < 64; i++)
369 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
370 break;
371 case IXGBE_RDBAH(0):
372 for (i = 0; i < 64; i++)
373 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
374 break;
375 case IXGBE_TDBAL(0):
376 for (i = 0; i < 64; i++)
377 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
378 break;
379 case IXGBE_TDBAH(0):
380 for (i = 0; i < 64; i++)
381 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
382 break;
383 case IXGBE_TDLEN(0):
384 for (i = 0; i < 64; i++)
385 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
386 break;
387 case IXGBE_TDH(0):
388 for (i = 0; i < 64; i++)
389 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
390 break;
391 case IXGBE_TDT(0):
392 for (i = 0; i < 64; i++)
393 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
394 break;
395 case IXGBE_TXDCTL(0):
396 for (i = 0; i < 64; i++)
397 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
398 break;
399 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000400 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000401 IXGBE_READ_REG(hw, reginfo->ofs));
402 return;
403 }
404
405 for (i = 0; i < 8; i++) {
406 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000407 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000409 pr_cont(" %08x", regs[i*8+j]);
410 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000411 }
412
413}
414
415/*
416 * ixgbe_dump - Print registers, tx-rings and rx-rings
417 */
418static void ixgbe_dump(struct ixgbe_adapter *adapter)
419{
420 struct net_device *netdev = adapter->netdev;
421 struct ixgbe_hw *hw = &adapter->hw;
422 struct ixgbe_reg_info *reginfo;
423 int n = 0;
424 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000425 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000426 union ixgbe_adv_tx_desc *tx_desc;
427 struct my_u0 { u64 a; u64 b; } *u0;
428 struct ixgbe_ring *rx_ring;
429 union ixgbe_adv_rx_desc *rx_desc;
430 struct ixgbe_rx_buffer *rx_buffer_info;
431 u32 staterr;
432 int i = 0;
433
434 if (!netif_msg_hw(adapter))
435 return;
436
437 /* Print netdevice Info */
438 if (netdev) {
439 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000440 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000441 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000442 pr_info("%-15s %016lX %016lX %016lX\n",
443 netdev->name,
444 netdev->state,
445 netdev->trans_start,
446 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000447 }
448
449 /* Print Registers */
450 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000451 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000452 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
453 reginfo->name; reginfo++) {
454 ixgbe_regdump(hw, reginfo);
455 }
456
457 /* Print TX Ring Summary */
458 if (!netdev || !netif_running(netdev))
459 goto exit;
460
461 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000462 pr_info(" %s %s %s %s\n",
463 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
464 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000465 for (n = 0; n < adapter->num_tx_queues; n++) {
466 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000467 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000468 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000470 (u64)dma_unmap_addr(tx_buffer, dma),
471 dma_unmap_len(tx_buffer, len),
472 tx_buffer->next_to_watch,
473 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 }
475
476 /* Print TX Rings */
477 if (!netif_msg_tx_done(adapter))
478 goto rx_ring_summary;
479
480 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
481
482 /* Transmit Descriptor Formats
483 *
Josh Hay39ac8682012-09-26 05:59:36 +0000484 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000485 * +--------------------------------------------------------------+
486 * 0 | Buffer Address [63:0] |
487 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000488 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 * +--------------------------------------------------------------+
490 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000491 *
492 * 82598 Advanced Transmit Descriptor (Write-Back Format)
493 * +--------------------------------------------------------------+
494 * 0 | RSV [63:0] |
495 * +--------------------------------------------------------------+
496 * 8 | RSV | STA | NXTSEQ |
497 * +--------------------------------------------------------------+
498 * 63 36 35 32 31 0
499 *
500 * 82599+ Advanced Transmit Descriptor
501 * +--------------------------------------------------------------+
502 * 0 | Buffer Address [63:0] |
503 * +--------------------------------------------------------------+
504 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
505 * +--------------------------------------------------------------+
506 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
507 *
508 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
509 * +--------------------------------------------------------------+
510 * 0 | RSV [63:0] |
511 * +--------------------------------------------------------------+
512 * 8 | RSV | STA | RSV |
513 * +--------------------------------------------------------------+
514 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 */
516
517 for (n = 0; n < adapter->num_tx_queues; n++) {
518 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000519 pr_info("------------------------------------\n");
520 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
521 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000522 pr_info("%s%s %s %s %s %s\n",
523 "T [desc] [address 63:0 ] ",
524 "[PlPOIdStDDt Ln] [bi->dma ] ",
525 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000526
527 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000528 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000529 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000530 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000531 if (dma_unmap_len(tx_buffer, len) > 0) {
532 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
533 i,
534 le64_to_cpu(u0->a),
535 le64_to_cpu(u0->b),
536 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000537 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000538 tx_buffer->next_to_watch,
539 (u64)tx_buffer->time_stamp,
540 tx_buffer->skb);
541 if (i == tx_ring->next_to_use &&
542 i == tx_ring->next_to_clean)
543 pr_cont(" NTC/U\n");
544 else if (i == tx_ring->next_to_use)
545 pr_cont(" NTU\n");
546 else if (i == tx_ring->next_to_clean)
547 pr_cont(" NTC\n");
548 else
549 pr_cont("\n");
550
551 if (netif_msg_pktdata(adapter) &&
552 tx_buffer->skb)
553 print_hex_dump(KERN_INFO, "",
554 DUMP_PREFIX_ADDRESS, 16, 1,
555 tx_buffer->skb->data,
556 dma_unmap_len(tx_buffer, len),
557 true);
558 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000559 }
560 }
561
562 /* Print RX Rings Summary */
563rx_ring_summary:
564 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000565 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000566 for (n = 0; n < adapter->num_rx_queues; n++) {
567 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000568 pr_info("%5d %5X %5X\n",
569 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000570 }
571
572 /* Print RX Rings */
573 if (!netif_msg_rx_status(adapter))
574 goto exit;
575
576 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
577
Josh Hay39ac8682012-09-26 05:59:36 +0000578 /* Receive Descriptor Formats
579 *
580 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000581 * 63 1 0
582 * +-----------------------------------------------------+
583 * 0 | Packet Buffer Address [63:1] |A0/NSE|
584 * +----------------------------------------------+------+
585 * 8 | Header Buffer Address [63:1] | DD |
586 * +-----------------------------------------------------+
587 *
588 *
Josh Hay39ac8682012-09-26 05:59:36 +0000589 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000590 *
591 * 63 48 47 32 31 30 21 20 16 15 4 3 0
592 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000593 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
594 * | Packet | IP | | | | Type | Type |
595 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000596 * +------------------------------------------------------+
597 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
598 * +------------------------------------------------------+
599 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000600 *
601 * 82599+ Advanced Receive Descriptor (Read) Format
602 * 63 1 0
603 * +-----------------------------------------------------+
604 * 0 | Packet Buffer Address [63:1] |A0/NSE|
605 * +----------------------------------------------+------+
606 * 8 | Header Buffer Address [63:1] | DD |
607 * +-----------------------------------------------------+
608 *
609 *
610 * 82599+ Advanced Receive Descriptor (Write-Back) Format
611 *
612 * 63 48 47 32 31 30 21 20 17 16 4 3 0
613 * +------------------------------------------------------+
614 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
615 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
616 * |/ Flow Dir Flt ID | | | | | |
617 * +------------------------------------------------------+
618 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
619 * +------------------------------------------------------+
620 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000621 */
Josh Hay39ac8682012-09-26 05:59:36 +0000622
Taku Izumidcd79ae2010-04-27 14:39:53 +0000623 for (n = 0; n < adapter->num_rx_queues; n++) {
624 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000625 pr_info("------------------------------------\n");
626 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
627 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000628 pr_info("%s%s%s",
629 "R [desc] [ PktBuf A0] ",
630 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000631 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000632 pr_info("%s%s%s",
633 "RWB[desc] [PcsmIpSHl PtRs] ",
634 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000635 "<-- Adv Rx Write-Back format\n");
636
637 for (i = 0; i < rx_ring->count; i++) {
638 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000639 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000640 u0 = (struct my_u0 *)rx_desc;
641 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
642 if (staterr & IXGBE_RXD_STAT_DD) {
643 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000644 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000645 "%016llX ---------------- %p", i,
646 le64_to_cpu(u0->a),
647 le64_to_cpu(u0->b),
648 rx_buffer_info->skb);
649 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000650 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000651 "%016llX %016llX %p", i,
652 le64_to_cpu(u0->a),
653 le64_to_cpu(u0->b),
654 (u64)rx_buffer_info->dma,
655 rx_buffer_info->skb);
656
Emil Tantilov9c50c032012-07-26 01:21:24 +0000657 if (netif_msg_pktdata(adapter) &&
658 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000659 print_hex_dump(KERN_INFO, "",
660 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000661 page_address(rx_buffer_info->page) +
662 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000663 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000664 }
665 }
666
667 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000668 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000669 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000670 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000671 else
Joe Perchesc7689572010-09-07 21:35:17 +0000672 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000673
674 }
675 }
676
677exit:
678 return;
679}
680
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800681static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
682{
683 u32 ctrl_ext;
684
685 /* Let firmware take over control of h/w */
686 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
687 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000688 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800689}
690
691static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
692{
693 u32 ctrl_ext;
694
695 /* Let firmware know the driver has taken over */
696 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
697 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000698 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800699}
Auke Kok9a799d72007-09-15 14:07:45 -0700700
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000701/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000702 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
703 * @adapter: pointer to adapter struct
704 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
705 * @queue: queue to map the corresponding interrupt to
706 * @msix_vector: the vector to map to the corresponding queue
707 *
708 */
709static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000710 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700711{
712 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000713 struct ixgbe_hw *hw = &adapter->hw;
714 switch (hw->mac.type) {
715 case ixgbe_mac_82598EB:
716 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
717 if (direction == -1)
718 direction = 0;
719 index = (((direction * 64) + queue) >> 2) & 0x1F;
720 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
721 ivar &= ~(0xFF << (8 * (queue & 0x3)));
722 ivar |= (msix_vector << (8 * (queue & 0x3)));
723 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
724 break;
725 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800726 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000727 if (direction == -1) {
728 /* other causes */
729 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
730 index = ((queue & 1) * 8);
731 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
732 ivar &= ~(0xFF << index);
733 ivar |= (msix_vector << index);
734 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
735 break;
736 } else {
737 /* tx or rx causes */
738 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
739 index = ((16 * (queue & 1)) + (8 * direction));
740 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
741 ivar &= ~(0xFF << index);
742 ivar |= (msix_vector << index);
743 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
744 break;
745 }
746 default:
747 break;
748 }
Auke Kok9a799d72007-09-15 14:07:45 -0700749}
750
Alexander Duyckfe49f042009-06-04 16:00:09 +0000751static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000752 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000753{
754 u32 mask;
755
Alexander Duyckbd508172010-11-16 19:27:03 -0800756 switch (adapter->hw.mac.type) {
757 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000758 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
759 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800760 break;
761 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800762 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000763 mask = (qmask & 0xFFFFFFFF);
764 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
765 mask = (qmask >> 32);
766 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800767 break;
768 default:
769 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000770 }
771}
772
Alexander Duyck729739b2012-02-08 07:51:06 +0000773void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
774 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000775{
Alexander Duyck729739b2012-02-08 07:51:06 +0000776 if (tx_buffer->skb) {
777 dev_kfree_skb_any(tx_buffer->skb);
778 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000779 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000780 dma_unmap_addr(tx_buffer, dma),
781 dma_unmap_len(tx_buffer, len),
782 DMA_TO_DEVICE);
783 } else if (dma_unmap_len(tx_buffer, len)) {
784 dma_unmap_page(ring->dev,
785 dma_unmap_addr(tx_buffer, dma),
786 dma_unmap_len(tx_buffer, len),
787 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000788 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000789 tx_buffer->next_to_watch = NULL;
790 tx_buffer->skb = NULL;
791 dma_unmap_len_set(tx_buffer, len, 0);
792 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700793}
794
Alexander Duyck943561d2012-05-09 22:14:44 -0700795static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
796{
797 struct ixgbe_hw *hw = &adapter->hw;
798 struct ixgbe_hw_stats *hwstats = &adapter->stats;
799 int i;
800 u32 data;
801
802 if ((hw->fc.current_mode != ixgbe_fc_full) &&
803 (hw->fc.current_mode != ixgbe_fc_rx_pause))
804 return;
805
806 switch (hw->mac.type) {
807 case ixgbe_mac_82598EB:
808 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
809 break;
810 default:
811 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
812 }
813 hwstats->lxoffrxc += data;
814
815 /* refill credits (no tx hang) if we received xoff */
816 if (!data)
817 return;
818
819 for (i = 0; i < adapter->num_tx_queues; i++)
820 clear_bit(__IXGBE_HANG_CHECK_ARMED,
821 &adapter->tx_ring[i]->state);
822}
823
John Fastabendc84d3242010-11-16 19:27:12 -0800824static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700825{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700826 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800827 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800828 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000829 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800830 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700831 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700832
Alexander Duyck943561d2012-05-09 22:14:44 -0700833 if (adapter->ixgbe_ieee_pfc)
834 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800835
Alexander Duyck943561d2012-05-09 22:14:44 -0700836 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
837 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800838 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700839 }
John Fastabendc84d3242010-11-16 19:27:12 -0800840
841 /* update stats for each tc, only valid with PFC enabled */
842 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000843 u32 pxoffrxc;
844
John Fastabendc84d3242010-11-16 19:27:12 -0800845 switch (hw->mac.type) {
846 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000847 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800848 break;
849 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000850 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800851 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000852 hwstats->pxoffrxc[i] += pxoffrxc;
853 /* Get the TC for given UP */
854 tc = netdev_get_prio_tc_map(adapter->netdev, i);
855 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700856 }
857
John Fastabendc84d3242010-11-16 19:27:12 -0800858 /* disarm tx queues that have received xoff frames */
859 for (i = 0; i < adapter->num_tx_queues; i++) {
860 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800861
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000862 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800863 if (xoff[tc])
864 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
865 }
866}
867
868static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
869{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000870 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800871}
872
873static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
874{
875 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
876 struct ixgbe_hw *hw = &adapter->hw;
877
878 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
879 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
880
881 if (head != tail)
882 return (head < tail) ?
883 tail - head : (tail + ring->count - head);
884
885 return 0;
886}
887
888static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
889{
890 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
891 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
892 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
893 bool ret = false;
894
895 clear_check_for_tx_hang(tx_ring);
896
897 /*
898 * Check for a hung queue, but be thorough. This verifies
899 * that a transmit has been completed since the previous
900 * check AND there is at least one packet pending. The
901 * ARMED bit is set to indicate a potential hang. The
902 * bit is cleared if a pause frame is received to remove
903 * false hang detection due to PFC or 802.3x frames. By
904 * requiring this to fail twice we avoid races with
905 * pfc clearing the ARMED bit and conditions where we
906 * run the check_tx_hang logic with a transmit completion
907 * pending but without time to complete it yet.
908 */
909 if ((tx_done_old == tx_done) && tx_pending) {
910 /* make sure it is true for two checks in a row */
911 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
912 &tx_ring->state);
913 } else {
914 /* update completed stats and continue */
915 tx_ring->tx_stats.tx_done_old = tx_done;
916 /* reset the countdown */
917 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
918 }
919
920 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700921}
922
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000923/**
924 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
925 * @adapter: driver private struct
926 **/
927static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
928{
929
930 /* Do the reset outside of interrupt context */
931 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
932 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +0000933 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000934 ixgbe_service_event_schedule(adapter);
935 }
936}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700937
Auke Kok9a799d72007-09-15 14:07:45 -0700938/**
939 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000940 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700941 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700942 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000943static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000944 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700945{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000946 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000947 struct ixgbe_tx_buffer *tx_buffer;
948 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700949 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000950 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000951 unsigned int i = tx_ring->next_to_clean;
952
953 if (test_bit(__IXGBE_DOWN, &adapter->state))
954 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700955
Alexander Duyckd3d00232011-07-15 02:31:25 +0000956 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000957 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000958 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800959
Alexander Duyck729739b2012-02-08 07:51:06 +0000960 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000961 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700962
Alexander Duyckd3d00232011-07-15 02:31:25 +0000963 /* if next_to_watch is not set then there is no work pending */
964 if (!eop_desc)
965 break;
966
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000967 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +0000968 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000969
Alexander Duyckd3d00232011-07-15 02:31:25 +0000970 /* if DD is not set pending work has not been completed */
971 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
972 break;
973
Alexander Duyckd3d00232011-07-15 02:31:25 +0000974 /* clear next_to_watch to prevent false hangs */
975 tx_buffer->next_to_watch = NULL;
976
Alexander Duyck091a6242012-02-08 07:51:01 +0000977 /* update the statistics for this packet */
978 total_bytes += tx_buffer->bytecount;
979 total_packets += tx_buffer->gso_segs;
980
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000981 /* free the skb */
982 dev_kfree_skb_any(tx_buffer->skb);
983
Alexander Duyck729739b2012-02-08 07:51:06 +0000984 /* unmap skb header data */
985 dma_unmap_single(tx_ring->dev,
986 dma_unmap_addr(tx_buffer, dma),
987 dma_unmap_len(tx_buffer, len),
988 DMA_TO_DEVICE);
989
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000990 /* clear tx_buffer data */
991 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000992 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000993
Alexander Duyck729739b2012-02-08 07:51:06 +0000994 /* unmap remaining buffers */
995 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000996 tx_buffer++;
997 tx_desc++;
998 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +0000999 if (unlikely(!i)) {
1000 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001001 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +00001002 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00001003 }
1004
Alexander Duyck729739b2012-02-08 07:51:06 +00001005 /* unmap any remaining paged data */
1006 if (dma_unmap_len(tx_buffer, len)) {
1007 dma_unmap_page(tx_ring->dev,
1008 dma_unmap_addr(tx_buffer, dma),
1009 dma_unmap_len(tx_buffer, len),
1010 DMA_TO_DEVICE);
1011 dma_unmap_len_set(tx_buffer, len, 0);
1012 }
1013 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001014
Alexander Duyck729739b2012-02-08 07:51:06 +00001015 /* move us one more past the eop_desc for start of next pkt */
1016 tx_buffer++;
1017 tx_desc++;
1018 i++;
1019 if (unlikely(!i)) {
1020 i -= tx_ring->count;
1021 tx_buffer = tx_ring->tx_buffer_info;
1022 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1023 }
1024
1025 /* issue prefetch for next Tx descriptor */
1026 prefetch(tx_desc);
1027
1028 /* update budget accounting */
1029 budget--;
1030 } while (likely(budget));
1031
1032 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001033 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001034 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -08001035 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +00001036 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001037 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001038 q_vector->tx.total_bytes += total_bytes;
1039 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -08001040
John Fastabendc84d3242010-11-16 19:27:12 -08001041 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -08001042 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -08001043 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -08001044 e_err(drv, "Detected Tx Unit Hang\n"
1045 " Tx Queue <%d>\n"
1046 " TDH, TDT <%x>, <%x>\n"
1047 " next_to_use <%x>\n"
1048 " next_to_clean <%x>\n"
1049 "tx_buffer_info[next_to_clean]\n"
1050 " time_stamp <%lx>\n"
1051 " jiffies <%lx>\n",
1052 tx_ring->queue_index,
1053 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1054 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +00001055 tx_ring->next_to_use, i,
1056 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -08001057
1058 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1059
1060 e_info(probe,
1061 "tx hang %d detected on queue %d, resetting adapter\n",
1062 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1063
1064 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001065 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -08001066
1067 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +00001068 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -08001069 }
Auke Kok9a799d72007-09-15 14:07:45 -07001070
Alexander Duyckb2d96e02012-02-07 08:14:33 +00001071 netdev_tx_completed_queue(txring_txq(tx_ring),
1072 total_packets, total_bytes);
1073
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001074#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +00001075 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001076 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001077 /* Make sure that anybody stopping the queue after this
1078 * sees the new next_to_clean.
1079 */
1080 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001081 if (__netif_subqueue_stopped(tx_ring->netdev,
1082 tx_ring->queue_index)
1083 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1084 netif_wake_subqueue(tx_ring->netdev,
1085 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001086 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001087 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001088 }
Auke Kok9a799d72007-09-15 14:07:45 -07001089
Alexander Duyck59224552011-08-31 00:01:06 +00001090 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001091}
1092
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001093#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001094static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001095 struct ixgbe_ring *tx_ring,
1096 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001097{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001098 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001099 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1100 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001101
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001102 switch (hw->mac.type) {
1103 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001104 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001105 break;
1106 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001107 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001108 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1109 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1110 break;
1111 default:
1112 /* for unknown hardware do not write register */
1113 return;
1114 }
1115
1116 /*
1117 * We can enable relaxed ordering for reads, but not writes when
1118 * DCA is enabled. This is due to a known issue in some chipsets
1119 * which will cause the DCA tag to be cleared.
1120 */
1121 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1122 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1123 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1124
1125 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1126}
1127
1128static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1129 struct ixgbe_ring *rx_ring,
1130 int cpu)
1131{
1132 struct ixgbe_hw *hw = &adapter->hw;
1133 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1134 u8 reg_idx = rx_ring->reg_idx;
1135
1136
1137 switch (hw->mac.type) {
1138 case ixgbe_mac_82599EB:
1139 case ixgbe_mac_X540:
1140 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001141 break;
1142 default:
1143 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001144 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001145
1146 /*
1147 * We can enable relaxed ordering for reads, but not writes when
1148 * DCA is enabled. This is due to a known issue in some chipsets
1149 * which will cause the DCA tag to be cleared.
1150 */
1151 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001152 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1153
1154 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001155}
1156
1157static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1158{
1159 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001160 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001161 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001162
1163 if (q_vector->cpu == cpu)
1164 goto out_no_update;
1165
Alexander Duycka5579282012-02-08 07:50:04 +00001166 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001167 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001168
Alexander Duycka5579282012-02-08 07:50:04 +00001169 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001170 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001171
1172 q_vector->cpu = cpu;
1173out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001174 put_cpu();
1175}
1176
1177static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1178{
1179 int i;
1180
1181 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1182 return;
1183
Alexander Duycke35ec122009-05-21 13:07:12 +00001184 /* always use CB2 mode, difference is masked in the CB driver */
1185 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1186
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001187 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001188 adapter->q_vector[i]->cpu = -1;
1189 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001190 }
1191}
1192
1193static int __ixgbe_notify_dca(struct device *dev, void *data)
1194{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001195 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001196 unsigned long event = *(unsigned long *)data;
1197
Don Skidmore2a72c312011-07-20 02:27:05 +00001198 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001199 return 0;
1200
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001201 switch (event) {
1202 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001203 /* if we're already enabled, don't do it again */
1204 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1205 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001206 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001207 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001208 ixgbe_setup_dca(adapter);
1209 break;
1210 }
1211 /* Fall Through since DCA is disabled. */
1212 case DCA_PROVIDER_REMOVE:
1213 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1214 dca_remove_requester(dev);
1215 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1216 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1217 }
1218 break;
1219 }
1220
Denis V. Lunev652f0932008-03-27 14:39:17 +03001221 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001222}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001223
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001224#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001225static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1226 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001227 struct sk_buff *skb)
1228{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001229 if (ring->netdev->features & NETIF_F_RXHASH)
1230 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001231}
1232
Alexander Duyckf8003262012-03-03 02:35:52 +00001233#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001234/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001235 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001236 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001237 * @rx_desc: advanced rx descriptor
1238 *
1239 * Returns : true if it is FCoE pkt
1240 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001241static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001242 union ixgbe_adv_rx_desc *rx_desc)
1243{
1244 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1245
Alexander Duyck57efd442012-06-25 21:54:46 +00001246 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001247 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1248 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1249 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1250}
1251
Alexander Duyckf8003262012-03-03 02:35:52 +00001252#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001253/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001254 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001255 * @ring: structure containing ring specific data
1256 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001257 * @skb: skb currently being received and modified
1258 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001259static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001260 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001261 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001262{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001263 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001264
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001265 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001266 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001267 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001268
1269 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001270 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1271 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001272 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001273 return;
1274 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001275
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001276 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001277 return;
1278
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001279 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001280 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001281
1282 /*
1283 * 82599 errata, UDP frames with a 0 checksum can be marked as
1284 * checksum errors.
1285 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001286 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1287 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001288 return;
1289
Alexander Duyck8a0da212012-01-31 02:59:49 +00001290 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001291 return;
1292 }
1293
Auke Kok9a799d72007-09-15 14:07:45 -07001294 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001295 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001296}
1297
Alexander Duyck84ea2592010-11-16 19:26:49 -08001298static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001299{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001300 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001301
1302 /* update next to alloc since we have filled the ring */
1303 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001304 /*
1305 * Force memory writes to complete before letting h/w
1306 * know there are new descriptors to fetch. (Only
1307 * applicable for weak-ordered memory model archs,
1308 * such as IA-64).
1309 */
1310 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001311 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001312}
1313
Alexander Duyckf990b792012-01-31 02:59:34 +00001314static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1315 struct ixgbe_rx_buffer *bi)
1316{
1317 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001318 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001319
Alexander Duyckf8003262012-03-03 02:35:52 +00001320 /* since we are recycling buffers we should seldom need to alloc */
1321 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001322 return true;
1323
Alexander Duyckf8003262012-03-03 02:35:52 +00001324 /* alloc new page for storage */
1325 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001326 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1327 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001328 if (unlikely(!page)) {
1329 rx_ring->rx_stats.alloc_rx_page_failed++;
1330 return false;
1331 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001332 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001333 }
1334
Alexander Duyckf8003262012-03-03 02:35:52 +00001335 /* map page for use */
1336 dma = dma_map_page(rx_ring->dev, page, 0,
1337 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001338
Alexander Duyckf8003262012-03-03 02:35:52 +00001339 /*
1340 * if mapping failed free memory back to system since
1341 * there isn't much point in holding memory we can't use
1342 */
1343 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001344 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001345 bi->page = NULL;
1346
Alexander Duyckf990b792012-01-31 02:59:34 +00001347 rx_ring->rx_stats.alloc_rx_page_failed++;
1348 return false;
1349 }
1350
Alexander Duyckf8003262012-03-03 02:35:52 +00001351 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001352 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001353
Alexander Duyckf990b792012-01-31 02:59:34 +00001354 return true;
1355}
1356
Auke Kok9a799d72007-09-15 14:07:45 -07001357/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001358 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001359 * @rx_ring: ring to place buffers on
1360 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001361 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001362void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001363{
Auke Kok9a799d72007-09-15 14:07:45 -07001364 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001365 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001366 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001367
Alexander Duyckf8003262012-03-03 02:35:52 +00001368 /* nothing to do */
1369 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001370 return;
1371
Alexander Duycke4f74022012-01-31 02:59:44 +00001372 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001373 bi = &rx_ring->rx_buffer_info[i];
1374 i -= rx_ring->count;
1375
Alexander Duyckf8003262012-03-03 02:35:52 +00001376 do {
1377 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001378 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001379
Alexander Duyckf8003262012-03-03 02:35:52 +00001380 /*
1381 * Refresh the desc even if buffer_addrs didn't change
1382 * because each write-back erases this info.
1383 */
1384 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001385
Alexander Duyckf990b792012-01-31 02:59:34 +00001386 rx_desc++;
1387 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001388 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001389 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001390 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001391 bi = rx_ring->rx_buffer_info;
1392 i -= rx_ring->count;
1393 }
1394
1395 /* clear the hdr_addr for the next_to_use descriptor */
1396 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001397
1398 cleaned_count--;
1399 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001400
Alexander Duyckf990b792012-01-31 02:59:34 +00001401 i += rx_ring->count;
1402
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001403 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001404 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001405}
1406
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001407/**
1408 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1409 * @data: pointer to the start of the headers
1410 * @max_len: total length of section to find headers in
1411 *
1412 * This function is meant to determine the length of headers that will
1413 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1414 * motivation of doing this is to only perform one pull for IPv4 TCP
1415 * packets so that we can do basic things like calculating the gso_size
1416 * based on the average data per packet.
1417 **/
1418static unsigned int ixgbe_get_headlen(unsigned char *data,
1419 unsigned int max_len)
1420{
1421 union {
1422 unsigned char *network;
1423 /* l2 headers */
1424 struct ethhdr *eth;
1425 struct vlan_hdr *vlan;
1426 /* l3 headers */
1427 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001428 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001429 } hdr;
1430 __be16 protocol;
1431 u8 nexthdr = 0; /* default to not TCP */
1432 u8 hlen;
1433
1434 /* this should never happen, but better safe than sorry */
1435 if (max_len < ETH_HLEN)
1436 return max_len;
1437
1438 /* initialize network frame pointer */
1439 hdr.network = data;
1440
1441 /* set first protocol and move network header forward */
1442 protocol = hdr.eth->h_proto;
1443 hdr.network += ETH_HLEN;
1444
1445 /* handle any vlan tag if present */
1446 if (protocol == __constant_htons(ETH_P_8021Q)) {
1447 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1448 return max_len;
1449
1450 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1451 hdr.network += VLAN_HLEN;
1452 }
1453
1454 /* handle L3 protocols */
1455 if (protocol == __constant_htons(ETH_P_IP)) {
1456 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1457 return max_len;
1458
1459 /* access ihl as a u8 to avoid unaligned access on ia64 */
1460 hlen = (hdr.network[0] & 0x0F) << 2;
1461
1462 /* verify hlen meets minimum size requirements */
1463 if (hlen < sizeof(struct iphdr))
1464 return hdr.network - data;
1465
Alexander Duycked83da12012-11-13 01:13:33 +00001466 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001467 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001468 nexthdr = hdr.ipv4->protocol;
Alexander Duycka048b402012-05-24 08:26:29 +00001469 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1470 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1471 return max_len;
1472
1473 /* record next protocol */
1474 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001475 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001476#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001477 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1478 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1479 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001480 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001481#endif
1482 } else {
1483 return hdr.network - data;
1484 }
1485
Alexander Duycked83da12012-11-13 01:13:33 +00001486 /* relocate pointer to start of L4 header */
1487 hdr.network += hlen;
1488
Alexander Duycka048b402012-05-24 08:26:29 +00001489 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001490 if (nexthdr == IPPROTO_TCP) {
1491 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1492 return max_len;
1493
1494 /* access doff as a u8 to avoid unaligned access on ia64 */
1495 hlen = (hdr.network[12] & 0xF0) >> 2;
1496
1497 /* verify hlen meets minimum size requirements */
1498 if (hlen < sizeof(struct tcphdr))
1499 return hdr.network - data;
1500
1501 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001502 } else if (nexthdr == IPPROTO_UDP) {
1503 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1504 return max_len;
1505
1506 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001507 }
1508
1509 /*
1510 * If everything has gone correctly hdr.network should be the
1511 * data section of the packet and will be the end of the header.
1512 * If not then it probably represents the end of the last recognized
1513 * header.
1514 */
1515 if ((hdr.network - data) < max_len)
1516 return hdr.network - data;
1517 else
1518 return max_len;
1519}
1520
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001521static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1522 struct sk_buff *skb)
1523{
Alexander Duyckf8003262012-03-03 02:35:52 +00001524 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001525
1526 /* set gso_size to avoid messing up TCP MSS */
1527 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1528 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001529 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001530}
1531
1532static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1533 struct sk_buff *skb)
1534{
1535 /* if append_cnt is 0 then frame is not RSC */
1536 if (!IXGBE_CB(skb)->append_cnt)
1537 return;
1538
1539 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1540 rx_ring->rx_stats.rsc_flush++;
1541
1542 ixgbe_set_rsc_gso_size(rx_ring, skb);
1543
1544 /* gso_size is computed using append_cnt so always clear it last */
1545 IXGBE_CB(skb)->append_cnt = 0;
1546}
1547
Alexander Duyck8a0da212012-01-31 02:59:49 +00001548/**
1549 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1550 * @rx_ring: rx descriptor ring packet is being transacted on
1551 * @rx_desc: pointer to the EOP Rx descriptor
1552 * @skb: pointer to current skb being populated
1553 *
1554 * This function checks the ring, descriptor, and packet information in
1555 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1556 * other fields within the skb.
1557 **/
1558static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1559 union ixgbe_adv_rx_desc *rx_desc,
1560 struct sk_buff *skb)
1561{
John Fastabend43e95f12012-05-15 06:12:17 +00001562 struct net_device *dev = rx_ring->netdev;
1563
Alexander Duyck8a0da212012-01-31 02:59:49 +00001564 ixgbe_update_rsc_stats(rx_ring, skb);
1565
1566 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1567
1568 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1569
Jacob Keller6cb562d2012-12-05 07:24:41 +00001570 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001571
Patrick McHardyf6469682013-04-19 02:04:27 +00001572 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001573 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001574 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001575 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001576 }
1577
1578 skb_record_rx_queue(skb, rx_ring->queue_index);
1579
John Fastabend43e95f12012-05-15 06:12:17 +00001580 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001581}
1582
1583static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1584 struct sk_buff *skb)
1585{
1586 struct ixgbe_adapter *adapter = q_vector->adapter;
1587
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001588 if (ixgbe_qv_ll_polling(q_vector))
1589 netif_receive_skb(skb);
1590 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
Alexander Duyck8a0da212012-01-31 02:59:49 +00001591 napi_gro_receive(&q_vector->napi, skb);
1592 else
1593 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001594}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001595
Alexander Duyckf8003262012-03-03 02:35:52 +00001596/**
1597 * ixgbe_is_non_eop - process handling of non-EOP buffers
1598 * @rx_ring: Rx ring being processed
1599 * @rx_desc: Rx descriptor for current buffer
1600 * @skb: Current socket buffer containing buffer in progress
1601 *
1602 * This function updates next to clean. If the buffer is an EOP buffer
1603 * this function exits returning false, otherwise it will place the
1604 * sk_buff in the next buffer to be chained and return true indicating
1605 * that this is in fact a non-EOP buffer.
1606 **/
1607static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1608 union ixgbe_adv_rx_desc *rx_desc,
1609 struct sk_buff *skb)
1610{
1611 u32 ntc = rx_ring->next_to_clean + 1;
1612
1613 /* fetch, update, and store next to clean */
1614 ntc = (ntc < rx_ring->count) ? ntc : 0;
1615 rx_ring->next_to_clean = ntc;
1616
1617 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1618
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001619 /* update RSC append count if present */
1620 if (ring_is_rsc_enabled(rx_ring)) {
1621 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1622 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1623
1624 if (unlikely(rsc_enabled)) {
1625 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1626
1627 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1628 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1629
1630 /* update ntc based on RSC value */
1631 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1632 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1633 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1634 }
1635 }
1636
1637 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001638 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1639 return false;
1640
Alexander Duyckf8003262012-03-03 02:35:52 +00001641 /* place skb in next buffer to be received */
1642 rx_ring->rx_buffer_info[ntc].skb = skb;
1643 rx_ring->rx_stats.non_eop_descs++;
1644
1645 return true;
1646}
1647
1648/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001649 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1650 * @rx_ring: rx descriptor ring packet is being transacted on
1651 * @skb: pointer to current skb being adjusted
1652 *
1653 * This function is an ixgbe specific version of __pskb_pull_tail. The
1654 * main difference between this version and the original function is that
1655 * this function can make several assumptions about the state of things
1656 * that allow for significant optimizations versus the standard function.
1657 * As a result we can do things like drop a frag and maintain an accurate
1658 * truesize for the skb.
1659 */
1660static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1661 struct sk_buff *skb)
1662{
1663 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1664 unsigned char *va;
1665 unsigned int pull_len;
1666
1667 /*
1668 * it is valid to use page_address instead of kmap since we are
1669 * working with pages allocated out of the lomem pool per
1670 * alloc_page(GFP_ATOMIC)
1671 */
1672 va = skb_frag_address(frag);
1673
1674 /*
1675 * we need the header to contain the greater of either ETH_HLEN or
1676 * 60 bytes if the skb->len is less than 60 for skb_pad.
1677 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001678 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001679
1680 /* align pull length to size of long to optimize memcpy performance */
1681 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1682
1683 /* update all of the pointers */
1684 skb_frag_size_sub(frag, pull_len);
1685 frag->page_offset += pull_len;
1686 skb->data_len -= pull_len;
1687 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001688}
1689
1690/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001691 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1692 * @rx_ring: rx descriptor ring packet is being transacted on
1693 * @skb: pointer to current skb being updated
1694 *
1695 * This function provides a basic DMA sync up for the first fragment of an
1696 * skb. The reason for doing this is that the first fragment cannot be
1697 * unmapped until we have reached the end of packet descriptor for a buffer
1698 * chain.
1699 */
1700static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1701 struct sk_buff *skb)
1702{
1703 /* if the page was released unmap it, else just sync our portion */
1704 if (unlikely(IXGBE_CB(skb)->page_released)) {
1705 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1706 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1707 IXGBE_CB(skb)->page_released = false;
1708 } else {
1709 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1710
1711 dma_sync_single_range_for_cpu(rx_ring->dev,
1712 IXGBE_CB(skb)->dma,
1713 frag->page_offset,
1714 ixgbe_rx_bufsz(rx_ring),
1715 DMA_FROM_DEVICE);
1716 }
1717 IXGBE_CB(skb)->dma = 0;
1718}
1719
1720/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001721 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1722 * @rx_ring: rx descriptor ring packet is being transacted on
1723 * @rx_desc: pointer to the EOP Rx descriptor
1724 * @skb: pointer to current skb being fixed
1725 *
1726 * Check for corrupted packet headers caused by senders on the local L2
1727 * embedded NIC switch not setting up their Tx Descriptors right. These
1728 * should be very rare.
1729 *
1730 * Also address the case where we are pulling data in on pages only
1731 * and as such no data is present in the skb header.
1732 *
1733 * In addition if skb is not at least 60 bytes we need to pad it so that
1734 * it is large enough to qualify as a valid Ethernet frame.
1735 *
1736 * Returns true if an error was encountered and skb was freed.
1737 **/
1738static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1739 union ixgbe_adv_rx_desc *rx_desc,
1740 struct sk_buff *skb)
1741{
Alexander Duyckf8003262012-03-03 02:35:52 +00001742 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001743
1744 /* verify that the packet does not have any known errors */
1745 if (unlikely(ixgbe_test_staterr(rx_desc,
1746 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1747 !(netdev->features & NETIF_F_RXALL))) {
1748 dev_kfree_skb_any(skb);
1749 return true;
1750 }
1751
Alexander Duyck19861ce2012-07-20 08:08:33 +00001752 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001753 if (skb_is_nonlinear(skb))
1754 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001755
Alexander Duyck57efd442012-06-25 21:54:46 +00001756#ifdef IXGBE_FCOE
1757 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1758 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1759 return false;
1760
1761#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001762 /* if skb_pad returns an error the skb was freed */
1763 if (unlikely(skb->len < 60)) {
1764 int pad_len = 60 - skb->len;
1765
1766 if (skb_pad(skb, pad_len))
1767 return true;
1768 __skb_put(skb, pad_len);
1769 }
1770
1771 return false;
1772}
1773
1774/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001775 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1776 * @rx_ring: rx descriptor ring to store buffers on
1777 * @old_buff: donor buffer to have page reused
1778 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001779 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001780 **/
1781static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1782 struct ixgbe_rx_buffer *old_buff)
1783{
1784 struct ixgbe_rx_buffer *new_buff;
1785 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001786
1787 new_buff = &rx_ring->rx_buffer_info[nta];
1788
1789 /* update, and store next to alloc */
1790 nta++;
1791 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1792
1793 /* transfer page from old buffer to new buffer */
1794 new_buff->page = old_buff->page;
1795 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001796 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001797
1798 /* sync the buffer for use by the device */
1799 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001800 new_buff->page_offset,
1801 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001802 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001803}
1804
1805/**
1806 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1807 * @rx_ring: rx descriptor ring to transact packets on
1808 * @rx_buffer: buffer containing page to add
1809 * @rx_desc: descriptor containing length of buffer written by hardware
1810 * @skb: sk_buff to place the data into
1811 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001812 * This function will add the data contained in rx_buffer->page to the skb.
1813 * This is done either through a direct copy if the data in the buffer is
1814 * less than the skb header size, otherwise it will just attach the page as
1815 * a frag to the skb.
1816 *
1817 * The function will then update the page offset if necessary and return
1818 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001819 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001820static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001821 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001822 union ixgbe_adv_rx_desc *rx_desc,
1823 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001824{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001825 struct page *page = rx_buffer->page;
1826 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001827#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001828 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001829#else
1830 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1831 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1832 ixgbe_rx_bufsz(rx_ring);
1833#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001834
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001835 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1836 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1837
1838 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1839
1840 /* we can reuse buffer as-is, just make sure it is local */
1841 if (likely(page_to_nid(page) == numa_node_id()))
1842 return true;
1843
1844 /* this page cannot be reused so discard it */
1845 put_page(page);
1846 return false;
1847 }
1848
Alexander Duyck0549ae22012-07-20 08:08:18 +00001849 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1850 rx_buffer->page_offset, size, truesize);
1851
Alexander Duyck09816fb2012-07-20 08:08:23 +00001852 /* avoid re-using remote pages */
1853 if (unlikely(page_to_nid(page) != numa_node_id()))
1854 return false;
1855
1856#if (PAGE_SIZE < 8192)
1857 /* if we are only owner of page we can reuse it */
1858 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001859 return false;
1860
1861 /* flip page offset to other buffer */
1862 rx_buffer->page_offset ^= truesize;
1863
Alexander Duyck09816fb2012-07-20 08:08:23 +00001864 /*
1865 * since we are the only owner of the page and we need to
1866 * increment it, just set the value to 2 in order to avoid
1867 * an unecessary locked operation
1868 */
1869 atomic_set(&page->_count, 2);
1870#else
1871 /* move offset up to the next cache line */
1872 rx_buffer->page_offset += truesize;
1873
1874 if (rx_buffer->page_offset > last_offset)
1875 return false;
1876
Alexander Duyck0549ae22012-07-20 08:08:18 +00001877 /* bump ref count on page before it is given to the stack */
1878 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001879#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001880
1881 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001882}
1883
Alexander Duyck18806c92012-07-20 08:08:44 +00001884static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1885 union ixgbe_adv_rx_desc *rx_desc)
1886{
1887 struct ixgbe_rx_buffer *rx_buffer;
1888 struct sk_buff *skb;
1889 struct page *page;
1890
1891 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1892 page = rx_buffer->page;
1893 prefetchw(page);
1894
1895 skb = rx_buffer->skb;
1896
1897 if (likely(!skb)) {
1898 void *page_addr = page_address(page) +
1899 rx_buffer->page_offset;
1900
1901 /* prefetch first cache line of first page */
1902 prefetch(page_addr);
1903#if L1_CACHE_BYTES < 128
1904 prefetch(page_addr + L1_CACHE_BYTES);
1905#endif
1906
1907 /* allocate a skb to store the frags */
1908 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1909 IXGBE_RX_HDR_SIZE);
1910 if (unlikely(!skb)) {
1911 rx_ring->rx_stats.alloc_rx_buff_failed++;
1912 return NULL;
1913 }
1914
1915 /*
1916 * we will be copying header into skb->data in
1917 * pskb_may_pull so it is in our interest to prefetch
1918 * it now to avoid a possible cache miss
1919 */
1920 prefetchw(skb->data);
1921
1922 /*
1923 * Delay unmapping of the first packet. It carries the
1924 * header information, HW may still access the header
1925 * after the writeback. Only unmap it when EOP is
1926 * reached
1927 */
1928 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1929 goto dma_sync;
1930
1931 IXGBE_CB(skb)->dma = rx_buffer->dma;
1932 } else {
1933 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1934 ixgbe_dma_sync_frag(rx_ring, skb);
1935
1936dma_sync:
1937 /* we are reusing so sync this buffer for CPU use */
1938 dma_sync_single_range_for_cpu(rx_ring->dev,
1939 rx_buffer->dma,
1940 rx_buffer->page_offset,
1941 ixgbe_rx_bufsz(rx_ring),
1942 DMA_FROM_DEVICE);
1943 }
1944
1945 /* pull page into skb */
1946 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1947 /* hand second half of page back to the ring */
1948 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1949 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1950 /* the page has been released from the ring */
1951 IXGBE_CB(skb)->page_released = true;
1952 } else {
1953 /* we are not reusing the buffer so unmap it */
1954 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1955 ixgbe_rx_pg_size(rx_ring),
1956 DMA_FROM_DEVICE);
1957 }
1958
1959 /* clear contents of buffer_info */
1960 rx_buffer->skb = NULL;
1961 rx_buffer->dma = 0;
1962 rx_buffer->page = NULL;
1963
1964 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00001965}
1966
1967/**
1968 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1969 * @q_vector: structure containing interrupt and ring information
1970 * @rx_ring: rx descriptor ring to transact packets on
1971 * @budget: Total limit on number of packets to process
1972 *
1973 * This function provides a "bounce buffer" approach to Rx interrupt
1974 * processing. The advantage to this is that on systems that have
1975 * expensive overhead for IOMMU access this provides a means of avoiding
1976 * it by maintaining the mapping of the page to the syste.
1977 *
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001978 * Returns amount of work completed
Alexander Duyckf8003262012-03-03 02:35:52 +00001979 **/
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001980static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001981 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001982 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001983{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001984 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001985#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001986 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00001987 int ddp_bytes;
1988 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001989#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001990 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001991
Alexander Duyckf8003262012-03-03 02:35:52 +00001992 do {
Alexander Duyckf8003262012-03-03 02:35:52 +00001993 union ixgbe_adv_rx_desc *rx_desc;
1994 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001995
Alexander Duyckf8003262012-03-03 02:35:52 +00001996 /* return some buffers to hardware, one at a time is too slow */
1997 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1998 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1999 cleaned_count = 0;
2000 }
Auke Kok9a799d72007-09-15 14:07:45 -07002001
Alexander Duyck18806c92012-07-20 08:08:44 +00002002 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07002003
Alexander Duyckf8003262012-03-03 02:35:52 +00002004 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2005 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08002006
Alexander Duyckf8003262012-03-03 02:35:52 +00002007 /*
2008 * This memory barrier is needed to keep us from reading
2009 * any other fields out of the rx_desc until we know the
2010 * RXD_STAT_DD bit is set
2011 */
2012 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07002013
Alexander Duyck18806c92012-07-20 08:08:44 +00002014 /* retrieve a buffer from the ring */
2015 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00002016
Alexander Duyck18806c92012-07-20 08:08:44 +00002017 /* exit if we failed to retrieve a buffer */
2018 if (!skb)
2019 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00002020
Auke Kok9a799d72007-09-15 14:07:45 -07002021 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002022
Alexander Duyckf8003262012-03-03 02:35:52 +00002023 /* place incomplete frames back on ring for completion */
2024 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2025 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002026
Alexander Duyckf8003262012-03-03 02:35:52 +00002027 /* verify the packet layout is correct */
2028 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2029 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002030
2031 /* probably a little skewed due to removing CRC */
2032 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002033
Alexander Duyck8a0da212012-01-31 02:59:49 +00002034 /* populate checksum, timestamp, VLAN, and protocol */
2035 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2036
Yi Zou332d4a72009-05-13 13:11:53 +00002037#ifdef IXGBE_FCOE
2038 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00002039 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00002040 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00002041 /* include DDPed FCoE data */
2042 if (ddp_bytes > 0) {
2043 if (!mss) {
2044 mss = rx_ring->netdev->mtu -
2045 sizeof(struct fcoe_hdr) -
2046 sizeof(struct fc_frame_header) -
2047 sizeof(struct fcoe_crc_eof);
2048 if (mss > 512)
2049 mss &= ~511;
2050 }
2051 total_rx_bytes += ddp_bytes;
2052 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2053 mss);
2054 }
David S. Miller823dcd22011-08-20 10:39:12 -07002055 if (!ddp_bytes) {
2056 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00002057 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07002058 }
Yi Zou3d8fd382009-06-08 14:38:44 +00002059 }
Alexander Duyckf8003262012-03-03 02:35:52 +00002060
Yi Zou332d4a72009-05-13 13:11:53 +00002061#endif /* IXGBE_FCOE */
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03002062 skb_mark_napi_id(skb, &q_vector->napi);
Alexander Duyck8a0da212012-01-31 02:59:49 +00002063 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07002064
Alexander Duyckf8003262012-03-03 02:35:52 +00002065 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002066 total_rx_packets++;
2067 } while (likely(total_rx_packets < budget));
Auke Kok9a799d72007-09-15 14:07:45 -07002068
Alexander Duyckc267fc12010-11-16 19:27:00 -08002069 u64_stats_update_begin(&rx_ring->syncp);
2070 rx_ring->stats.packets += total_rx_packets;
2071 rx_ring->stats.bytes += total_rx_bytes;
2072 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00002073 q_vector->rx.total_packets += total_rx_packets;
2074 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002075
Alexander Duyckf8003262012-03-03 02:35:52 +00002076 if (cleaned_count)
2077 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2078
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002079 return total_rx_packets;
Auke Kok9a799d72007-09-15 14:07:45 -07002080}
2081
Cong Wange0d10952013-08-01 11:10:25 +08002082#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002083/* must be called with local_bh_disable()d */
2084static int ixgbe_low_latency_recv(struct napi_struct *napi)
2085{
2086 struct ixgbe_q_vector *q_vector =
2087 container_of(napi, struct ixgbe_q_vector, napi);
2088 struct ixgbe_adapter *adapter = q_vector->adapter;
2089 struct ixgbe_ring *ring;
2090 int found = 0;
2091
2092 if (test_bit(__IXGBE_DOWN, &adapter->state))
2093 return LL_FLUSH_FAILED;
2094
2095 if (!ixgbe_qv_lock_poll(q_vector))
2096 return LL_FLUSH_BUSY;
2097
2098 ixgbe_for_each_ring(ring, q_vector->rx) {
2099 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03002100#ifdef LL_EXTENDED_STATS
2101 if (found)
2102 ring->stats.cleaned += found;
2103 else
2104 ring->stats.misses++;
2105#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002106 if (found)
2107 break;
2108 }
2109
2110 ixgbe_qv_unlock_poll(q_vector);
2111
2112 return found;
2113}
Cong Wange0d10952013-08-01 11:10:25 +08002114#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002115
Auke Kok9a799d72007-09-15 14:07:45 -07002116/**
2117 * ixgbe_configure_msix - Configure MSI-X hardware
2118 * @adapter: board private structure
2119 *
2120 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2121 * interrupts.
2122 **/
2123static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2124{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002125 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002126 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002127 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002128
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002129 /* Populate MSIX to EITR Select */
2130 if (adapter->num_vfs > 32) {
2131 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2132 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2133 }
2134
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002135 /*
2136 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002137 * corresponding register.
2138 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002139 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002140 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002141 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002142
Alexander Duycka5579282012-02-08 07:50:04 +00002143 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002144 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002145
Alexander Duycka5579282012-02-08 07:50:04 +00002146 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002147 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002148
Alexander Duyckfe49f042009-06-04 16:00:09 +00002149 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002150 }
2151
Alexander Duyckbd508172010-11-16 19:27:03 -08002152 switch (adapter->hw.mac.type) {
2153 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002154 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002155 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002156 break;
2157 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002158 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002159 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002160 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002161 default:
2162 break;
2163 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002164 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002165
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002166 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002167 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002168 mask &= ~(IXGBE_EIMS_OTHER |
2169 IXGBE_EIMS_MAILBOX |
2170 IXGBE_EIMS_LSC);
2171
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002172 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002173}
2174
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002175enum latency_range {
2176 lowest_latency = 0,
2177 low_latency = 1,
2178 bulk_latency = 2,
2179 latency_invalid = 255
2180};
2181
2182/**
2183 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002184 * @q_vector: structure containing interrupt and ring information
2185 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002186 *
2187 * Stores a new ITR value based on packets and byte
2188 * counts during the last interrupt. The advantage of per interrupt
2189 * computation is faster updates and more accurate ITR for the current
2190 * traffic pattern. Constants in this function were computed
2191 * based on theoretical maximum wire speed and thresholds were set based
2192 * on testing data as well as attempting to minimize response time
2193 * while increasing bulk throughput.
2194 * this functionality is controlled by the InterruptThrottleRate module
2195 * parameter (see ixgbe_param.c)
2196 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002197static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2198 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002199{
Alexander Duyckbd198052011-06-11 01:45:08 +00002200 int bytes = ring_container->total_bytes;
2201 int packets = ring_container->total_packets;
2202 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002203 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002204 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002205
2206 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002207 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002208
2209 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002210 * 0-10MB/s lowest (100000 ints/s)
2211 * 10-20MB/s low (20000 ints/s)
2212 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002213 */
2214 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002215 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002216 if (timepassed_us == 0)
2217 return;
2218
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002219 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2220
2221 switch (itr_setting) {
2222 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002223 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002224 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002225 break;
2226 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002227 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002228 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002229 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002230 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002231 break;
2232 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002233 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002234 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002235 break;
2236 }
2237
Alexander Duyckbd198052011-06-11 01:45:08 +00002238 /* clear work counters since we have the values we need */
2239 ring_container->total_bytes = 0;
2240 ring_container->total_packets = 0;
2241
2242 /* write updated itr to ring container */
2243 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002244}
2245
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002246/**
2247 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002248 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002249 *
2250 * This function is made to be called by ethtool and by the driver
2251 * when it needs to update EITR registers at runtime. Hardware
2252 * specific quirks/differences are taken care of here.
2253 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002254void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002255{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002256 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002257 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002258 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002259 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002260
Alexander Duyckbd508172010-11-16 19:27:03 -08002261 switch (adapter->hw.mac.type) {
2262 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002263 /* must write high and low 16 bits to reset counter */
2264 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002265 break;
2266 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002267 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002268 /*
2269 * set the WDIS bit to not clear the timer bits and cause an
2270 * immediate assertion of the interrupt
2271 */
2272 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002273 break;
2274 default:
2275 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002276 }
2277 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2278}
2279
Alexander Duyckbd198052011-06-11 01:45:08 +00002280static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002281{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002282 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002283 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002284
Alexander Duyckbd198052011-06-11 01:45:08 +00002285 ixgbe_update_itr(q_vector, &q_vector->tx);
2286 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002287
Alexander Duyck08c88332011-06-11 01:45:03 +00002288 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002289
2290 switch (current_itr) {
2291 /* counts and packets in update_itr are dependent on these numbers */
2292 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002293 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002294 break;
2295 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002296 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002297 break;
2298 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002299 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002300 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002301 default:
2302 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002303 }
2304
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002305 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002306 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002307 new_itr = (10 * new_itr * q_vector->itr) /
2308 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002309
Alexander Duyckbd198052011-06-11 01:45:08 +00002310 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002311 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002312
2313 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002314 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002315}
2316
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002317/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002318 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002319 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002320 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002321static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002322{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002323 struct ixgbe_hw *hw = &adapter->hw;
2324 u32 eicr = adapter->interrupt_event;
2325
Alexander Duyckf0f97782011-04-22 04:08:09 +00002326 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002327 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002328
Alexander Duyckf0f97782011-04-22 04:08:09 +00002329 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2330 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2331 return;
2332
2333 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2334
Joe Perches7ca647b2010-09-07 21:35:40 +00002335 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002336 case IXGBE_DEV_ID_82599_T3_LOM:
2337 /*
2338 * Since the warning interrupt is for both ports
2339 * we don't have to check if:
2340 * - This interrupt wasn't for our port.
2341 * - We may have missed the interrupt so always have to
2342 * check if we got a LSC
2343 */
2344 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2345 !(eicr & IXGBE_EICR_LSC))
2346 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002347
Alexander Duyckf0f97782011-04-22 04:08:09 +00002348 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002349 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002350 bool link_up = false;
2351
Josh Hay3d292262012-12-15 03:28:19 +00002352 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002353
Alexander Duyckf0f97782011-04-22 04:08:09 +00002354 if (link_up)
2355 return;
2356 }
2357
2358 /* Check if this is not due to overtemp */
2359 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2360 return;
2361
2362 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002363 default:
2364 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2365 return;
2366 break;
2367 }
2368 e_crit(drv,
2369 "Network adapter has been stopped because it has over heated. "
2370 "Restart the computer. If the problem persists, "
2371 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002372
2373 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002374}
2375
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002376static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2377{
2378 struct ixgbe_hw *hw = &adapter->hw;
2379
2380 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2381 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002382 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002383 /* write to clear the interrupt */
2384 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2385 }
2386}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002387
Jacob Keller4f51bf72011-08-20 04:49:45 +00002388static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2389{
2390 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2391 return;
2392
2393 switch (adapter->hw.mac.type) {
2394 case ixgbe_mac_82599EB:
2395 /*
2396 * Need to check link state so complete overtemp check
2397 * on service task
2398 */
2399 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2400 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2401 adapter->interrupt_event = eicr;
2402 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2403 ixgbe_service_event_schedule(adapter);
2404 return;
2405 }
2406 return;
2407 case ixgbe_mac_X540:
2408 if (!(eicr & IXGBE_EICR_TS))
2409 return;
2410 break;
2411 default:
2412 return;
2413 }
2414
2415 e_crit(drv,
2416 "Network adapter has been stopped because it has over heated. "
2417 "Restart the computer. If the problem persists, "
2418 "power off the system and replace the adapter\n");
2419}
2420
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002421static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2422{
2423 struct ixgbe_hw *hw = &adapter->hw;
2424
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002425 if (eicr & IXGBE_EICR_GPI_SDP2) {
2426 /* Clear the interrupt */
2427 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002428 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2429 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2430 ixgbe_service_event_schedule(adapter);
2431 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002432 }
2433
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002434 if (eicr & IXGBE_EICR_GPI_SDP1) {
2435 /* Clear the interrupt */
2436 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002437 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2438 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2439 ixgbe_service_event_schedule(adapter);
2440 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002441 }
2442}
2443
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002444static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2445{
2446 struct ixgbe_hw *hw = &adapter->hw;
2447
2448 adapter->lsc_int++;
2449 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2450 adapter->link_check_timeout = jiffies;
2451 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2452 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002453 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002454 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002455 }
2456}
2457
Alexander Duyckfe49f042009-06-04 16:00:09 +00002458static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2459 u64 qmask)
2460{
2461 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002462 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002463
Alexander Duyckbd508172010-11-16 19:27:03 -08002464 switch (hw->mac.type) {
2465 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002466 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002467 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2468 break;
2469 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002470 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002471 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002472 if (mask)
2473 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002474 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002475 if (mask)
2476 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2477 break;
2478 default:
2479 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002480 }
2481 /* skip the flush */
2482}
2483
2484static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002485 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002486{
2487 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002488 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002489
Alexander Duyckbd508172010-11-16 19:27:03 -08002490 switch (hw->mac.type) {
2491 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002492 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002493 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2494 break;
2495 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002496 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002497 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002498 if (mask)
2499 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002500 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002501 if (mask)
2502 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2503 break;
2504 default:
2505 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002506 }
2507 /* skip the flush */
2508}
2509
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002510/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002511 * ixgbe_irq_enable - Enable default interrupt generation settings
2512 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002513 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002514static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2515 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002516{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002517 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002518
Alexander Duyck2c4af692011-07-15 07:29:55 +00002519 /* don't reenable LSC while waiting for link */
2520 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2521 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002522
Alexander Duyck2c4af692011-07-15 07:29:55 +00002523 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002524 switch (adapter->hw.mac.type) {
2525 case ixgbe_mac_82599EB:
2526 mask |= IXGBE_EIMS_GPI_SDP0;
2527 break;
2528 case ixgbe_mac_X540:
2529 mask |= IXGBE_EIMS_TS;
2530 break;
2531 default:
2532 break;
2533 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002534 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2535 mask |= IXGBE_EIMS_GPI_SDP1;
2536 switch (adapter->hw.mac.type) {
2537 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002538 mask |= IXGBE_EIMS_GPI_SDP1;
2539 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002540 case ixgbe_mac_X540:
2541 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002542 mask |= IXGBE_EIMS_MAILBOX;
2543 break;
2544 default:
2545 break;
2546 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002547
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002548 if (adapter->hw.mac.type == ixgbe_mac_X540)
2549 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002550
Alexander Duyck2c4af692011-07-15 07:29:55 +00002551 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2552 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2553 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002554
Alexander Duyck2c4af692011-07-15 07:29:55 +00002555 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2556 if (queues)
2557 ixgbe_irq_enable_queues(adapter, ~0);
2558 if (flush)
2559 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002560}
2561
Alexander Duyck2c4af692011-07-15 07:29:55 +00002562static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002563{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002564 struct ixgbe_adapter *adapter = data;
2565 struct ixgbe_hw *hw = &adapter->hw;
2566 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002567
Alexander Duyck2c4af692011-07-15 07:29:55 +00002568 /*
2569 * Workaround for Silicon errata. Use clear-by-write instead
2570 * of clear-by-read. Reading with EICS will return the
2571 * interrupt causes without clearing, which later be done
2572 * with the write to EICR.
2573 */
2574 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002575
2576 /* The lower 16bits of the EICR register are for the queue interrupts
2577 * which should be masked here in order to not accidently clear them if
2578 * the bits are high when ixgbe_msix_other is called. There is a race
2579 * condition otherwise which results in possible performance loss
2580 * especially if the ixgbe_msix_other interrupt is triggering
2581 * consistently (as it would when PPS is turned on for the X540 device)
2582 */
2583 eicr &= 0xFFFF0000;
2584
Alexander Duyck2c4af692011-07-15 07:29:55 +00002585 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002586
Alexander Duyck2c4af692011-07-15 07:29:55 +00002587 if (eicr & IXGBE_EICR_LSC)
2588 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002589
Alexander Duyck2c4af692011-07-15 07:29:55 +00002590 if (eicr & IXGBE_EICR_MAILBOX)
2591 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002592
Alexander Duyck2c4af692011-07-15 07:29:55 +00002593 switch (hw->mac.type) {
2594 case ixgbe_mac_82599EB:
2595 case ixgbe_mac_X540:
2596 if (eicr & IXGBE_EICR_ECC)
2597 e_info(link, "Received unrecoverable ECC Err, please "
2598 "reboot\n");
2599 /* Handle Flow Director Full threshold interrupt */
2600 if (eicr & IXGBE_EICR_FLOW_DIR) {
2601 int reinit_count = 0;
2602 int i;
2603 for (i = 0; i < adapter->num_tx_queues; i++) {
2604 struct ixgbe_ring *ring = adapter->tx_ring[i];
2605 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2606 &ring->state))
2607 reinit_count++;
2608 }
2609 if (reinit_count) {
2610 /* no more flow director interrupts until after init */
2611 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2612 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2613 ixgbe_service_event_schedule(adapter);
2614 }
2615 }
2616 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002617 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002618 break;
2619 default:
2620 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002621 }
2622
Alexander Duyck2c4af692011-07-15 07:29:55 +00002623 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002624
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002625 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2626 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002627
Alexander Duyck2c4af692011-07-15 07:29:55 +00002628 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002629 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002630 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002631
Alexander Duyck2c4af692011-07-15 07:29:55 +00002632 return IRQ_HANDLED;
2633}
2634
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002635static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002636{
2637 struct ixgbe_q_vector *q_vector = data;
2638
Auke Kok9a799d72007-09-15 14:07:45 -07002639 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002640
2641 if (q_vector->rx.ring || q_vector->tx.ring)
2642 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002643
2644 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002645}
2646
Auke Kok9a799d72007-09-15 14:07:45 -07002647/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002648 * ixgbe_poll - NAPI Rx polling callback
2649 * @napi: structure for representing this polling device
2650 * @budget: how many packets driver is allowed to clean
2651 *
2652 * This function is used for legacy and MSI, NAPI mode
2653 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002654int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002655{
2656 struct ixgbe_q_vector *q_vector =
2657 container_of(napi, struct ixgbe_q_vector, napi);
2658 struct ixgbe_adapter *adapter = q_vector->adapter;
2659 struct ixgbe_ring *ring;
2660 int per_ring_budget;
2661 bool clean_complete = true;
2662
2663#ifdef CONFIG_IXGBE_DCA
2664 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2665 ixgbe_update_dca(q_vector);
2666#endif
2667
2668 ixgbe_for_each_ring(ring, q_vector->tx)
2669 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2670
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002671 if (!ixgbe_qv_lock_napi(q_vector))
2672 return budget;
2673
Alexander Duyckeb01b972012-02-08 07:51:27 +00002674 /* attempt to distribute budget to each queue fairly, but don't allow
2675 * the budget to go below 1 because we'll exit polling */
2676 if (q_vector->rx.count > 1)
2677 per_ring_budget = max(budget/q_vector->rx.count, 1);
2678 else
2679 per_ring_budget = budget;
2680
2681 ixgbe_for_each_ring(ring, q_vector->rx)
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002682 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2683 per_ring_budget) < per_ring_budget);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002684
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002685 ixgbe_qv_unlock_napi(q_vector);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002686 /* If all work not completed, return budget and keep polling */
2687 if (!clean_complete)
2688 return budget;
2689
2690 /* all work done, exit the polling mode */
2691 napi_complete(napi);
2692 if (adapter->rx_itr_setting & 1)
2693 ixgbe_set_itr(q_vector);
2694 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2695 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2696
2697 return 0;
2698}
2699
2700/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002701 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2702 * @adapter: board private structure
2703 *
2704 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2705 * interrupts from the kernel.
2706 **/
2707static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2708{
2709 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002710 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002711 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002712
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002713 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002714 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002715 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002716
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002717 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002718 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002719 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002720 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002721 } else if (q_vector->rx.ring) {
2722 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2723 "%s-%s-%d", netdev->name, "rx", ri++);
2724 } else if (q_vector->tx.ring) {
2725 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2726 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002727 } else {
2728 /* skip this unused q_vector */
2729 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002730 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002731 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2732 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002733 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002734 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002735 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002736 goto free_queue_irqs;
2737 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002738 /* If Flow Director is enabled, set interrupt affinity */
2739 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2740 /* assign the mask for this irq */
2741 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002742 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002743 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002744 }
2745
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002746 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002747 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002748 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002749 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002750 goto free_queue_irqs;
2751 }
2752
2753 return 0;
2754
2755free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002756 while (vector) {
2757 vector--;
2758 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2759 NULL);
2760 free_irq(adapter->msix_entries[vector].vector,
2761 adapter->q_vector[vector]);
2762 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002763 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2764 pci_disable_msix(adapter->pdev);
2765 kfree(adapter->msix_entries);
2766 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002767 return err;
2768}
2769
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002770/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002771 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002772 * @irq: interrupt number
2773 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002774 **/
2775static irqreturn_t ixgbe_intr(int irq, void *data)
2776{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002777 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002778 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002779 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002780 u32 eicr;
2781
Don Skidmore54037502009-02-21 15:42:56 -08002782 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002783 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002784 * before the read of EICR.
2785 */
2786 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2787
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002788 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002789 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002790 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002791 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002792 /*
2793 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002794 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002795 * have disabled interrupts due to EIAM
2796 * finish the workaround of silicon errata on 82598. Unmask
2797 * the interrupt that we masked before the EICR read.
2798 */
2799 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2800 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002801 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002802 }
Auke Kok9a799d72007-09-15 14:07:45 -07002803
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002804 if (eicr & IXGBE_EICR_LSC)
2805 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002806
Alexander Duyckbd508172010-11-16 19:27:03 -08002807 switch (hw->mac.type) {
2808 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002809 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002810 /* Fall through */
2811 case ixgbe_mac_X540:
2812 if (eicr & IXGBE_EICR_ECC)
2813 e_info(link, "Received unrecoverable ECC err, please "
2814 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002815 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002816 break;
2817 default:
2818 break;
2819 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002820
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002821 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002822 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2823 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002824
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002825 /* would disable interrupts here but EIAM disabled it */
2826 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002827
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002828 /*
2829 * re-enable link(maybe) and non-queue interrupts, no flush.
2830 * ixgbe_poll will re-enable the queue interrupts
2831 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002832 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2833 ixgbe_irq_enable(adapter, false, false);
2834
Auke Kok9a799d72007-09-15 14:07:45 -07002835 return IRQ_HANDLED;
2836}
2837
2838/**
2839 * ixgbe_request_irq - initialize interrupts
2840 * @adapter: board private structure
2841 *
2842 * Attempts to configure interrupts using the best available
2843 * capabilities of the hardware and kernel.
2844 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002845static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002846{
2847 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002848 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002849
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002850 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002851 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002852 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002853 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002854 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002855 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002856 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002857 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002858
Alexander Duyckde88eee2012-02-08 07:49:59 +00002859 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002860 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002861
Auke Kok9a799d72007-09-15 14:07:45 -07002862 return err;
2863}
2864
2865static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2866{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002867 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002868
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002869 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002870 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002871 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002872 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002873
2874 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2875 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2876 struct msix_entry *entry = &adapter->msix_entries[vector];
2877
2878 /* free only the irqs that were actually requested */
2879 if (!q_vector->rx.ring && !q_vector->tx.ring)
2880 continue;
2881
2882 /* clear the affinity_mask in the IRQ descriptor */
2883 irq_set_affinity_hint(entry->vector, NULL);
2884
2885 free_irq(entry->vector, q_vector);
2886 }
2887
2888 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002889}
2890
2891/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002892 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2893 * @adapter: board private structure
2894 **/
2895static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2896{
Alexander Duyckbd508172010-11-16 19:27:03 -08002897 switch (adapter->hw.mac.type) {
2898 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002899 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002900 break;
2901 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002902 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002903 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2904 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002905 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002906 break;
2907 default:
2908 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002909 }
2910 IXGBE_WRITE_FLUSH(&adapter->hw);
2911 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002912 int vector;
2913
2914 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2915 synchronize_irq(adapter->msix_entries[vector].vector);
2916
2917 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002918 } else {
2919 synchronize_irq(adapter->pdev->irq);
2920 }
2921}
2922
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002923/**
Auke Kok9a799d72007-09-15 14:07:45 -07002924 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2925 *
2926 **/
2927static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2928{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002929 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002930
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002931 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002932
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002933 ixgbe_set_ivar(adapter, 0, 0, 0);
2934 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002935
Emil Tantilov396e7992010-07-01 20:05:12 +00002936 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002937}
2938
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002939/**
2940 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2941 * @adapter: board private structure
2942 * @ring: structure containing ring specific data
2943 *
2944 * Configure the Tx descriptor ring after a reset.
2945 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002946void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2947 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002948{
2949 struct ixgbe_hw *hw = &adapter->hw;
2950 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002951 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002952 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002953 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002954
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002955 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002956 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002957 IXGBE_WRITE_FLUSH(hw);
2958
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002959 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002960 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002961 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2962 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2963 ring->count * sizeof(union ixgbe_adv_tx_desc));
2964 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2965 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002966 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002967
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002968 /*
2969 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00002970 * higher than 1 when:
2971 * - ITR is 0 as it could cause false TX hangs
2972 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002973 *
2974 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2975 * to or less than the number of on chip descriptors, which is
2976 * currently 40.
2977 */
Emil Tantilov67da0972013-01-25 06:19:20 +00002978#if IS_ENABLED(CONFIG_BQL)
2979 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
2980#else
Alexander Duycke954b372012-02-08 07:49:38 +00002981 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00002982#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002983 txdctl |= (1 << 16); /* WTHRESH = 1 */
2984 else
2985 txdctl |= (8 << 16); /* WTHRESH = 8 */
2986
Alexander Duycke954b372012-02-08 07:49:38 +00002987 /*
2988 * Setting PTHRESH to 32 both improves performance
2989 * and avoids a TX hang with DFP enabled
2990 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002991 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2992 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002993
2994 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00002995 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002996 ring->atr_sample_rate = adapter->atr_sample_rate;
2997 ring->atr_count = 0;
2998 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2999 } else {
3000 ring->atr_sample_rate = 0;
3001 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003002
Alexander Duyckfd786b72013-01-12 06:33:31 +00003003 /* initialize XPS */
3004 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3005 struct ixgbe_q_vector *q_vector = ring->q_vector;
3006
3007 if (q_vector)
3008 netif_set_xps_queue(adapter->netdev,
3009 &q_vector->affinity_mask,
3010 ring->queue_index);
3011 }
3012
John Fastabendc84d3242010-11-16 19:27:12 -08003013 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3014
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003015 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003016 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3017
3018 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3019 if (hw->mac.type == ixgbe_mac_82598EB &&
3020 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3021 return;
3022
3023 /* poll to verify queue is enabled */
3024 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003025 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003026 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3027 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3028 if (!wait_loop)
3029 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003030}
3031
Alexander Duyck120ff942010-08-19 13:34:50 +00003032static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3033{
3034 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003035 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003036 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00003037
3038 if (hw->mac.type == ixgbe_mac_82598EB)
3039 return;
3040
3041 /* disable the arbiter while setting MTQC */
3042 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3043 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3044 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3045
3046 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003047 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3048 mtqc = IXGBE_MTQC_VT_ENA;
3049 if (tcs > 4)
3050 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3051 else if (tcs > 1)
3052 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3053 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3054 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003055 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003056 mtqc |= IXGBE_MTQC_64VF;
3057 } else {
3058 if (tcs > 4)
3059 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3060 else if (tcs > 1)
3061 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3062 else
3063 mtqc = IXGBE_MTQC_64Q_1PB;
3064 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00003065
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003066 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003067
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003068 /* Enable Security TX Buffer IFG for multiple pb */
3069 if (tcs) {
3070 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3071 sectx |= IXGBE_SECTX_DCB;
3072 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00003073 }
3074
3075 /* re-enable the arbiter */
3076 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3077 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3078}
3079
Auke Kok9a799d72007-09-15 14:07:45 -07003080/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07003081 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07003082 * @adapter: board private structure
3083 *
3084 * Configure the Tx unit of the MAC after a reset.
3085 **/
3086static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3087{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003088 struct ixgbe_hw *hw = &adapter->hw;
3089 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003090 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003091
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003092 ixgbe_setup_mtqc(adapter);
3093
3094 if (hw->mac.type != ixgbe_mac_82598EB) {
3095 /* DMATXCTL.EN must be before Tx queues are enabled */
3096 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3097 dmatxctl |= IXGBE_DMATXCTL_TE;
3098 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3099 }
3100
Auke Kok9a799d72007-09-15 14:07:45 -07003101 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003102 for (i = 0; i < adapter->num_tx_queues; i++)
3103 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003104}
3105
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00003106static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3107 struct ixgbe_ring *ring)
3108{
3109 struct ixgbe_hw *hw = &adapter->hw;
3110 u8 reg_idx = ring->reg_idx;
3111 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3112
3113 srrctl |= IXGBE_SRRCTL_DROP_EN;
3114
3115 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3116}
3117
3118static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3119 struct ixgbe_ring *ring)
3120{
3121 struct ixgbe_hw *hw = &adapter->hw;
3122 u8 reg_idx = ring->reg_idx;
3123 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3124
3125 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3126
3127 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3128}
3129
3130#ifdef CONFIG_IXGBE_DCB
3131void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3132#else
3133static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3134#endif
3135{
3136 int i;
3137 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3138
3139 if (adapter->ixgbe_ieee_pfc)
3140 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3141
3142 /*
3143 * We should set the drop enable bit if:
3144 * SR-IOV is enabled
3145 * or
3146 * Number of Rx queues > 1 and flow control is disabled
3147 *
3148 * This allows us to avoid head of line blocking for security
3149 * and performance reasons.
3150 */
3151 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3152 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3153 for (i = 0; i < adapter->num_rx_queues; i++)
3154 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3155 } else {
3156 for (i = 0; i < adapter->num_rx_queues; i++)
3157 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3158 }
3159}
3160
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003161#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003162
Yi Zoua6616b42009-08-06 13:05:23 +00003163static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003164 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003165{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003166 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003167 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003168 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003169
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003170 if (hw->mac.type == ixgbe_mac_82598EB) {
3171 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3172
3173 /*
3174 * if VMDq is not active we must program one srrctl register
3175 * per RSS queue since we have enabled RDRXCTL.MVMEN
3176 */
3177 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003178 }
3179
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003180 /* configure header buffer length, needed for RSC */
3181 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003182
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003183 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003184 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003185
3186 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003187 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003188
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003189 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003190}
3191
Alexander Duyck05abb122010-08-19 13:35:41 +00003192static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003193{
Alexander Duyck05abb122010-08-19 13:35:41 +00003194 struct ixgbe_hw *hw = &adapter->hw;
3195 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003196 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3197 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003198 u32 mrqc = 0, reta = 0;
3199 u32 rxcsum;
3200 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003201 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003202
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003203 /*
3204 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3205 * make full use of any rings they may have. We will use the
3206 * PSRTYPE register to control how many rings we use within the PF.
3207 */
3208 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3209 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003210
Alexander Duyck05abb122010-08-19 13:35:41 +00003211 /* Fill out hash function seeds */
3212 for (i = 0; i < 10; i++)
3213 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003214
Alexander Duyck05abb122010-08-19 13:35:41 +00003215 /* Fill out redirection table */
3216 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003217 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003218 j = 0;
3219 /* reta = 4-byte sliding window of
3220 * 0x00..(indices-1)(indices-1)00..etc. */
3221 reta = (reta << 8) | (j * 0x11);
3222 if ((i & 3) == 3)
3223 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3224 }
3225
3226 /* Disable indicating checksum in descriptor, enables RSS hash */
3227 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3228 rxcsum |= IXGBE_RXCSUM_PCSD;
3229 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3230
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003231 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003232 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003233 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003234 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003235 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003236
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003237 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3238 if (tcs > 4)
3239 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3240 else if (tcs > 1)
3241 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3242 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3243 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3244 else
3245 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3246 } else {
3247 if (tcs > 4)
3248 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3249 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003250 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3251 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003252 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003253 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003254 }
3255
Alexander Duyck05abb122010-08-19 13:35:41 +00003256 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003257 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3258 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3259 IXGBE_MRQC_RSS_FIELD_IPV6 |
3260 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003261
Alexander Duyckef6afc02012-02-08 07:51:53 +00003262 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3263 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3264 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3265 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3266
Alexander Duyck05abb122010-08-19 13:35:41 +00003267 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003268}
3269
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003270/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003271 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3272 * @adapter: address of board private structure
3273 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003274 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003275static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003276 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003277{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003278 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003279 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003280 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003281
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003282 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003283 return;
3284
Alexander Duyck73670962010-08-19 13:38:34 +00003285 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003286 rscctrl |= IXGBE_RSCCTL_RSCEN;
3287 /*
3288 * we must limit the number of descriptors so that the
3289 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003290 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003291 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003292 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003293 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003294}
3295
Alexander Duyck9e10e042010-08-19 13:40:06 +00003296#define IXGBE_MAX_RX_DESC_POLL 10
3297static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3298 struct ixgbe_ring *ring)
3299{
3300 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003301 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3302 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003303 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003304
3305 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3306 if (hw->mac.type == ixgbe_mac_82598EB &&
3307 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3308 return;
3309
3310 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003311 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003312 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3313 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3314
3315 if (!wait_loop) {
3316 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3317 "the polling period\n", reg_idx);
3318 }
3319}
3320
Yi Zou2d39d572011-01-06 14:29:56 +00003321void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3322 struct ixgbe_ring *ring)
3323{
3324 struct ixgbe_hw *hw = &adapter->hw;
3325 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3326 u32 rxdctl;
3327 u8 reg_idx = ring->reg_idx;
3328
3329 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3330 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3331
3332 /* write value back with RXDCTL.ENABLE bit cleared */
3333 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3334
3335 if (hw->mac.type == ixgbe_mac_82598EB &&
3336 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3337 return;
3338
3339 /* the hardware may take up to 100us to really disable the rx queue */
3340 do {
3341 udelay(10);
3342 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3343 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3344
3345 if (!wait_loop) {
3346 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3347 "the polling period\n", reg_idx);
3348 }
3349}
3350
Alexander Duyck84418e32010-08-19 13:40:54 +00003351void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3352 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003353{
3354 struct ixgbe_hw *hw = &adapter->hw;
3355 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003356 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003357 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003358
Alexander Duyck9e10e042010-08-19 13:40:06 +00003359 /* disable queue to avoid issues while updating state */
3360 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003361 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003362
Alexander Duyckacd37172010-08-19 13:36:05 +00003363 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3364 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3365 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3366 ring->count * sizeof(union ixgbe_adv_rx_desc));
3367 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3368 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003369 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003370
3371 ixgbe_configure_srrctl(adapter, ring);
3372 ixgbe_configure_rscctl(adapter, ring);
3373
3374 if (hw->mac.type == ixgbe_mac_82598EB) {
3375 /*
3376 * enable cache line friendly hardware writes:
3377 * PTHRESH=32 descriptors (half the internal cache),
3378 * this also removes ugly rx_no_buffer_count increment
3379 * HTHRESH=4 descriptors (to minimize latency on fetch)
3380 * WTHRESH=8 burst writeback up to two cache lines
3381 */
3382 rxdctl &= ~0x3FFFFF;
3383 rxdctl |= 0x080420;
3384 }
3385
3386 /* enable receive descriptor ring */
3387 rxdctl |= IXGBE_RXDCTL_ENABLE;
3388 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3389
3390 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003391 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003392}
3393
Alexander Duyck48654522010-08-19 13:36:27 +00003394static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3395{
3396 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003397 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
Alexander Duyck48654522010-08-19 13:36:27 +00003398 int p;
3399
3400 /* PSRTYPE must be initialized in non 82598 adapters */
3401 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003402 IXGBE_PSRTYPE_UDPHDR |
3403 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003404 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003405 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003406
3407 if (hw->mac.type == ixgbe_mac_82598EB)
3408 return;
3409
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003410 if (rss_i > 3)
3411 psrtype |= 2 << 29;
3412 else if (rss_i > 1)
3413 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003414
3415 for (p = 0; p < adapter->num_rx_pools; p++)
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003416 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
Alexander Duyck48654522010-08-19 13:36:27 +00003417 psrtype);
3418}
3419
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003420static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3421{
3422 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003423 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003424 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003425 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003426
3427 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3428 return;
3429
3430 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003431 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3432 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003433 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003434 vmdctl |= IXGBE_VT_CTL_REPLEN;
3435 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003436
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003437 vf_shift = VMDQ_P(0) % 32;
3438 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003439
3440 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003441 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3442 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3443 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3444 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003445 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3446 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003447
3448 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003449 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003450
3451 /*
3452 * Set up VF register offsets for selected VT Mode,
3453 * i.e. 32 or 64 VFs for SR-IOV
3454 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003455 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3456 case IXGBE_82599_VMDQ_8Q_MASK:
3457 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3458 break;
3459 case IXGBE_82599_VMDQ_4Q_MASK:
3460 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3461 break;
3462 default:
3463 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3464 break;
3465 }
3466
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003467 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3468
Alexander Duyck435b19f2012-05-18 06:34:08 +00003469
Greg Rosea985b6c32010-11-18 03:02:52 +00003470 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003471 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003472 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003473 /* For VFs that have spoof checking turned off */
3474 for (i = 0; i < adapter->num_vfs; i++) {
3475 if (!adapter->vfinfo[i].spoofchk_enabled)
3476 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3477 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003478}
3479
Alexander Duyck477de6e2010-08-19 13:38:11 +00003480static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003481{
Auke Kok9a799d72007-09-15 14:07:45 -07003482 struct ixgbe_hw *hw = &adapter->hw;
3483 struct net_device *netdev = adapter->netdev;
3484 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003485 struct ixgbe_ring *rx_ring;
3486 int i;
3487 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003488
Alexander Duyck477de6e2010-08-19 13:38:11 +00003489#ifdef IXGBE_FCOE
3490 /* adjust max frame to be able to do baby jumbo for FCoE */
3491 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3492 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3493 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3494
3495#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003496
3497 /* adjust max frame to be at least the size of a standard frame */
3498 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3499 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3500
Alexander Duyck477de6e2010-08-19 13:38:11 +00003501 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3502 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3503 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3504 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3505
3506 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003507 }
3508
Auke Kok9a799d72007-09-15 14:07:45 -07003509 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003510 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3511 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003512 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3513
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003514 /*
3515 * Setup the HW Rx Head and Tail Descriptor Pointers and
3516 * the Base and Length of the Rx Descriptor Ring
3517 */
Auke Kok9a799d72007-09-15 14:07:45 -07003518 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003519 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003520 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3521 set_ring_rsc_enabled(rx_ring);
3522 else
3523 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003524 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003525}
3526
Alexander Duyck73670962010-08-19 13:38:34 +00003527static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3528{
3529 struct ixgbe_hw *hw = &adapter->hw;
3530 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3531
3532 switch (hw->mac.type) {
3533 case ixgbe_mac_82598EB:
3534 /*
3535 * For VMDq support of different descriptor types or
3536 * buffer sizes through the use of multiple SRRCTL
3537 * registers, RDRXCTL.MVMEN must be set to 1
3538 *
3539 * also, the manual doesn't mention it clearly but DCA hints
3540 * will only use queue 0's tags unless this bit is set. Side
3541 * effects of setting this bit are only that SRRCTL must be
3542 * fully programmed [0..15]
3543 */
3544 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3545 break;
3546 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003547 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003548 /* Disable RSC for ACK packets */
3549 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3550 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3551 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3552 /* hardware requires some bits to be set by default */
3553 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3554 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3555 break;
3556 default:
3557 /* We should do nothing since we don't know this hardware */
3558 return;
3559 }
3560
3561 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3562}
3563
Alexander Duyck477de6e2010-08-19 13:38:11 +00003564/**
3565 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3566 * @adapter: board private structure
3567 *
3568 * Configure the Rx unit of the MAC after a reset.
3569 **/
3570static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3571{
3572 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003573 int i;
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003574 u32 rxctrl, rfctl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003575
3576 /* disable receives while setting up the descriptors */
3577 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3578 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3579
3580 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003581 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003582
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003583 /* RSC Setup */
3584 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3585 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3586 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3587 rfctl |= IXGBE_RFCTL_RSC_DIS;
3588 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3589
Alexander Duyck9e10e042010-08-19 13:40:06 +00003590 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003591 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003592
Alexander Duyck477de6e2010-08-19 13:38:11 +00003593 /* set_rx_buffer_len must be called before ring initialization */
3594 ixgbe_set_rx_buffer_len(adapter);
3595
3596 /*
3597 * Setup the HW Rx Head and Tail Descriptor Pointers and
3598 * the Base and Length of the Rx Descriptor Ring
3599 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003600 for (i = 0; i < adapter->num_rx_queues; i++)
3601 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003602
Alexander Duyck9e10e042010-08-19 13:40:06 +00003603 /* disable drop enable for 82598 parts */
3604 if (hw->mac.type == ixgbe_mac_82598EB)
3605 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3606
3607 /* enable all receives */
3608 rxctrl |= IXGBE_RXCTRL_RXEN;
3609 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003610}
3611
Patrick McHardy80d5c362013-04-19 02:04:28 +00003612static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3613 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003614{
3615 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003616 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003617
3618 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003619 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003620 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003621
3622 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003623}
3624
Patrick McHardy80d5c362013-04-19 02:04:28 +00003625static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3626 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003627{
3628 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003629 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003630
Auke Kok9a799d72007-09-15 14:07:45 -07003631 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003632 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003633 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003634
3635 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003636}
3637
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003638/**
3639 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3640 * @adapter: driver data
3641 */
3642static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3643{
3644 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003645 u32 vlnctrl;
3646
3647 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3648 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3649 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3650}
3651
3652/**
3653 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3654 * @adapter: driver data
3655 */
3656static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3657{
3658 struct ixgbe_hw *hw = &adapter->hw;
3659 u32 vlnctrl;
3660
3661 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3662 vlnctrl |= IXGBE_VLNCTRL_VFE;
3663 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3664 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3665}
3666
3667/**
3668 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3669 * @adapter: driver data
3670 */
3671static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3672{
3673 struct ixgbe_hw *hw = &adapter->hw;
3674 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003675 int i, j;
3676
3677 switch (hw->mac.type) {
3678 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003679 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3680 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003681 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3682 break;
3683 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003684 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003685 for (i = 0; i < adapter->num_rx_queues; i++) {
3686 j = adapter->rx_ring[i]->reg_idx;
3687 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3688 vlnctrl &= ~IXGBE_RXDCTL_VME;
3689 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3690 }
3691 break;
3692 default:
3693 break;
3694 }
3695}
3696
3697/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003698 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003699 * @adapter: driver data
3700 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003701static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003702{
3703 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003704 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003705 int i, j;
3706
3707 switch (hw->mac.type) {
3708 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003709 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3710 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003711 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3712 break;
3713 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003714 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003715 for (i = 0; i < adapter->num_rx_queues; i++) {
3716 j = adapter->rx_ring[i]->reg_idx;
3717 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3718 vlnctrl |= IXGBE_RXDCTL_VME;
3719 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3720 }
3721 break;
3722 default:
3723 break;
3724 }
3725}
3726
Auke Kok9a799d72007-09-15 14:07:45 -07003727static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3728{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003729 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003730
Patrick McHardy80d5c362013-04-19 02:04:28 +00003731 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003732
3733 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003734 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003735}
3736
3737/**
Alexander Duyck28500622010-06-15 09:25:48 +00003738 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3739 * @netdev: network interface device structure
3740 *
3741 * Writes unicast address list to the RAR table.
3742 * Returns: -ENOMEM on failure/insufficient address space
3743 * 0 on no addresses written
3744 * X on writing X addresses to the RAR table
3745 **/
3746static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3747{
3748 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3749 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003750 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003751 int count = 0;
3752
John Fastabend95447462012-05-31 12:42:26 +00003753 /* In SR-IOV mode significantly less RAR entries are available */
3754 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3755 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3756
Alexander Duyck28500622010-06-15 09:25:48 +00003757 /* return ENOMEM indicating insufficient memory for addresses */
3758 if (netdev_uc_count(netdev) > rar_entries)
3759 return -ENOMEM;
3760
John Fastabend95447462012-05-31 12:42:26 +00003761 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003762 struct netdev_hw_addr *ha;
3763 /* return error if we do not support writing to RAR table */
3764 if (!hw->mac.ops.set_rar)
3765 return -ENOMEM;
3766
3767 netdev_for_each_uc_addr(ha, netdev) {
3768 if (!rar_entries)
3769 break;
3770 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003771 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003772 count++;
3773 }
3774 }
3775 /* write the addresses in reverse order to avoid write combining */
3776 for (; rar_entries > 0 ; rar_entries--)
3777 hw->mac.ops.clear_rar(hw, rar_entries);
3778
3779 return count;
3780}
3781
3782/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003783 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003784 * @netdev: network interface device structure
3785 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003786 * The set_rx_method entry point is called whenever the unicast/multicast
3787 * address list or the network interface flags are updated. This routine is
3788 * responsible for configuring the hardware for proper unicast, multicast and
3789 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003790 **/
Greg Rose7f870472010-01-09 02:25:29 +00003791void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003792{
3793 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3794 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003795 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3796 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003797
3798 /* Check for Promiscuous and All Multicast modes */
3799
3800 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3801
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003802 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003803 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003804 fctrl |= IXGBE_FCTRL_BAM;
3805 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3806 fctrl |= IXGBE_FCTRL_PMCF;
3807
Alexander Duyck28500622010-06-15 09:25:48 +00003808 /* clear the bits we are changing the status of */
3809 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3810
Auke Kok9a799d72007-09-15 14:07:45 -07003811 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003812 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003813 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003814 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Greg Rose670224f2013-02-22 02:14:39 +00003815 /* Only disable hardware filter vlans in promiscuous mode
3816 * if SR-IOV and VMDQ are disabled - otherwise ensure
3817 * that hardware VLAN filters remain enabled.
3818 */
3819 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3820 IXGBE_FLAG_SRIOV_ENABLED)))
3821 ixgbe_vlan_filter_disable(adapter);
3822 else
3823 ixgbe_vlan_filter_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003824 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003825 if (netdev->flags & IFF_ALLMULTI) {
3826 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003827 vmolr |= IXGBE_VMOLR_MPE;
3828 } else {
3829 /*
3830 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003831 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003832 * that we can at least receive multicast traffic
3833 */
3834 hw->mac.ops.update_mc_addr_list(hw, netdev);
3835 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003836 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003837 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003838 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003839 }
3840
3841 /*
3842 * Write addresses to available RAR registers, if there is not
3843 * sufficient space to store all the addresses then enable
3844 * unicast promiscuous mode
3845 */
3846 count = ixgbe_write_uc_addr_list(netdev);
3847 if (count < 0) {
3848 fctrl |= IXGBE_FCTRL_UPE;
3849 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003850 }
3851
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003852 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003853 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003854
3855 if (hw->mac.type != ixgbe_mac_82598EB) {
3856 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003857 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3858 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003859 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003860 }
3861
Ben Greear3f2d1c02012-03-08 08:28:41 +00003862 /* This is useful for sniffing bad packets. */
3863 if (adapter->netdev->features & NETIF_F_RXALL) {
3864 /* UPE and MPE will be handled by normal PROMISC logic
3865 * in e1000e_set_rx_mode */
3866 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3867 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3868 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3869
3870 fctrl &= ~(IXGBE_FCTRL_DPF);
3871 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3872 }
3873
Auke Kok9a799d72007-09-15 14:07:45 -07003874 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003875
Patrick McHardyf6469682013-04-19 02:04:27 +00003876 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003877 ixgbe_vlan_strip_enable(adapter);
3878 else
3879 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003880}
3881
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003882static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3883{
3884 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003885
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003886 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
3887 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003888 napi_enable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003889 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003890}
3891
3892static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3893{
3894 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003895
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003896 local_bh_disable(); /* for ixgbe_qv_lock_napi() */
3897 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003898 napi_disable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003899 while (!ixgbe_qv_lock_napi(adapter->q_vector[q_idx])) {
3900 pr_info("QV %d locked\n", q_idx);
3901 mdelay(1);
3902 }
3903 }
3904 local_bh_enable();
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003905}
3906
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003907#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003908/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08003909 * ixgbe_configure_dcb - Configure DCB hardware
3910 * @adapter: ixgbe adapter struct
3911 *
3912 * This is called by the driver on open to configure the DCB hardware.
3913 * This is also called by the gennetlink interface when reconfiguring
3914 * the DCB state.
3915 */
3916static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3917{
3918 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003919 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003920
Alexander Duyck67ebd792010-08-19 13:34:04 +00003921 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3922 if (hw->mac.type == ixgbe_mac_82598EB)
3923 netif_set_gso_max_size(adapter->netdev, 65536);
3924 return;
3925 }
3926
3927 if (hw->mac.type == ixgbe_mac_82598EB)
3928 netif_set_gso_max_size(adapter->netdev, 32768);
3929
John Fastabendb1208182011-10-15 05:00:10 +00003930#ifdef IXGBE_FCOE
3931 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3932 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3933#endif
3934
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003935 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003936 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003937 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3938 DCB_TX_CONFIG);
3939 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3940 DCB_RX_CONFIG);
3941 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003942 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3943 ixgbe_dcb_hw_ets(&adapter->hw,
3944 adapter->ixgbe_ieee_ets,
3945 max_frame);
3946 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3947 adapter->ixgbe_ieee_pfc->pfc_en,
3948 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003949 }
John Fastabend8187cd42011-02-23 05:58:08 +00003950
3951 /* Enable RSS Hash per TC */
3952 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00003953 u32 msb = 0;
3954 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003955
Alexander Duyckd411a932012-06-30 00:14:01 +00003956 while (rss_i) {
3957 msb++;
3958 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003959 }
Alexander Duyckd411a932012-06-30 00:14:01 +00003960
Alexander Duyck4ae63732012-06-22 06:46:33 +00003961 /* write msb to all 8 TCs in one write */
3962 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00003963 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003964}
John Fastabend9da712d2011-08-23 03:14:22 +00003965#endif
3966
3967/* Additional bittime to account for IXGBE framing */
3968#define IXGBE_ETH_FRAMING 20
3969
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003970/**
John Fastabend9da712d2011-08-23 03:14:22 +00003971 * ixgbe_hpbthresh - calculate high water mark for flow control
3972 *
3973 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003974 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003975 */
3976static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3977{
3978 struct ixgbe_hw *hw = &adapter->hw;
3979 struct net_device *dev = adapter->netdev;
3980 int link, tc, kb, marker;
3981 u32 dv_id, rx_pba;
3982
3983 /* Calculate max LAN frame size */
3984 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3985
3986#ifdef IXGBE_FCOE
3987 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00003988 if ((dev->features & NETIF_F_FCOE_MTU) &&
3989 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
3990 (pb == ixgbe_fcoe_get_tc(adapter)))
3991 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003992
3993#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003994 /* Calculate delay value for device */
3995 switch (hw->mac.type) {
3996 case ixgbe_mac_X540:
3997 dv_id = IXGBE_DV_X540(link, tc);
3998 break;
3999 default:
4000 dv_id = IXGBE_DV(link, tc);
4001 break;
4002 }
4003
4004 /* Loopback switch introduces additional latency */
4005 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4006 dv_id += IXGBE_B2BT(tc);
4007
4008 /* Delay value is calculated in bit times convert to KB */
4009 kb = IXGBE_BT2KB(dv_id);
4010 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4011
4012 marker = rx_pba - kb;
4013
4014 /* It is possible that the packet buffer is not large enough
4015 * to provide required headroom. In this case throw an error
4016 * to user and a do the best we can.
4017 */
4018 if (marker < 0) {
4019 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4020 "headroom to support flow control."
4021 "Decrease MTU or number of traffic classes\n", pb);
4022 marker = tc + 1;
4023 }
4024
4025 return marker;
4026}
4027
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004028/**
John Fastabend9da712d2011-08-23 03:14:22 +00004029 * ixgbe_lpbthresh - calculate low water mark for for flow control
4030 *
4031 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004032 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004033 */
4034static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
4035{
4036 struct ixgbe_hw *hw = &adapter->hw;
4037 struct net_device *dev = adapter->netdev;
4038 int tc;
4039 u32 dv_id;
4040
4041 /* Calculate max LAN frame size */
4042 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4043
4044 /* Calculate delay value for device */
4045 switch (hw->mac.type) {
4046 case ixgbe_mac_X540:
4047 dv_id = IXGBE_LOW_DV_X540(tc);
4048 break;
4049 default:
4050 dv_id = IXGBE_LOW_DV(tc);
4051 break;
4052 }
4053
4054 /* Delay value is calculated in bit times convert to KB */
4055 return IXGBE_BT2KB(dv_id);
4056}
4057
4058/*
4059 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4060 */
4061static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4062{
4063 struct ixgbe_hw *hw = &adapter->hw;
4064 int num_tc = netdev_get_num_tc(adapter->netdev);
4065 int i;
4066
4067 if (!num_tc)
4068 num_tc = 1;
4069
4070 hw->fc.low_water = ixgbe_lpbthresh(adapter);
4071
4072 for (i = 0; i < num_tc; i++) {
4073 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4074
4075 /* Low water marks must not be larger than high water marks */
4076 if (hw->fc.low_water > hw->fc.high_water[i])
4077 hw->fc.low_water = 0;
4078 }
4079}
John Fastabend80605c652011-05-02 12:34:10 +00004080
4081static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4082{
John Fastabend80605c652011-05-02 12:34:10 +00004083 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00004084 int hdrm;
4085 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00004086
4087 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4088 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00004089 hdrm = 32 << adapter->fdir_pballoc;
4090 else
4091 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00004092
Alexander Duyckf7e10272011-07-21 00:40:35 +00004093 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00004094 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00004095}
4096
Alexander Duycke4911d52011-05-11 07:18:52 +00004097static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4098{
4099 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08004100 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004101 struct ixgbe_fdir_filter *filter;
4102
4103 spin_lock(&adapter->fdir_perfect_lock);
4104
4105 if (!hlist_empty(&adapter->fdir_filter_list))
4106 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4107
Sasha Levinb67bfe02013-02-27 17:06:00 -08004108 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004109 &adapter->fdir_filter_list, fdir_node) {
4110 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00004111 &filter->filter,
4112 filter->sw_idx,
4113 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4114 IXGBE_FDIR_DROP_QUEUE :
4115 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00004116 }
4117
4118 spin_unlock(&adapter->fdir_perfect_lock);
4119}
4120
Auke Kok9a799d72007-09-15 14:07:45 -07004121static void ixgbe_configure(struct ixgbe_adapter *adapter)
4122{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004123 struct ixgbe_hw *hw = &adapter->hw;
4124
John Fastabend80605c652011-05-02 12:34:10 +00004125 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004126#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00004127 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004128#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00004129 /*
4130 * We must restore virtualization before VLANs or else
4131 * the VLVF registers will not be populated
4132 */
4133 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004134
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004135 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004136 ixgbe_restore_vlan(adapter);
4137
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004138 switch (hw->mac.type) {
4139 case ixgbe_mac_82599EB:
4140 case ixgbe_mac_X540:
4141 hw->mac.ops.disable_rx_buff(hw);
4142 break;
4143 default:
4144 break;
4145 }
4146
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004147 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004148 ixgbe_init_fdir_signature_82599(&adapter->hw,
4149 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004150 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4151 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4152 adapter->fdir_pballoc);
4153 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004154 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004155
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004156 switch (hw->mac.type) {
4157 case ixgbe_mac_82599EB:
4158 case ixgbe_mac_X540:
4159 hw->mac.ops.enable_rx_buff(hw);
4160 break;
4161 default:
4162 break;
4163 }
4164
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004165#ifdef IXGBE_FCOE
4166 /* configure FCoE L2 filters, redirection table, and Rx control */
4167 ixgbe_configure_fcoe(adapter);
4168
4169#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004170 ixgbe_configure_tx(adapter);
4171 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004172}
4173
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004174static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4175{
4176 switch (hw->phy.type) {
4177 case ixgbe_phy_sfp_avago:
4178 case ixgbe_phy_sfp_ftl:
4179 case ixgbe_phy_sfp_intel:
4180 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004181 case ixgbe_phy_sfp_passive_tyco:
4182 case ixgbe_phy_sfp_passive_unknown:
4183 case ixgbe_phy_sfp_active_unknown:
4184 case ixgbe_phy_sfp_ftl_active:
Emil Tantilov987e1d52013-08-14 07:12:27 +00004185 case ixgbe_phy_qsfp_passive_unknown:
4186 case ixgbe_phy_qsfp_active_unknown:
4187 case ixgbe_phy_qsfp_intel:
4188 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004189 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004190 case ixgbe_phy_nl:
4191 if (hw->mac.type == ixgbe_mac_82598EB)
4192 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004193 default:
4194 return false;
4195 }
4196}
4197
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004198/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004199 * ixgbe_sfp_link_config - set up SFP+ link
4200 * @adapter: pointer to private adapter struct
4201 **/
4202static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4203{
Alexander Duyck70864002011-04-27 09:13:56 +00004204 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004205 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004206 * is that an SFP was inserted/removed after the reset
4207 * but before SFP detection was enabled. As such the best
4208 * solution is to just start searching as soon as we start
4209 */
4210 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4211 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004212
Alexander Duyck70864002011-04-27 09:13:56 +00004213 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004214}
4215
4216/**
4217 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004218 * @hw: pointer to private hardware struct
4219 *
4220 * Returns 0 on success, negative on failure
4221 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004222static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004223{
Josh Hay3d292262012-12-15 03:28:19 +00004224 u32 speed;
4225 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004226 u32 ret = IXGBE_ERR_LINK_SETUP;
4227
4228 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004229 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004230
4231 if (ret)
4232 goto link_cfg_out;
4233
Josh Hay3d292262012-12-15 03:28:19 +00004234 speed = hw->phy.autoneg_advertised;
4235 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4236 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4237 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004238 if (ret)
4239 goto link_cfg_out;
4240
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004241 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004242 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004243link_cfg_out:
4244 return ret;
4245}
4246
Alexander Duycka34bcff2010-08-19 13:39:20 +00004247static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004248{
Auke Kok9a799d72007-09-15 14:07:45 -07004249 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004250 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004251
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004252 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004253 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4254 IXGBE_GPIE_OCD;
4255 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004256 /*
4257 * use EIAM to auto-mask when MSI-X interrupt is asserted
4258 * this saves a register write for every interrupt
4259 */
4260 switch (hw->mac.type) {
4261 case ixgbe_mac_82598EB:
4262 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4263 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004264 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004265 case ixgbe_mac_X540:
4266 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004267 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4268 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4269 break;
4270 }
4271 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004272 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4273 * specifically only auto mask tx and rx interrupts */
4274 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004275 }
4276
Alexander Duycka34bcff2010-08-19 13:39:20 +00004277 /* XXX: to interrupt immediately for EICS writes, enable this */
4278 /* gpie |= IXGBE_GPIE_EIMEN; */
4279
4280 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4281 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004282
4283 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4284 case IXGBE_82599_VMDQ_8Q_MASK:
4285 gpie |= IXGBE_GPIE_VTMODE_16;
4286 break;
4287 case IXGBE_82599_VMDQ_4Q_MASK:
4288 gpie |= IXGBE_GPIE_VTMODE_32;
4289 break;
4290 default:
4291 gpie |= IXGBE_GPIE_VTMODE_64;
4292 break;
4293 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004294 }
4295
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004296 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004297 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4298 switch (adapter->hw.mac.type) {
4299 case ixgbe_mac_82599EB:
4300 gpie |= IXGBE_SDP0_GPIEN;
4301 break;
4302 case ixgbe_mac_X540:
4303 gpie |= IXGBE_EIMS_TS;
4304 break;
4305 default:
4306 break;
4307 }
4308 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004309
Alexander Duycka34bcff2010-08-19 13:39:20 +00004310 /* Enable fan failure interrupt */
4311 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004312 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004313
Don Skidmore2698b202011-04-13 07:01:52 +00004314 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004315 gpie |= IXGBE_SDP1_GPIEN;
4316 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004317 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004318
4319 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4320}
4321
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004322static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004323{
4324 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004325 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004326 u32 ctrl_ext;
4327
4328 ixgbe_get_hw_control(adapter);
4329 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004330
Auke Kok9a799d72007-09-15 14:07:45 -07004331 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4332 ixgbe_configure_msix(adapter);
4333 else
4334 ixgbe_configure_msi_and_legacy(adapter);
4335
Emil Tantilovec74a472012-09-20 03:33:56 +00004336 /* enable the optics for 82599 SFP+ fiber */
4337 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004338 hw->mac.ops.enable_tx_laser(hw);
4339
Auke Kok9a799d72007-09-15 14:07:45 -07004340 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004341 ixgbe_napi_enable_all(adapter);
4342
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004343 if (ixgbe_is_sfp(hw)) {
4344 ixgbe_sfp_link_config(adapter);
4345 } else {
4346 err = ixgbe_non_sfp_link_config(hw);
4347 if (err)
4348 e_err(probe, "link_config FAILED %d\n", err);
4349 }
4350
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004351 /* clear any pending interrupts, may auto mask */
4352 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004353 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004354
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004355 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004356 * If this adapter has a fan, check to see if we had a failure
4357 * before we enabled the interrupt.
4358 */
4359 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4360 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4361 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004362 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004363 }
4364
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004365 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004366 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004367
Auke Kok9a799d72007-09-15 14:07:45 -07004368 /* bring the link up in the watchdog, this could race with our first
4369 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004370 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4371 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004372 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004373
4374 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4375 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4376 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4377 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004378}
4379
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004380void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4381{
4382 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004383 /* put off any impending NetWatchDogTimeout */
4384 adapter->netdev->trans_start = jiffies;
4385
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004386 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004387 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004388 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004389 /*
4390 * If SR-IOV enabled then wait a bit before bringing the adapter
4391 * back up to give the VFs time to respond to the reset. The
4392 * two second wait is based upon the watchdog timer cycle in
4393 * the VF driver.
4394 */
4395 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4396 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004397 ixgbe_up(adapter);
4398 clear_bit(__IXGBE_RESETTING, &adapter->state);
4399}
4400
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004401void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004402{
4403 /* hardware has been reset, we need to reload some things */
4404 ixgbe_configure(adapter);
4405
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004406 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004407}
4408
4409void ixgbe_reset(struct ixgbe_adapter *adapter)
4410{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004411 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004412 int err;
4413
Alexander Duyck70864002011-04-27 09:13:56 +00004414 /* lock SFP init bit to prevent race conditions with the watchdog */
4415 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4416 usleep_range(1000, 2000);
4417
4418 /* clear all SFP and link config related flags while holding SFP_INIT */
4419 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4420 IXGBE_FLAG2_SFP_NEEDS_RESET);
4421 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4422
Don Skidmore8ca783a2009-05-26 20:40:47 -07004423 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004424 switch (err) {
4425 case 0:
4426 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004427 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004428 break;
4429 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004430 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004431 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004432 case IXGBE_ERR_EEPROM_VERSION:
4433 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004434 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004435 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004436 "your hardware. If you are experiencing problems "
4437 "please contact your Intel or hardware "
4438 "representative who provided you with this "
4439 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004440 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004441 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004442 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004443 }
Auke Kok9a799d72007-09-15 14:07:45 -07004444
Alexander Duyck70864002011-04-27 09:13:56 +00004445 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4446
Auke Kok9a799d72007-09-15 14:07:45 -07004447 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004448 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004449
4450 /* update SAN MAC vmdq pool selection */
4451 if (hw->mac.san_mac_rar_index)
4452 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004453
Jacob Keller8fecf672013-06-21 08:14:32 +00004454 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00004455 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004456}
4457
Auke Kok9a799d72007-09-15 14:07:45 -07004458/**
4459 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004460 * @rx_ring: ring to free buffers from
4461 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004462static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004463{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004464 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004465 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004466 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004467
Alexander Duyck84418e32010-08-19 13:40:54 +00004468 /* ring already cleared, nothing to do */
4469 if (!rx_ring->rx_buffer_info)
4470 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004471
Alexander Duyck84418e32010-08-19 13:40:54 +00004472 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004473 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyckf8003262012-03-03 02:35:52 +00004474 struct ixgbe_rx_buffer *rx_buffer;
Auke Kok9a799d72007-09-15 14:07:45 -07004475
Alexander Duyckf8003262012-03-03 02:35:52 +00004476 rx_buffer = &rx_ring->rx_buffer_info[i];
4477 if (rx_buffer->skb) {
4478 struct sk_buff *skb = rx_buffer->skb;
4479 if (IXGBE_CB(skb)->page_released) {
4480 dma_unmap_page(dev,
4481 IXGBE_CB(skb)->dma,
4482 ixgbe_rx_bufsz(rx_ring),
4483 DMA_FROM_DEVICE);
4484 IXGBE_CB(skb)->page_released = false;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004485 }
4486 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004487 }
Alexander Duyckf8003262012-03-03 02:35:52 +00004488 rx_buffer->skb = NULL;
4489 if (rx_buffer->dma)
4490 dma_unmap_page(dev, rx_buffer->dma,
4491 ixgbe_rx_pg_size(rx_ring),
4492 DMA_FROM_DEVICE);
4493 rx_buffer->dma = 0;
4494 if (rx_buffer->page)
Alexander Duyckdd411ec2012-04-06 04:24:50 +00004495 __free_pages(rx_buffer->page,
4496 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00004497 rx_buffer->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07004498 }
4499
4500 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4501 memset(rx_ring->rx_buffer_info, 0, size);
4502
4503 /* Zero out the descriptor ring */
4504 memset(rx_ring->desc, 0, rx_ring->size);
4505
Alexander Duyckf8003262012-03-03 02:35:52 +00004506 rx_ring->next_to_alloc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004507 rx_ring->next_to_clean = 0;
4508 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004509}
4510
4511/**
4512 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004513 * @tx_ring: ring to be cleaned
4514 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004515static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004516{
4517 struct ixgbe_tx_buffer *tx_buffer_info;
4518 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004519 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004520
Alexander Duyck84418e32010-08-19 13:40:54 +00004521 /* ring already cleared, nothing to do */
4522 if (!tx_ring->tx_buffer_info)
4523 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004524
Alexander Duyck84418e32010-08-19 13:40:54 +00004525 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004526 for (i = 0; i < tx_ring->count; i++) {
4527 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004528 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004529 }
4530
John Fastabenddad8a3b2012-04-23 12:22:39 +00004531 netdev_tx_reset_queue(txring_txq(tx_ring));
4532
Auke Kok9a799d72007-09-15 14:07:45 -07004533 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4534 memset(tx_ring->tx_buffer_info, 0, size);
4535
4536 /* Zero out the descriptor ring */
4537 memset(tx_ring->desc, 0, tx_ring->size);
4538
4539 tx_ring->next_to_use = 0;
4540 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004541}
4542
4543/**
Auke Kok9a799d72007-09-15 14:07:45 -07004544 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4545 * @adapter: board private structure
4546 **/
4547static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4548{
4549 int i;
4550
4551 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004552 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004553}
4554
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004555/**
4556 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4557 * @adapter: board private structure
4558 **/
4559static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4560{
4561 int i;
4562
4563 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004564 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004565}
4566
Alexander Duycke4911d52011-05-11 07:18:52 +00004567static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4568{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004569 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004570 struct ixgbe_fdir_filter *filter;
4571
4572 spin_lock(&adapter->fdir_perfect_lock);
4573
Sasha Levinb67bfe02013-02-27 17:06:00 -08004574 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004575 &adapter->fdir_filter_list, fdir_node) {
4576 hlist_del(&filter->fdir_node);
4577 kfree(filter);
4578 }
4579 adapter->fdir_filter_count = 0;
4580
4581 spin_unlock(&adapter->fdir_perfect_lock);
4582}
4583
Auke Kok9a799d72007-09-15 14:07:45 -07004584void ixgbe_down(struct ixgbe_adapter *adapter)
4585{
4586 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004587 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004588 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004589 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004590
4591 /* signal that we are down to the interrupt handler */
4592 set_bit(__IXGBE_DOWN, &adapter->state);
4593
4594 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004595 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4596 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004597
Yi Zou2d39d572011-01-06 14:29:56 +00004598 /* disable all enabled rx queues */
4599 for (i = 0; i < adapter->num_rx_queues; i++)
4600 /* this call also flushes the previous write */
4601 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4602
Don Skidmore032b4322011-03-18 09:32:53 +00004603 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004604
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004605 netif_tx_stop_all_queues(netdev);
4606
Alexander Duyck70864002011-04-27 09:13:56 +00004607 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004608 netif_carrier_off(netdev);
4609 netif_tx_disable(netdev);
4610
4611 ixgbe_irq_disable(adapter);
4612
4613 ixgbe_napi_disable_all(adapter);
4614
Alexander Duyckd034acf2011-04-27 09:25:34 +00004615 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4616 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004617 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4618
4619 del_timer_sync(&adapter->service_timer);
4620
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004621 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004622 /* Clear EITR Select mapping */
4623 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4624
4625 /* Mark all the VFs as inactive */
4626 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004627 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004628
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004629 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004630 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004631
Auke Kok9a799d72007-09-15 14:07:45 -07004632 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004633 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004634 }
4635
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004636 /* disable transmits in the hardware now that interrupts are off */
4637 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004638 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004639 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004640 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004641
4642 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004643 switch (hw->mac.type) {
4644 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004645 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004646 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004647 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4648 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004649 break;
4650 default:
4651 break;
4652 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004653
Paul Larson6f4a0e42008-06-24 17:00:56 -07004654 if (!pci_channel_offline(adapter->pdev))
4655 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004656
Emil Tantilovec74a472012-09-20 03:33:56 +00004657 /* power down the optics for 82599 SFP+ fiber */
4658 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004659 hw->mac.ops.disable_tx_laser(hw);
4660
Auke Kok9a799d72007-09-15 14:07:45 -07004661 ixgbe_clean_all_tx_rings(adapter);
4662 ixgbe_clean_all_rx_rings(adapter);
4663
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004664#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004665 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004666 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004667#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004668}
4669
Auke Kok9a799d72007-09-15 14:07:45 -07004670/**
Auke Kok9a799d72007-09-15 14:07:45 -07004671 * ixgbe_tx_timeout - Respond to a Tx Hang
4672 * @netdev: network interface device structure
4673 **/
4674static void ixgbe_tx_timeout(struct net_device *netdev)
4675{
4676 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4677
4678 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004679 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004680}
4681
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004682/**
Auke Kok9a799d72007-09-15 14:07:45 -07004683 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4684 * @adapter: board private structure to initialize
4685 *
4686 * ixgbe_sw_init initializes the Adapter private data structure.
4687 * Fields are initialized based on PCI device information and
4688 * OS network device settings (MTU size).
4689 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004690static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004691{
4692 struct ixgbe_hw *hw = &adapter->hw;
4693 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004694 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004695 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004696#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004697 int j;
4698 struct tc_configuration *tc;
4699#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004700
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004701 /* PCI config space info */
4702
4703 hw->vendor_id = pdev->vendor;
4704 hw->device_id = pdev->device;
4705 hw->revision_id = pdev->revision;
4706 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4707 hw->subsystem_device_id = pdev->subsystem_device;
4708
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004709 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004710 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00004711 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004712 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4713 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004714 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4715 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004716 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
4717 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004718 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4719#ifdef CONFIG_IXGBE_DCA
4720 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
4721#endif
4722#ifdef IXGBE_FCOE
4723 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4724 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4725#ifdef CONFIG_IXGBE_DCB
4726 /* Default traffic class to use for FCoE */
4727 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4728#endif /* CONFIG_IXGBE_DCB */
4729#endif /* IXGBE_FCOE */
4730
4731 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08004732 switch (hw->mac.type) {
4733 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004734 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
4735 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
4736
Don Skidmorebf069c92009-05-07 10:39:54 +00004737 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4738 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004739
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004740 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004741 adapter->ring_feature[RING_F_FDIR].limit = 0;
4742 adapter->atr_sample_rate = 0;
4743 adapter->fdir_pballoc = 0;
4744#ifdef IXGBE_FCOE
4745 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
4746 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4747#ifdef CONFIG_IXGBE_DCB
4748 adapter->fcoe.up = 0;
4749#endif /* IXGBE_DCB */
4750#endif /* IXGBE_FCOE */
4751 break;
4752 case ixgbe_mac_82599EB:
4753 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4754 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004755 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004756 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004757 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
4758 if (fwsm & IXGBE_FWSM_TS_ENABLED)
4759 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004760 break;
4761 default:
4762 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004763 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004764
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004765#ifdef IXGBE_FCOE
4766 /* FCoE support exists, always init the FCoE lock */
4767 spin_lock_init(&adapter->fcoe.lock);
4768
4769#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004770 /* n-tuple support exists, always init our spinlock */
4771 spin_lock_init(&adapter->fdir_perfect_lock);
4772
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004773#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004774 switch (hw->mac.type) {
4775 case ixgbe_mac_X540:
4776 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4777 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4778 break;
4779 default:
4780 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4781 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4782 break;
4783 }
4784
Alexander Duyck2f90b862008-11-20 20:52:10 -08004785 /* Configure DCB traffic classes */
4786 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4787 tc = &adapter->dcb_cfg.tc_config[j];
4788 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4789 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4790 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4791 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4792 tc->dcb_pfc = pfc_disabled;
4793 }
John Fastabend4de2a022011-09-27 03:52:01 +00004794
4795 /* Initialize default user to priority mapping, UPx->TC0 */
4796 tc = &adapter->dcb_cfg.tc_config[0];
4797 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
4798 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
4799
Alexander Duyck2f90b862008-11-20 20:52:10 -08004800 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4801 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004802 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004803 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004804 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00004805 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
4806 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08004807
4808#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004809
4810 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004811 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004812 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00004813 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004814 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4815 hw->fc.send_xon = true;
Don Skidmore73d80953d2013-07-31 02:19:24 +00004816 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07004817
Alexander Duyck99d74482012-05-09 08:09:25 +00004818#ifdef CONFIG_PCI_IOV
4819 /* assign number of SR-IOV VFs */
4820 if (hw->mac.type != ixgbe_mac_82598EB)
4821 adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
4822
4823#endif
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004824 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004825 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004826 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004827
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004828 /* set default ring sizes */
4829 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4830 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4831
Alexander Duyckbd198052011-06-11 01:45:08 +00004832 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004833 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004834
Auke Kok9a799d72007-09-15 14:07:45 -07004835 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004836 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004837 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004838 return -EIO;
4839 }
4840
Auke Kok9a799d72007-09-15 14:07:45 -07004841 set_bit(__IXGBE_DOWN, &adapter->state);
4842
4843 return 0;
4844}
4845
4846/**
4847 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004848 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004849 *
4850 * Return 0 on success, negative on failure
4851 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004852int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004853{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004854 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004855 int orig_node = dev_to_node(dev);
4856 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07004857 int size;
4858
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004859 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004860
4861 if (tx_ring->q_vector)
4862 numa_node = tx_ring->q_vector->numa_node;
4863
4864 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004865 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004866 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004867 if (!tx_ring->tx_buffer_info)
4868 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004869
4870 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004871 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004872 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004873
Alexander Duyckde88eee2012-02-08 07:49:59 +00004874 set_dev_node(dev, numa_node);
4875 tx_ring->desc = dma_alloc_coherent(dev,
4876 tx_ring->size,
4877 &tx_ring->dma,
4878 GFP_KERNEL);
4879 set_dev_node(dev, orig_node);
4880 if (!tx_ring->desc)
4881 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
4882 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004883 if (!tx_ring->desc)
4884 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004885
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004886 tx_ring->next_to_use = 0;
4887 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004888 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004889
4890err:
4891 vfree(tx_ring->tx_buffer_info);
4892 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004893 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004894 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004895}
4896
4897/**
Alexander Duyck69888672008-09-11 20:05:39 -07004898 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4899 * @adapter: board private structure
4900 *
4901 * If this function returns with an error, then it's possible one or
4902 * more of the rings is populated (while the rest are not). It is the
4903 * callers duty to clean those orphaned rings.
4904 *
4905 * Return 0 on success, negative on failure
4906 **/
4907static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4908{
4909 int i, err = 0;
4910
4911 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004912 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004913 if (!err)
4914 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004915
Emil Tantilov396e7992010-07-01 20:05:12 +00004916 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004917 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07004918 }
4919
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004920 return 0;
4921err_setup_tx:
4922 /* rewind the index freeing the rings as we go */
4923 while (i--)
4924 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004925 return err;
4926}
4927
4928/**
Auke Kok9a799d72007-09-15 14:07:45 -07004929 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004930 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004931 *
4932 * Returns 0 on success, negative on failure
4933 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004934int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004935{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004936 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004937 int orig_node = dev_to_node(dev);
4938 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004939 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004940
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004941 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004942
4943 if (rx_ring->q_vector)
4944 numa_node = rx_ring->q_vector->numa_node;
4945
4946 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004947 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004948 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004949 if (!rx_ring->rx_buffer_info)
4950 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004951
Auke Kok9a799d72007-09-15 14:07:45 -07004952 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004953 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4954 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004955
Alexander Duyckde88eee2012-02-08 07:49:59 +00004956 set_dev_node(dev, numa_node);
4957 rx_ring->desc = dma_alloc_coherent(dev,
4958 rx_ring->size,
4959 &rx_ring->dma,
4960 GFP_KERNEL);
4961 set_dev_node(dev, orig_node);
4962 if (!rx_ring->desc)
4963 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
4964 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004965 if (!rx_ring->desc)
4966 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004967
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004968 rx_ring->next_to_clean = 0;
4969 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004970
4971 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004972err:
4973 vfree(rx_ring->rx_buffer_info);
4974 rx_ring->rx_buffer_info = NULL;
4975 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004976 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004977}
4978
4979/**
Alexander Duyck69888672008-09-11 20:05:39 -07004980 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4981 * @adapter: board private structure
4982 *
4983 * If this function returns with an error, then it's possible one or
4984 * more of the rings is populated (while the rest are not). It is the
4985 * callers duty to clean those orphaned rings.
4986 *
4987 * Return 0 on success, negative on failure
4988 **/
Alexander Duyck69888672008-09-11 20:05:39 -07004989static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4990{
4991 int i, err = 0;
4992
4993 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004994 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004995 if (!err)
4996 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004997
Emil Tantilov396e7992010-07-01 20:05:12 +00004998 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004999 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07005000 }
5001
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005002#ifdef IXGBE_FCOE
5003 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5004 if (!err)
5005#endif
5006 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005007err_setup_rx:
5008 /* rewind the index freeing the rings as we go */
5009 while (i--)
5010 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005011 return err;
5012}
5013
5014/**
Auke Kok9a799d72007-09-15 14:07:45 -07005015 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005016 * @tx_ring: Tx descriptor ring for a specific queue
5017 *
5018 * Free all transmit software resources
5019 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005020void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005021{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005022 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005023
5024 vfree(tx_ring->tx_buffer_info);
5025 tx_ring->tx_buffer_info = NULL;
5026
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005027 /* if not set, then don't free */
5028 if (!tx_ring->desc)
5029 return;
5030
5031 dma_free_coherent(tx_ring->dev, tx_ring->size,
5032 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005033
5034 tx_ring->desc = NULL;
5035}
5036
5037/**
5038 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5039 * @adapter: board private structure
5040 *
5041 * Free all transmit software resources
5042 **/
5043static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5044{
5045 int i;
5046
5047 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005048 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005049 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005050}
5051
5052/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005053 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005054 * @rx_ring: ring to clean the resources from
5055 *
5056 * Free all receive software resources
5057 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005058void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005059{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005060 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005061
5062 vfree(rx_ring->rx_buffer_info);
5063 rx_ring->rx_buffer_info = NULL;
5064
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005065 /* if not set, then don't free */
5066 if (!rx_ring->desc)
5067 return;
5068
5069 dma_free_coherent(rx_ring->dev, rx_ring->size,
5070 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005071
5072 rx_ring->desc = NULL;
5073}
5074
5075/**
5076 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5077 * @adapter: board private structure
5078 *
5079 * Free all receive software resources
5080 **/
5081static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5082{
5083 int i;
5084
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005085#ifdef IXGBE_FCOE
5086 ixgbe_free_fcoe_ddp_resources(adapter);
5087
5088#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005089 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005090 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005091 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005092}
5093
5094/**
Auke Kok9a799d72007-09-15 14:07:45 -07005095 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5096 * @netdev: network interface device structure
5097 * @new_mtu: new value for maximum frame size
5098 *
5099 * Returns 0 on success, negative on failure
5100 **/
5101static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5102{
5103 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5104 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5105
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005106 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005107 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5108 return -EINVAL;
5109
5110 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00005111 * For 82599EB we cannot allow legacy VFs to enable their receive
5112 * paths when MTU greater than 1500 is configured. So display a
5113 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00005114 */
5115 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5116 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00005117 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00005118 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005119
Emil Tantilov396e7992010-07-01 20:05:12 +00005120 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005121
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005122 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005123 netdev->mtu = new_mtu;
5124
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005125 if (netif_running(netdev))
5126 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005127
5128 return 0;
5129}
5130
5131/**
5132 * ixgbe_open - Called when a network interface is made active
5133 * @netdev: network interface device structure
5134 *
5135 * Returns 0 on success, negative value on failure
5136 *
5137 * The open entry point is called when a network interface is made
5138 * active by the system (IFF_UP). At this point all resources needed
5139 * for transmit and receive operations are allocated, the interrupt
5140 * handler is registered with the OS, the watchdog timer is started,
5141 * and the stack is notified that the interface is ready.
5142 **/
5143static int ixgbe_open(struct net_device *netdev)
5144{
5145 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5146 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005147
Auke Kok4bebfaa2008-02-11 09:26:01 -08005148 /* disallow open during test */
5149 if (test_bit(__IXGBE_TESTING, &adapter->state))
5150 return -EBUSY;
5151
Jesse Brandeburg54386462009-04-17 20:44:27 +00005152 netif_carrier_off(netdev);
5153
Auke Kok9a799d72007-09-15 14:07:45 -07005154 /* allocate transmit descriptors */
5155 err = ixgbe_setup_all_tx_resources(adapter);
5156 if (err)
5157 goto err_setup_tx;
5158
Auke Kok9a799d72007-09-15 14:07:45 -07005159 /* allocate receive descriptors */
5160 err = ixgbe_setup_all_rx_resources(adapter);
5161 if (err)
5162 goto err_setup_rx;
5163
5164 ixgbe_configure(adapter);
5165
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005166 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005167 if (err)
5168 goto err_req_irq;
5169
Alexander Duyckac802f52012-07-12 05:52:53 +00005170 /* Notify the stack of the actual queue counts. */
5171 err = netif_set_real_num_tx_queues(netdev,
5172 adapter->num_rx_pools > 1 ? 1 :
5173 adapter->num_tx_queues);
5174 if (err)
5175 goto err_set_queues;
5176
5177
5178 err = netif_set_real_num_rx_queues(netdev,
5179 adapter->num_rx_pools > 1 ? 1 :
5180 adapter->num_rx_queues);
5181 if (err)
5182 goto err_set_queues;
5183
Jacob Keller1a71ab22012-08-25 03:54:19 +00005184 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005185
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005186 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005187
5188 return 0;
5189
Alexander Duyckac802f52012-07-12 05:52:53 +00005190err_set_queues:
5191 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005192err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005193 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005194err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005195 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005196err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005197 ixgbe_reset(adapter);
5198
5199 return err;
5200}
5201
5202/**
5203 * ixgbe_close - Disables a network interface
5204 * @netdev: network interface device structure
5205 *
5206 * Returns 0, this is not allowed to fail
5207 *
5208 * The close entry point is called when an interface is de-activated
5209 * by the OS. The hardware is still under the drivers control, but
5210 * needs to be disabled. A global MAC reset is issued to stop the
5211 * hardware, and all transmit and receive resources are freed.
5212 **/
5213static int ixgbe_close(struct net_device *netdev)
5214{
5215 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005216
Jacob Keller1a71ab22012-08-25 03:54:19 +00005217 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005218
Auke Kok9a799d72007-09-15 14:07:45 -07005219 ixgbe_down(adapter);
5220 ixgbe_free_irq(adapter);
5221
Alexander Duycke4911d52011-05-11 07:18:52 +00005222 ixgbe_fdir_filter_exit(adapter);
5223
Auke Kok9a799d72007-09-15 14:07:45 -07005224 ixgbe_free_all_tx_resources(adapter);
5225 ixgbe_free_all_rx_resources(adapter);
5226
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005227 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005228
5229 return 0;
5230}
5231
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005232#ifdef CONFIG_PM
5233static int ixgbe_resume(struct pci_dev *pdev)
5234{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005235 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5236 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005237 u32 err;
5238
5239 pci_set_power_state(pdev, PCI_D0);
5240 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005241 /*
5242 * pci_restore_state clears dev->state_saved so call
5243 * pci_save_state to restore it.
5244 */
5245 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005246
5247 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005248 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005249 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005250 return err;
5251 }
5252 pci_set_master(pdev);
5253
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005254 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005255
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005256 ixgbe_reset(adapter);
5257
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005258 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5259
Alexander Duyckac802f52012-07-12 05:52:53 +00005260 rtnl_lock();
5261 err = ixgbe_init_interrupt_scheme(adapter);
5262 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005263 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005264
5265 rtnl_unlock();
5266
5267 if (err)
5268 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005269
5270 netif_device_attach(netdev);
5271
5272 return 0;
5273}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005274#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005275
5276static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005277{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005278 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5279 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005280 struct ixgbe_hw *hw = &adapter->hw;
5281 u32 ctrl, fctrl;
5282 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005283#ifdef CONFIG_PM
5284 int retval = 0;
5285#endif
5286
5287 netif_device_detach(netdev);
5288
akepner499ab5c2013-03-13 14:54:58 +00005289 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005290 if (netif_running(netdev)) {
5291 ixgbe_down(adapter);
5292 ixgbe_free_irq(adapter);
5293 ixgbe_free_all_tx_resources(adapter);
5294 ixgbe_free_all_rx_resources(adapter);
5295 }
akepner499ab5c2013-03-13 14:54:58 +00005296 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005297
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005298 ixgbe_clear_interrupt_scheme(adapter);
5299
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005300#ifdef CONFIG_PM
5301 retval = pci_save_state(pdev);
5302 if (retval)
5303 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005304
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005305#endif
Jacob Kellerf4f10402013-06-25 07:59:23 +00005306 if (hw->mac.ops.stop_link_on_d3)
5307 hw->mac.ops.stop_link_on_d3(hw);
5308
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005309 if (wufc) {
5310 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005311
Emil Tantilovec74a472012-09-20 03:33:56 +00005312 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5313 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005314 hw->mac.ops.enable_tx_laser(hw);
5315
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005316 /* turn on all-multi mode if wake on multicast is enabled */
5317 if (wufc & IXGBE_WUFC_MC) {
5318 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5319 fctrl |= IXGBE_FCTRL_MPE;
5320 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5321 }
5322
5323 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5324 ctrl |= IXGBE_CTRL_GIO_DIS;
5325 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5326
5327 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5328 } else {
5329 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5330 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5331 }
5332
Alexander Duyckbd508172010-11-16 19:27:03 -08005333 switch (hw->mac.type) {
5334 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005335 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005336 break;
5337 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005338 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005339 pci_wake_from_d3(pdev, !!wufc);
5340 break;
5341 default:
5342 break;
5343 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005344
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005345 *enable_wake = !!wufc;
5346
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005347 ixgbe_release_hw_control(adapter);
5348
5349 pci_disable_device(pdev);
5350
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005351 return 0;
5352}
5353
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005354#ifdef CONFIG_PM
5355static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5356{
5357 int retval;
5358 bool wake;
5359
5360 retval = __ixgbe_shutdown(pdev, &wake);
5361 if (retval)
5362 return retval;
5363
5364 if (wake) {
5365 pci_prepare_to_sleep(pdev);
5366 } else {
5367 pci_wake_from_d3(pdev, false);
5368 pci_set_power_state(pdev, PCI_D3hot);
5369 }
5370
5371 return 0;
5372}
5373#endif /* CONFIG_PM */
5374
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005375static void ixgbe_shutdown(struct pci_dev *pdev)
5376{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005377 bool wake;
5378
5379 __ixgbe_shutdown(pdev, &wake);
5380
5381 if (system_state == SYSTEM_POWER_OFF) {
5382 pci_wake_from_d3(pdev, wake);
5383 pci_set_power_state(pdev, PCI_D3hot);
5384 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005385}
5386
5387/**
Auke Kok9a799d72007-09-15 14:07:45 -07005388 * ixgbe_update_stats - Update the board statistics counters.
5389 * @adapter: board private structure
5390 **/
5391void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5392{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005393 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005394 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005395 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005396 u64 total_mpc = 0;
5397 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005398 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5399 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005400 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005401
Don Skidmored08935c2010-06-11 13:20:29 +00005402 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5403 test_bit(__IXGBE_RESETTING, &adapter->state))
5404 return;
5405
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005406 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005407 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005408 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005409 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005410 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5411 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005412 }
5413 adapter->rsc_total_count = rsc_count;
5414 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005415 }
5416
Alexander Duyck5b7da512010-11-16 19:26:50 -08005417 for (i = 0; i < adapter->num_rx_queues; i++) {
5418 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5419 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5420 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5421 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005422 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005423 bytes += rx_ring->stats.bytes;
5424 packets += rx_ring->stats.packets;
5425 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005426 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005427 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5428 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005429 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005430 netdev->stats.rx_bytes = bytes;
5431 netdev->stats.rx_packets = packets;
5432
5433 bytes = 0;
5434 packets = 0;
5435 /* gather some stats to the adapter struct that are per queue */
5436 for (i = 0; i < adapter->num_tx_queues; i++) {
5437 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5438 restart_queue += tx_ring->tx_stats.restart_queue;
5439 tx_busy += tx_ring->tx_stats.tx_busy;
5440 bytes += tx_ring->stats.bytes;
5441 packets += tx_ring->stats.packets;
5442 }
5443 adapter->restart_queue = restart_queue;
5444 adapter->tx_busy = tx_busy;
5445 netdev->stats.tx_bytes = bytes;
5446 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005447
Joe Perches7ca647b2010-09-07 21:35:40 +00005448 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005449
5450 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005451 for (i = 0; i < 8; i++) {
5452 /* for packet buffers not used, the register should read 0 */
5453 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5454 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005455 hwstats->mpc[i] += mpc;
5456 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005457 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5458 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005459 switch (hw->mac.type) {
5460 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005461 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5462 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5463 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005464 hwstats->pxonrxc[i] +=
5465 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005466 break;
5467 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005468 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005469 hwstats->pxonrxc[i] +=
5470 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005471 break;
5472 default:
5473 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005474 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005475 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005476
5477 /*16 register reads */
5478 for (i = 0; i < 16; i++) {
5479 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5480 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5481 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5482 (hw->mac.type == ixgbe_mac_X540)) {
5483 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5484 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5485 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5486 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5487 }
5488 }
5489
Joe Perches7ca647b2010-09-07 21:35:40 +00005490 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005491 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005492 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005493
John Fastabendc84d3242010-11-16 19:27:12 -08005494 ixgbe_update_xoff_received(adapter);
5495
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005496 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005497 switch (hw->mac.type) {
5498 case ixgbe_mac_82598EB:
5499 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005500 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5501 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5502 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5503 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005504 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005505 /* OS2BMC stats are X540 only*/
5506 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5507 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5508 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5509 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5510 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005511 for (i = 0; i < 16; i++)
5512 adapter->hw_rx_no_dma_resources +=
5513 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005514 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005515 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005516 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005517 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005518 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005519 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005520 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005521 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5522 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005523#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005524 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5525 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5526 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5527 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5528 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5529 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005530 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005531 if (adapter->fcoe.ddp_pool) {
5532 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5533 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5534 unsigned int cpu;
5535 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005536 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005537 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5538 noddp += ddp_pool->noddp;
5539 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005540 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005541 hwstats->fcoe_noddp = noddp;
5542 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005543 }
Yi Zou6d455222009-05-13 13:12:16 +00005544#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005545 break;
5546 default:
5547 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005548 }
Auke Kok9a799d72007-09-15 14:07:45 -07005549 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005550 hwstats->bprc += bprc;
5551 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005552 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005553 hwstats->mprc -= bprc;
5554 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5555 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5556 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5557 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5558 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5559 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5560 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5561 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005562 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005563 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005564 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005565 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005566 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5567 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005568 /*
5569 * 82598 errata - tx of flow control packets is included in tx counters
5570 */
5571 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005572 hwstats->gptc -= xon_off_tot;
5573 hwstats->mptc -= xon_off_tot;
5574 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5575 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5576 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5577 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5578 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5579 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5580 hwstats->ptc64 -= xon_off_tot;
5581 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5582 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5583 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5584 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5585 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5586 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005587
5588 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005589 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005590
5591 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005592 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005593 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005594 netdev->stats.rx_length_errors = hwstats->rlec;
5595 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005596 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005597}
5598
5599/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005600 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005601 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005602 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005603static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005604{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005605 struct ixgbe_hw *hw = &adapter->hw;
5606 int i;
5607
Alexander Duyckd034acf2011-04-27 09:25:34 +00005608 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5609 return;
5610
5611 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5612
5613 /* if interface is down do nothing */
5614 if (test_bit(__IXGBE_DOWN, &adapter->state))
5615 return;
5616
5617 /* do nothing if we are not using signature filters */
5618 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5619 return;
5620
5621 adapter->fdir_overflow++;
5622
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005623 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5624 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005625 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005626 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005627 /* re-enable flow director interrupts */
5628 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005629 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005630 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005631 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005632 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005633}
5634
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005635/**
5636 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005637 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005638 *
5639 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005640 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005641 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005642 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005643 */
5644static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5645{
Auke Kok9a799d72007-09-15 14:07:45 -07005646 struct ixgbe_hw *hw = &adapter->hw;
5647 u64 eics = 0;
5648 int i;
5649
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005650 /* If we're down or resetting, just bail */
5651 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5652 test_bit(__IXGBE_RESETTING, &adapter->state))
5653 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005654
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005655 /* Force detection of hung controller */
5656 if (netif_carrier_ok(adapter->netdev)) {
5657 for (i = 0; i < adapter->num_tx_queues; i++)
5658 set_check_for_tx_hang(adapter->tx_ring[i]);
5659 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005660
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005661 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005662 /*
5663 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005664 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005665 * would set *both* EIMS and EICS for any bit in EIAM
5666 */
5667 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5668 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005669 } else {
5670 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005671 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005672 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005673 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005674 eics |= ((u64)1 << i);
5675 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005676 }
5677
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005678 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005679 ixgbe_irq_rearm_queues(adapter, eics);
5680
Alexander Duyckfe49f042009-06-04 16:00:09 +00005681}
5682
5683/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005684 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005685 * @adapter: pointer to the device adapter structure
5686 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005687 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005688static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005689{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005690 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005691 u32 link_speed = adapter->link_speed;
5692 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00005693 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005694
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005695 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5696 return;
5697
5698 if (hw->mac.ops.check_link) {
5699 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005700 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005701 /* always assume link is up, if no check link function */
5702 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5703 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005704 }
Alexander Duyck041441d2012-04-19 17:48:48 +00005705
5706 if (adapter->ixgbe_ieee_pfc)
5707 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5708
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005709 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00005710 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005711 ixgbe_set_rx_drop_en(adapter);
5712 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005713
5714 if (link_up ||
5715 time_after(jiffies, (adapter->link_check_timeout +
5716 IXGBE_TRY_LINK_TIMEOUT))) {
5717 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5718 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5719 IXGBE_WRITE_FLUSH(hw);
5720 }
5721
5722 adapter->link_up = link_up;
5723 adapter->link_speed = link_speed;
5724}
5725
Alexander Duyck107d3012012-10-02 00:17:03 +00005726static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
5727{
5728#ifdef CONFIG_IXGBE_DCB
5729 struct net_device *netdev = adapter->netdev;
5730 struct dcb_app app = {
5731 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
5732 .protocol = 0,
5733 };
5734 u8 up = 0;
5735
5736 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
5737 up = dcb_ieee_getapp_mask(netdev, &app);
5738
5739 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
5740#endif
5741}
5742
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005743/**
5744 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5745 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005746 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005747 **/
5748static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5749{
5750 struct net_device *netdev = adapter->netdev;
5751 struct ixgbe_hw *hw = &adapter->hw;
5752 u32 link_speed = adapter->link_speed;
5753 bool flow_rx, flow_tx;
5754
5755 /* only continue if link was previously down */
5756 if (netif_carrier_ok(netdev))
5757 return;
5758
5759 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5760
5761 switch (hw->mac.type) {
5762 case ixgbe_mac_82598EB: {
5763 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5764 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5765 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5766 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5767 }
5768 break;
5769 case ixgbe_mac_X540:
5770 case ixgbe_mac_82599EB: {
5771 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5772 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5773 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5774 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5775 }
5776 break;
5777 default:
5778 flow_tx = false;
5779 flow_rx = false;
5780 break;
5781 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005782
Jacob Keller6cb562d2012-12-05 07:24:41 +00005783 adapter->last_rx_ptp_check = jiffies;
5784
Jacob Keller8fecf672013-06-21 08:14:32 +00005785 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00005786 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005787
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005788 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5789 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5790 "10 Gbps" :
5791 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5792 "1 Gbps" :
5793 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5794 "100 Mbps" :
5795 "unknown speed"))),
5796 ((flow_rx && flow_tx) ? "RX/TX" :
5797 (flow_rx ? "RX" :
5798 (flow_tx ? "TX" : "None"))));
5799
5800 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005801 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005802
Alexander Duyck107d3012012-10-02 00:17:03 +00005803 /* update the default user priority for VFs */
5804 ixgbe_update_default_up(adapter);
5805
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005806 /* ping all the active vfs to let them know link has changed */
5807 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005808}
5809
5810/**
5811 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5812 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005813 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005814 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00005815static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005816{
5817 struct net_device *netdev = adapter->netdev;
5818 struct ixgbe_hw *hw = &adapter->hw;
5819
5820 adapter->link_up = false;
5821 adapter->link_speed = 0;
5822
5823 /* only continue if link was up previously */
5824 if (!netif_carrier_ok(netdev))
5825 return;
5826
5827 /* poll for SFP+ cable when link is down */
5828 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5829 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5830
Jacob Keller8fecf672013-06-21 08:14:32 +00005831 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00005832 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005833
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005834 e_info(drv, "NIC Link is Down\n");
5835 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005836
5837 /* ping all the active vfs to let them know link has changed */
5838 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005839}
5840
5841/**
5842 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005843 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005844 **/
5845static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5846{
5847 int i;
5848 int some_tx_pending = 0;
5849
5850 if (!netif_carrier_ok(adapter->netdev)) {
5851 for (i = 0; i < adapter->num_tx_queues; i++) {
5852 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5853 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5854 some_tx_pending = 1;
5855 break;
5856 }
5857 }
5858
5859 if (some_tx_pending) {
5860 /* We've lost link, so the controller stops DMA,
5861 * but we've got queued Tx work that's never going
5862 * to get done, so reset controller to flush Tx.
5863 * (Do the reset outside of interrupt context).
5864 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00005865 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005866 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005867 }
5868 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005869}
5870
Greg Rosea985b6c32010-11-18 03:02:52 +00005871static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5872{
5873 u32 ssvpc;
5874
Greg Rose0584d992012-08-08 00:00:58 +00005875 /* Do not perform spoof check for 82598 or if not in IOV mode */
5876 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
5877 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00005878 return;
5879
5880 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5881
5882 /*
5883 * ssvpc register is cleared on read, if zero then no
5884 * spoofed packets in the last interval.
5885 */
5886 if (!ssvpc)
5887 return;
5888
Emil Tantilovd6ea0752012-08-08 06:28:37 +00005889 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00005890}
5891
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005892/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005893 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005894 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005895 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005896static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005897{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005898 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00005899 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5900 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005901 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005902
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005903 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005904
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005905 if (adapter->link_up)
5906 ixgbe_watchdog_link_is_up(adapter);
5907 else
5908 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005909
Greg Rosea985b6c32010-11-18 03:02:52 +00005910 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005911 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005912
5913 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005914}
5915
Alexander Duyck70864002011-04-27 09:13:56 +00005916/**
5917 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005918 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005919 **/
5920static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5921{
5922 struct ixgbe_hw *hw = &adapter->hw;
5923 s32 err;
5924
5925 /* not searching for SFP so there is nothing to do here */
5926 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5927 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5928 return;
5929
5930 /* someone else is in init, wait until next service event */
5931 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5932 return;
5933
5934 err = hw->phy.ops.identify_sfp(hw);
5935 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5936 goto sfp_out;
5937
5938 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5939 /* If no cable is present, then we need to reset
5940 * the next time we find a good cable. */
5941 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5942 }
5943
5944 /* exit on error */
5945 if (err)
5946 goto sfp_out;
5947
5948 /* exit if reset not needed */
5949 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5950 goto sfp_out;
5951
5952 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5953
5954 /*
5955 * A module may be identified correctly, but the EEPROM may not have
5956 * support for that module. setup_sfp() will fail in that case, so
5957 * we should not allow that module to load.
5958 */
5959 if (hw->mac.type == ixgbe_mac_82598EB)
5960 err = hw->phy.ops.reset(hw);
5961 else
5962 err = hw->mac.ops.setup_sfp(hw);
5963
5964 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5965 goto sfp_out;
5966
5967 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5968 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5969
5970sfp_out:
5971 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5972
5973 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5974 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5975 e_dev_err("failed to initialize because an unsupported "
5976 "SFP+ module type was detected.\n");
5977 e_dev_err("Reload the driver after installing a "
5978 "supported module.\n");
5979 unregister_netdev(adapter->netdev);
5980 }
5981}
5982
5983/**
5984 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005985 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005986 **/
5987static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5988{
5989 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00005990 u32 speed;
5991 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00005992
5993 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5994 return;
5995
5996 /* someone else is in init, wait until next service event */
5997 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5998 return;
5999
6000 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6001
Josh Hay3d292262012-12-15 03:28:19 +00006002 speed = hw->phy.autoneg_advertised;
6003 if ((!speed) && (hw->mac.ops.get_link_capabilities))
6004 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Alexander Duyck70864002011-04-27 09:13:56 +00006005 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00006006 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00006007
6008 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6009 adapter->link_check_timeout = jiffies;
6010 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6011}
6012
Greg Rose83c61fa2011-09-07 05:59:35 +00006013#ifdef CONFIG_PCI_IOV
6014static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6015{
6016 int vf;
6017 struct ixgbe_hw *hw = &adapter->hw;
6018 struct net_device *netdev = adapter->netdev;
6019 u32 gpc;
6020 u32 ciaa, ciad;
6021
6022 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6023 if (gpc) /* If incrementing then no need for the check below */
6024 return;
6025 /*
6026 * Check to see if a bad DMA write target from an errant or
6027 * malicious VF has caused a PCIe error. If so then we can
6028 * issue a VFLR to the offending VF(s) and then resume without
6029 * requesting a full slot reset.
6030 */
6031
6032 for (vf = 0; vf < adapter->num_vfs; vf++) {
6033 ciaa = (vf << 16) | 0x80000000;
6034 /* 32 bit read so align, we really want status at offset 6 */
6035 ciaa |= PCI_COMMAND;
6036 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6037 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6038 ciaa &= 0x7FFFFFFF;
6039 /* disable debug mode asap after reading data */
6040 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6041 /* Get the upper 16 bits which will be the PCI status reg */
6042 ciad >>= 16;
6043 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6044 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6045 /* Issue VFLR */
6046 ciaa = (vf << 16) | 0x80000000;
6047 ciaa |= 0xA8;
6048 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6049 ciad = 0x00008000; /* VFLR */
6050 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6051 ciaa &= 0x7FFFFFFF;
6052 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6053 }
6054 }
6055}
6056
6057#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006058/**
6059 * ixgbe_service_timer - Timer Call-back
6060 * @data: pointer to adapter cast into an unsigned long
6061 **/
6062static void ixgbe_service_timer(unsigned long data)
6063{
6064 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6065 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006066 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006067
6068 /* poll faster when waiting for link */
6069 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6070 next_event_offset = HZ / 10;
6071 else
6072 next_event_offset = HZ * 2;
6073
Greg Rose83c61fa2011-09-07 05:59:35 +00006074#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00006075 /*
6076 * don't bother with SR-IOV VF DMA hang check if there are
6077 * no VFs or the link is down
6078 */
6079 if (!adapter->num_vfs ||
6080 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6081 goto normal_timer_service;
6082
6083 /* If we have VFs allocated then we must check for DMA hangs */
6084 ixgbe_check_for_bad_vf(adapter);
6085 next_event_offset = HZ / 50;
6086 adapter->timer_event_accumulator++;
6087
6088 if (adapter->timer_event_accumulator >= 100)
6089 adapter->timer_event_accumulator = 0;
6090 else
6091 ready = false;
6092
6093normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00006094#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006095 /* Reset the timer */
6096 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6097
Greg Rose83c61fa2011-09-07 05:59:35 +00006098 if (ready)
6099 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006100}
6101
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006102static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6103{
6104 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6105 return;
6106
6107 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6108
6109 /* If we're already down or resetting, just bail */
6110 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6111 test_bit(__IXGBE_RESETTING, &adapter->state))
6112 return;
6113
6114 ixgbe_dump(adapter);
6115 netdev_err(adapter->netdev, "Reset adapter\n");
6116 adapter->tx_timeout_count++;
6117
6118 ixgbe_reinit_locked(adapter);
6119}
6120
Alexander Duyck70864002011-04-27 09:13:56 +00006121/**
6122 * ixgbe_service_task - manages and runs subtasks
6123 * @work: pointer to work_struct containing our data
6124 **/
6125static void ixgbe_service_task(struct work_struct *work)
6126{
6127 struct ixgbe_adapter *adapter = container_of(work,
6128 struct ixgbe_adapter,
6129 service_task);
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006130 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006131 ixgbe_sfp_detection_subtask(adapter);
6132 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006133 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006134 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006135 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006136 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00006137
Jacob Keller8fecf672013-06-21 08:14:32 +00006138 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
Jacob Keller891dc082012-12-05 07:24:46 +00006139 ixgbe_ptp_overflow_check(adapter);
6140 ixgbe_ptp_rx_hang(adapter);
6141 }
Alexander Duyck70864002011-04-27 09:13:56 +00006142
6143 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006144}
6145
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006146static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6147 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006148 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006149{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006150 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006151 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006152 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006153
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006154 if (skb->ip_summed != CHECKSUM_PARTIAL)
6155 return 0;
6156
Alexander Duyck897ab152011-05-27 05:31:47 +00006157 if (!skb_is_gso(skb))
6158 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006159
Alexander Duyck897ab152011-05-27 05:31:47 +00006160 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006161 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00006162 if (err)
6163 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006164 }
6165
Alexander Duyck897ab152011-05-27 05:31:47 +00006166 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6167 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6168
Alexander Duyck244e27a2012-02-08 07:51:11 +00006169 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006170 struct iphdr *iph = ip_hdr(skb);
6171 iph->tot_len = 0;
6172 iph->check = 0;
6173 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6174 iph->daddr, 0,
6175 IPPROTO_TCP,
6176 0);
6177 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006178 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6179 IXGBE_TX_FLAGS_CSUM |
6180 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006181 } else if (skb_is_gso_v6(skb)) {
6182 ipv6_hdr(skb)->payload_len = 0;
6183 tcp_hdr(skb)->check =
6184 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6185 &ipv6_hdr(skb)->daddr,
6186 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006187 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6188 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006189 }
6190
Alexander Duyck091a6242012-02-08 07:51:01 +00006191 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006192 l4len = tcp_hdrlen(skb);
6193 *hdr_len = skb_transport_offset(skb) + l4len;
6194
Alexander Duyck091a6242012-02-08 07:51:01 +00006195 /* update gso size and bytecount with header size */
6196 first->gso_segs = skb_shinfo(skb)->gso_segs;
6197 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6198
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006199 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006200 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6201 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006202
6203 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6204 vlan_macip_lens = skb_network_header_len(skb);
6205 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006206 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006207
6208 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006209 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006210
6211 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006212}
6213
Alexander Duyck244e27a2012-02-08 07:51:11 +00006214static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6215 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006216{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006217 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006218 u32 vlan_macip_lens = 0;
6219 u32 mss_l4len_idx = 0;
6220 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006221
Alexander Duyck897ab152011-05-27 05:31:47 +00006222 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006223 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6224 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6225 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006226 } else {
6227 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006228 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006229 case __constant_htons(ETH_P_IP):
6230 vlan_macip_lens |= skb_network_header_len(skb);
6231 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6232 l4_hdr = ip_hdr(skb)->protocol;
6233 break;
6234 case __constant_htons(ETH_P_IPV6):
6235 vlan_macip_lens |= skb_network_header_len(skb);
6236 l4_hdr = ipv6_hdr(skb)->nexthdr;
6237 break;
6238 default:
6239 if (unlikely(net_ratelimit())) {
6240 dev_warn(tx_ring->dev,
6241 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006242 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006243 }
6244 break;
6245 }
Auke Kok9a799d72007-09-15 14:07:45 -07006246
Alexander Duyck897ab152011-05-27 05:31:47 +00006247 switch (l4_hdr) {
6248 case IPPROTO_TCP:
6249 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6250 mss_l4len_idx = tcp_hdrlen(skb) <<
6251 IXGBE_ADVTXD_L4LEN_SHIFT;
6252 break;
6253 case IPPROTO_SCTP:
6254 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6255 mss_l4len_idx = sizeof(struct sctphdr) <<
6256 IXGBE_ADVTXD_L4LEN_SHIFT;
6257 break;
6258 case IPPROTO_UDP:
6259 mss_l4len_idx = sizeof(struct udphdr) <<
6260 IXGBE_ADVTXD_L4LEN_SHIFT;
6261 break;
6262 default:
6263 if (unlikely(net_ratelimit())) {
6264 dev_warn(tx_ring->dev,
6265 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006266 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006267 }
6268 break;
6269 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006270
6271 /* update TX checksum flag */
6272 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006273 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006274
Alexander Duyck244e27a2012-02-08 07:51:11 +00006275 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006276 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006277 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006278
6279 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6280 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006281}
6282
Alexander Duyck472148c2012-11-07 02:34:28 +00006283#define IXGBE_SET_FLAG(_input, _flag, _result) \
6284 ((_flag <= _result) ? \
6285 ((u32)(_input & _flag) * (_result / _flag)) : \
6286 ((u32)(_input & _flag) / (_flag / _result)))
6287
6288static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006289{
6290 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006291 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6292 IXGBE_ADVTXD_DCMD_DEXT |
6293 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006294
6295 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006296 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6297 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006298
Alexander Duyckd3d00232011-07-15 02:31:25 +00006299 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006300 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6301 IXGBE_ADVTXD_DCMD_TSE);
6302
6303 /* set timestamp bit if present */
6304 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6305 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006306
Alexander Duyck62748b72012-07-20 08:09:01 +00006307 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006308 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006309
Alexander Duyckd3d00232011-07-15 02:31:25 +00006310 return cmd_type;
6311}
6312
Alexander Duyck729739b2012-02-08 07:51:06 +00006313static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6314 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006315{
Alexander Duyck472148c2012-11-07 02:34:28 +00006316 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006317
6318 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006319 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6320 IXGBE_TX_FLAGS_CSUM,
6321 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006322
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006323 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006324 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6325 IXGBE_TX_FLAGS_IPV4,
6326 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006327
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006328 /*
6329 * Check Context must be set if Tx switch is enabled, which it
6330 * always is for case where virtual functions are running
6331 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006332 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6333 IXGBE_TX_FLAGS_CC,
6334 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006335
Alexander Duyck472148c2012-11-07 02:34:28 +00006336 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006337}
6338
6339#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6340 IXGBE_TXD_CMD_RS)
6341
6342static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006343 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006344 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006345{
Alexander Duyck729739b2012-02-08 07:51:06 +00006346 struct sk_buff *skb = first->skb;
6347 struct ixgbe_tx_buffer *tx_buffer;
6348 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006349 struct skb_frag_struct *frag;
6350 dma_addr_t dma;
6351 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006352 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006353 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006354 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006355
Alexander Duyck729739b2012-02-08 07:51:06 +00006356 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6357
Alexander Duyckec718252012-10-30 06:01:55 +00006358 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6359
6360 size = skb_headlen(skb);
6361 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006362
Alexander Duyckd3d00232011-07-15 02:31:25 +00006363#ifdef IXGBE_FCOE
6364 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006365 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006366 size -= sizeof(struct fcoe_crc_eof) - data_len;
6367 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006368 } else {
6369 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006370 }
Auke Kok9a799d72007-09-15 14:07:45 -07006371 }
6372
Alexander Duyckd3d00232011-07-15 02:31:25 +00006373#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006374 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006375
Alexander Duyckec718252012-10-30 06:01:55 +00006376 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006377
Alexander Duyckec718252012-10-30 06:01:55 +00006378 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6379 if (dma_mapping_error(tx_ring->dev, dma))
6380 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006381
Alexander Duyckec718252012-10-30 06:01:55 +00006382 /* record length, and DMA address */
6383 dma_unmap_len_set(tx_buffer, len, size);
6384 dma_unmap_addr_set(tx_buffer, dma, dma);
6385
6386 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6387
Alexander Duyck729739b2012-02-08 07:51:06 +00006388 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006389 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006390 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006391
Alexander Duyckd3d00232011-07-15 02:31:25 +00006392 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006393 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006394 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006395 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006396 i = 0;
6397 }
Alexander Duyckec718252012-10-30 06:01:55 +00006398 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006399
6400 dma += IXGBE_MAX_DATA_PER_TXD;
6401 size -= IXGBE_MAX_DATA_PER_TXD;
6402
6403 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006404 }
6405
Alexander Duyck729739b2012-02-08 07:51:06 +00006406 if (likely(!data_len))
6407 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006408
Alexander Duyck472148c2012-11-07 02:34:28 +00006409 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006410
Alexander Duyck729739b2012-02-08 07:51:06 +00006411 i++;
6412 tx_desc++;
6413 if (i == tx_ring->count) {
6414 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6415 i = 0;
6416 }
Alexander Duyckec718252012-10-30 06:01:55 +00006417 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006418
Alexander Duyckd3d00232011-07-15 02:31:25 +00006419#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006420 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006421#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006422 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006423#endif
6424 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006425
Alexander Duyck729739b2012-02-08 07:51:06 +00006426 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6427 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006428
Alexander Duyck729739b2012-02-08 07:51:06 +00006429 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006430 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006431
Alexander Duyck729739b2012-02-08 07:51:06 +00006432 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006433 cmd_type |= size | IXGBE_TXD_CMD;
6434 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006435
Alexander Duyck091a6242012-02-08 07:51:01 +00006436 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006437
Alexander Duyckd3d00232011-07-15 02:31:25 +00006438 /* set the timestamp */
6439 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006440
6441 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006442 * Force memory writes to complete before letting h/w know there
6443 * are new descriptors to fetch. (Only applicable for weak-ordered
6444 * memory model archs, such as IA-64).
6445 *
6446 * We also need this memory barrier to make certain all of the
6447 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006448 */
6449 wmb();
6450
Alexander Duyckd3d00232011-07-15 02:31:25 +00006451 /* set next_to_watch value indicating a packet is present */
6452 first->next_to_watch = tx_desc;
6453
Alexander Duyck729739b2012-02-08 07:51:06 +00006454 i++;
6455 if (i == tx_ring->count)
6456 i = 0;
6457
6458 tx_ring->next_to_use = i;
6459
Alexander Duyckd3d00232011-07-15 02:31:25 +00006460 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006461 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006462
6463 return;
6464dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006465 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006466
6467 /* clear dma mappings for failed tx_buffer_info map */
6468 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006469 tx_buffer = &tx_ring->tx_buffer_info[i];
6470 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6471 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006472 break;
6473 if (i == 0)
6474 i = tx_ring->count;
6475 i--;
6476 }
6477
Alexander Duyckd3d00232011-07-15 02:31:25 +00006478 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006479}
6480
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006481static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006482 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006483{
Alexander Duyck69830522011-01-06 14:29:58 +00006484 struct ixgbe_q_vector *q_vector = ring->q_vector;
6485 union ixgbe_atr_hash_dword input = { .dword = 0 };
6486 union ixgbe_atr_hash_dword common = { .dword = 0 };
6487 union {
6488 unsigned char *network;
6489 struct iphdr *ipv4;
6490 struct ipv6hdr *ipv6;
6491 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006492 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006493 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006494
Alexander Duyck69830522011-01-06 14:29:58 +00006495 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6496 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006497 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006498
Alexander Duyck69830522011-01-06 14:29:58 +00006499 /* do nothing if sampling is disabled */
6500 if (!ring->atr_sample_rate)
6501 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006502
Alexander Duyck69830522011-01-06 14:29:58 +00006503 ring->atr_count++;
6504
6505 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006506 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006507
6508 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006509 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006510 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006511 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006512 hdr.ipv4->protocol != IPPROTO_TCP))
6513 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006514
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006515 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006516
Alexander Duyck66f32a82011-06-29 05:43:22 +00006517 /* skip this packet since it is invalid or the socket is closing */
6518 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006519 return;
6520
6521 /* sample on all syn packets or once every atr sample count */
6522 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6523 return;
6524
6525 /* reset sample count */
6526 ring->atr_count = 0;
6527
Alexander Duyck244e27a2012-02-08 07:51:11 +00006528 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006529
6530 /*
6531 * src and dst are inverted, think how the receiver sees them
6532 *
6533 * The input is broken into two sections, a non-compressed section
6534 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6535 * is XORed together and stored in the compressed dword.
6536 */
6537 input.formatted.vlan_id = vlan_id;
6538
6539 /*
6540 * since src port and flex bytes occupy the same word XOR them together
6541 * and write the value to source port portion of compressed dword
6542 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006543 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006544 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6545 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006546 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006547 common.port.dst ^= th->source;
6548
Alexander Duyck244e27a2012-02-08 07:51:11 +00006549 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006550 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6551 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6552 } else {
6553 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6554 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6555 hdr.ipv6->saddr.s6_addr32[1] ^
6556 hdr.ipv6->saddr.s6_addr32[2] ^
6557 hdr.ipv6->saddr.s6_addr32[3] ^
6558 hdr.ipv6->daddr.s6_addr32[0] ^
6559 hdr.ipv6->daddr.s6_addr32[1] ^
6560 hdr.ipv6->daddr.s6_addr32[2] ^
6561 hdr.ipv6->daddr.s6_addr32[3];
6562 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006563
6564 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006565 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6566 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006567}
6568
Alexander Duyck63544e92011-05-27 05:31:42 +00006569static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006570{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006571 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006572 /* Herbert's original patch had:
6573 * smp_mb__after_netif_stop_queue();
6574 * but since that doesn't exist yet, just open code it. */
6575 smp_mb();
6576
6577 /* We need to check again in a case another CPU has just
6578 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006579 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006580 return -EBUSY;
6581
6582 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006583 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006584 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006585 return 0;
6586}
6587
Alexander Duyck82d4e462011-06-11 01:44:58 +00006588static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006589{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006590 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006591 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006592 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006593}
6594
Alexander Duyck97488bd2013-01-12 06:33:37 +00006595#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006596static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6597{
Alexander Duyck97488bd2013-01-12 06:33:37 +00006598 struct ixgbe_adapter *adapter;
6599 struct ixgbe_ring_feature *f;
6600 int txq;
Hao Zheng5e09a102010-11-11 13:47:59 +00006601
Alexander Duyck97488bd2013-01-12 06:33:37 +00006602 /*
6603 * only execute the code below if protocol is FCoE
6604 * or FIP and we have FCoE enabled on the adapter
6605 */
6606 switch (vlan_get_protocol(skb)) {
6607 case __constant_htons(ETH_P_FCOE):
6608 case __constant_htons(ETH_P_FIP):
6609 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00006610
Alexander Duyck97488bd2013-01-12 06:33:37 +00006611 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6612 break;
6613 default:
6614 return __netdev_pick_tx(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006615 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006616
Alexander Duyck97488bd2013-01-12 06:33:37 +00006617 f = &adapter->ring_feature[RING_F_FCOE];
6618
6619 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6620 smp_processor_id();
6621
6622 while (txq >= f->indices)
6623 txq -= f->indices;
6624
6625 return txq + f->offset;
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006626}
6627
Alexander Duyck97488bd2013-01-12 06:33:37 +00006628#endif
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006629netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006630 struct ixgbe_adapter *adapter,
6631 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006632{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006633 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006634 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006635 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006636 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00006637 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006638 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006639 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006640
Alexander Duycka535c302011-05-27 05:31:52 +00006641 /*
6642 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006643 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006644 * + 2 desc gap to keep tail from touching head,
6645 * + 1 desc for context descriptor,
6646 * otherwise try next time
6647 */
Alexander Duycka535c302011-05-27 05:31:52 +00006648 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6649 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00006650
Alexander Duycka535c302011-05-27 05:31:52 +00006651 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6652 tx_ring->tx_stats.tx_busy++;
6653 return NETDEV_TX_BUSY;
6654 }
6655
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006656 /* record the location of the first descriptor for this packet */
6657 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6658 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006659 first->bytecount = skb->len;
6660 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006661
Alexander Duyck66f32a82011-06-29 05:43:22 +00006662 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006663 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006664 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6665 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6666 /* else if it is a SW VLAN check the next protocol and store the tag */
6667 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6668 struct vlan_hdr *vhdr, _vhdr;
6669 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6670 if (!vhdr)
6671 goto out_drop;
6672
6673 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006674 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6675 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006676 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006677 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006678
Jacob Kelleraa7bd462012-05-04 01:55:23 +00006679 skb_tx_timestamp(skb);
6680
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006681 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6682 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6683 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00006684
6685 /* schedule check for Tx timestamp */
6686 adapter->ptp_tx_skb = skb_get(skb);
6687 adapter->ptp_tx_start = jiffies;
6688 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006689 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006690
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006691#ifdef CONFIG_PCI_IOV
6692 /*
6693 * Use the l2switch_enable flag - would be false if the DMA
6694 * Tx switch had been disabled.
6695 */
6696 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00006697 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006698
6699#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006700 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006701 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006702 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6703 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006704 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006705 tx_flags |= (skb->priority & 0x7) <<
6706 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006707 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6708 struct vlan_ethhdr *vhdr;
6709 if (skb_header_cloned(skb) &&
6710 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6711 goto out_drop;
6712 vhdr = (struct vlan_ethhdr *)skb->data;
6713 vhdr->h_vlan_TCI = htons(tx_flags >>
6714 IXGBE_TX_FLAGS_VLAN_SHIFT);
6715 } else {
6716 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6717 }
6718 }
Alexander Duycka535c302011-05-27 05:31:52 +00006719
Alexander Duyck244e27a2012-02-08 07:51:11 +00006720 /* record initial flags and protocol */
6721 first->tx_flags = tx_flags;
6722 first->protocol = protocol;
6723
Yi Zoueacd73f2009-05-13 13:11:06 +00006724#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006725 /* setup tx offload for FCoE */
6726 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00006727 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006728 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006729 if (tso < 0)
6730 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006731
Alexander Duyck66f32a82011-06-29 05:43:22 +00006732 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006733 }
Auke Kok9a799d72007-09-15 14:07:45 -07006734
Auke Kok9a799d72007-09-15 14:07:45 -07006735#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006736 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006737 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006738 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006739 else if (!tso)
6740 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006741
6742 /* add the ATR filter if ATR is on */
6743 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006744 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006745
6746#ifdef IXGBE_FCOE
6747xmit_fcoe:
6748#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006749 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006750
6751 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006752
6753 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006754
6755out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006756 dev_kfree_skb_any(first->skb);
6757 first->skb = NULL;
6758
Alexander Duyck897ab152011-05-27 05:31:47 +00006759 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006760}
6761
Alexander Duycka50c29d2012-02-08 07:50:40 +00006762static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6763 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07006764{
6765 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006766 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07006767
Alexander Duycka50c29d2012-02-08 07:50:40 +00006768 /*
6769 * The minimum packet size for olinfo paylen is 17 so pad the skb
6770 * in order to meet this minimum size requirement.
6771 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00006772 if (unlikely(skb->len < 17)) {
6773 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00006774 return NETDEV_TX_OK;
6775 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00006776 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00006777 }
6778
Auke Kok9a799d72007-09-15 14:07:45 -07006779 tx_ring = adapter->tx_ring[skb->queue_mapping];
6780 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6781}
6782
6783/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006784 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Auke Kok9a799d72007-09-15 14:07:45 -07006785 * @netdev: network interface device structure
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006786 * @p: pointer to an address structure
6787 *
Auke Kok9a799d72007-09-15 14:07:45 -07006788 * Returns 0 on success, negative on failure
6789 **/
6790static int ixgbe_set_mac(struct net_device *netdev, void *p)
6791{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006792 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6793 struct ixgbe_hw *hw = &adapter->hw;
6794 struct sockaddr *addr = p;
6795
6796 if (!is_valid_ether_addr(addr->sa_data))
6797 return -EADDRNOTAVAIL;
6798
6799 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6800 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6801
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00006802 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006803
6804 return 0;
6805}
6806
Ben Hutchings6b73e102009-04-29 08:08:58 +00006807static int
6808ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6809{
6810 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6811 struct ixgbe_hw *hw = &adapter->hw;
6812 u16 value;
6813 int rc;
6814
6815 if (prtad != hw->phy.mdio.prtad)
6816 return -EINVAL;
6817 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6818 if (!rc)
6819 rc = value;
6820 return rc;
6821}
6822
6823static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6824 u16 addr, u16 value)
6825{
6826 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6827 struct ixgbe_hw *hw = &adapter->hw;
6828
6829 if (prtad != hw->phy.mdio.prtad)
6830 return -EINVAL;
6831 return hw->phy.ops.write_reg(hw, addr, devad, value);
6832}
6833
6834static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6835{
6836 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6837
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006838 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006839 case SIOCSHWTSTAMP:
6840 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006841 default:
6842 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6843 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00006844}
6845
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006846/**
6847 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006848 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006849 * @netdev: network interface device structure
6850 *
6851 * Returns non-zero on failure
6852 **/
6853static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6854{
6855 int err = 0;
6856 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006857 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006858
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006859 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006860 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006861 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006862 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006863
6864 /* update SAN MAC vmdq pool selection */
6865 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006866 }
6867 return err;
6868}
6869
6870/**
6871 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006872 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006873 * @netdev: network interface device structure
6874 *
6875 * Returns non-zero on failure
6876 **/
6877static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6878{
6879 int err = 0;
6880 struct ixgbe_adapter *adapter = netdev_priv(dev);
6881 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6882
6883 if (is_valid_ether_addr(mac->san_addr)) {
6884 rtnl_lock();
6885 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6886 rtnl_unlock();
6887 }
6888 return err;
6889}
6890
Auke Kok9a799d72007-09-15 14:07:45 -07006891#ifdef CONFIG_NET_POLL_CONTROLLER
6892/*
6893 * Polling 'interrupt' - used by things like netconsole to send skbs
6894 * without having to re-enable interrupts. It's not called while
6895 * the interrupt routine is executing.
6896 */
6897static void ixgbe_netpoll(struct net_device *netdev)
6898{
6899 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006900 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006901
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006902 /* if interface is down do nothing */
6903 if (test_bit(__IXGBE_DOWN, &adapter->state))
6904 return;
6905
Auke Kok9a799d72007-09-15 14:07:45 -07006906 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006907 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006908 for (i = 0; i < adapter->num_q_vectors; i++)
6909 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006910 } else {
6911 ixgbe_intr(adapter->pdev->irq, netdev);
6912 }
Auke Kok9a799d72007-09-15 14:07:45 -07006913 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006914}
Auke Kok9a799d72007-09-15 14:07:45 -07006915
Alexander Duyck581330b2012-02-08 07:51:47 +00006916#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00006917static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6918 struct rtnl_link_stats64 *stats)
6919{
6920 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6921 int i;
6922
Eric Dumazet1a515022010-11-16 19:26:42 -08006923 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006924 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006925 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006926 u64 bytes, packets;
6927 unsigned int start;
6928
Eric Dumazet1a515022010-11-16 19:26:42 -08006929 if (ring) {
6930 do {
6931 start = u64_stats_fetch_begin_bh(&ring->syncp);
6932 packets = ring->stats.packets;
6933 bytes = ring->stats.bytes;
6934 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6935 stats->rx_packets += packets;
6936 stats->rx_bytes += bytes;
6937 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006938 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006939
6940 for (i = 0; i < adapter->num_tx_queues; i++) {
6941 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6942 u64 bytes, packets;
6943 unsigned int start;
6944
6945 if (ring) {
6946 do {
6947 start = u64_stats_fetch_begin_bh(&ring->syncp);
6948 packets = ring->stats.packets;
6949 bytes = ring->stats.bytes;
6950 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6951 stats->tx_packets += packets;
6952 stats->tx_bytes += bytes;
6953 }
6954 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006955 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006956 /* following stats updated by ixgbe_watchdog_task() */
6957 stats->multicast = netdev->stats.multicast;
6958 stats->rx_errors = netdev->stats.rx_errors;
6959 stats->rx_length_errors = netdev->stats.rx_length_errors;
6960 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6961 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6962 return stats;
6963}
6964
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006965#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006966/**
6967 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6968 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00006969 * @tc: number of traffic classes currently enabled
6970 *
6971 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6972 * 802.1Q priority maps to a packet buffer that exists.
6973 */
6974static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6975{
6976 struct ixgbe_hw *hw = &adapter->hw;
6977 u32 reg, rsave;
6978 int i;
6979
6980 /* 82598 have a static priority to TC mapping that can not
6981 * be changed so no validation is needed.
6982 */
6983 if (hw->mac.type == ixgbe_mac_82598EB)
6984 return;
6985
6986 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6987 rsave = reg;
6988
6989 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6990 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6991
6992 /* If up2tc is out of bounds default to zero */
6993 if (up2tc > tc)
6994 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6995 }
6996
6997 if (reg != rsave)
6998 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6999
7000 return;
7001}
7002
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007003/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00007004 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7005 * @adapter: Pointer to adapter struct
7006 *
7007 * Populate the netdev user priority to tc map
7008 */
7009static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7010{
7011 struct net_device *dev = adapter->netdev;
7012 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7013 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7014 u8 prio;
7015
7016 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7017 u8 tc = 0;
7018
7019 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7020 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7021 else if (ets)
7022 tc = ets->prio_tc[prio];
7023
7024 netdev_set_prio_tc_map(dev, prio, tc);
7025 }
7026}
7027
Alexander Duyckcca73c52013-01-12 06:33:44 +00007028#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00007029/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007030 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00007031 *
7032 * @netdev: net device to configure
7033 * @tc: number of traffic classes to enable
7034 */
7035int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7036{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007037 struct ixgbe_adapter *adapter = netdev_priv(dev);
7038 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007039
John Fastabend8b1c0b22011-05-03 02:26:48 +00007040 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007041 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00007042 (hw->mac.type == ixgbe_mac_82598EB &&
7043 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00007044 return -EINVAL;
7045
7046 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007047 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007048 * hardware is not flexible enough to do this dynamically.
7049 */
7050 if (netif_running(dev))
7051 ixgbe_close(dev);
7052 ixgbe_clear_interrupt_scheme(adapter);
7053
Alexander Duyckcca73c52013-01-12 06:33:44 +00007054#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00007055 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007056 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007057 ixgbe_set_prio_tc_map(adapter);
7058
John Fastabende7589ea2011-07-18 22:38:36 +00007059 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007060
Alexander Duyck943561d2012-05-09 22:14:44 -07007061 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7062 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007063 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07007064 }
John Fastabende7589ea2011-07-18 22:38:36 +00007065 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007066 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007067
Alexander Duyck943561d2012-05-09 22:14:44 -07007068 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7069 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007070
7071 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007072
7073 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7074 adapter->dcb_cfg.pfc_mode_enable = false;
7075 }
7076
John Fastabend8b1c0b22011-05-03 02:26:48 +00007077 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00007078
7079#endif /* CONFIG_IXGBE_DCB */
7080 ixgbe_init_interrupt_scheme(adapter);
7081
John Fastabend8b1c0b22011-05-03 02:26:48 +00007082 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00007083 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00007084
7085 return 0;
7086}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007087
Greg Roseda36b642012-12-11 08:26:43 +00007088#ifdef CONFIG_PCI_IOV
7089void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7090{
7091 struct net_device *netdev = adapter->netdev;
7092
7093 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00007094 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00007095 rtnl_unlock();
7096}
7097
7098#endif
Don Skidmore082757a2011-07-21 05:55:00 +00007099void ixgbe_do_reset(struct net_device *netdev)
7100{
7101 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7102
7103 if (netif_running(netdev))
7104 ixgbe_reinit_locked(adapter);
7105 else
7106 ixgbe_reset(adapter);
7107}
7108
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007109static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007110 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007111{
7112 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7113
Don Skidmore082757a2011-07-21 05:55:00 +00007114 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007115 if (!(features & NETIF_F_RXCSUM))
7116 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00007117
Alexander Duyck567d2de2012-02-11 07:18:57 +00007118 /* Turn off LRO if not RSC capable */
7119 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7120 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007121
Alexander Duyck567d2de2012-02-11 07:18:57 +00007122 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00007123}
7124
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007125static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007126 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007127{
7128 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00007129 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00007130 bool need_reset = false;
7131
Don Skidmore082757a2011-07-21 05:55:00 +00007132 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007133 if (!(features & NETIF_F_LRO)) {
7134 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00007135 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00007136 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7137 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7138 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7139 if (adapter->rx_itr_setting == 1 ||
7140 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7141 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7142 need_reset = true;
7143 } else if ((changed ^ features) & NETIF_F_LRO) {
7144 e_info(probe, "rx-usecs set too low, "
7145 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00007146 }
7147 }
7148
7149 /*
7150 * Check if Flow Director n-tuple support was enabled or disabled. If
7151 * the state changed, we need to reset.
7152 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007153 switch (features & NETIF_F_NTUPLE) {
7154 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007155 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007156 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7157 need_reset = true;
7158
Alexander Duyck567d2de2012-02-11 07:18:57 +00007159 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7160 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007161 break;
7162 default:
7163 /* turn off perfect filters, enable ATR and reset */
7164 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7165 need_reset = true;
7166
7167 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7168
7169 /* We cannot enable ATR if SR-IOV is enabled */
7170 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7171 break;
7172
7173 /* We cannot enable ATR if we have 2 or more traffic classes */
7174 if (netdev_get_num_tc(netdev) > 1)
7175 break;
7176
7177 /* We cannot enable ATR if RSS is disabled */
7178 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7179 break;
7180
7181 /* A sample rate of 0 indicates ATR disabled */
7182 if (!adapter->atr_sample_rate)
7183 break;
7184
7185 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7186 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007187 }
7188
Patrick McHardyf6469682013-04-19 02:04:27 +00007189 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007190 ixgbe_vlan_strip_enable(adapter);
7191 else
7192 ixgbe_vlan_strip_disable(adapter);
7193
Ben Greear3f2d1c02012-03-08 08:28:41 +00007194 if (changed & NETIF_F_RXALL)
7195 need_reset = true;
7196
Alexander Duyck567d2de2012-02-11 07:18:57 +00007197 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007198 if (need_reset)
7199 ixgbe_do_reset(netdev);
7200
7201 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007202}
7203
stephen hemmingeredc7d572012-10-01 12:32:33 +00007204static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007205 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007206 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007207 u16 flags)
7208{
7209 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007210 int err;
7211
7212 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007213 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007214
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007215 /* Hardware does not support aging addresses so if a
7216 * ndm_state is given only allow permanent addresses
7217 */
7218 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007219 pr_info("%s: FDB only supports static addresses\n",
7220 ixgbe_driver_name);
7221 return -EINVAL;
7222 }
7223
Ben Hutchings46acc462012-11-01 09:11:11 +00007224 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007225 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7226
7227 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007228 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007229 else
John Fastabend95447462012-05-31 12:42:26 +00007230 err = -ENOMEM;
7231 } else if (is_multicast_ether_addr(addr)) {
7232 err = dev_mc_add_excl(dev, addr);
7233 } else {
7234 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007235 }
7236
7237 /* Only return duplicate errors if NLM_F_EXCL is set */
7238 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7239 err = 0;
7240
7241 return err;
7242}
7243
John Fastabend815cccb2012-10-24 08:13:09 +00007244static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7245 struct nlmsghdr *nlh)
7246{
7247 struct ixgbe_adapter *adapter = netdev_priv(dev);
7248 struct nlattr *attr, *br_spec;
7249 int rem;
7250
7251 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7252 return -EOPNOTSUPP;
7253
7254 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7255
7256 nla_for_each_nested(attr, br_spec, rem) {
7257 __u16 mode;
7258 u32 reg = 0;
7259
7260 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7261 continue;
7262
7263 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007264 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007265 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007266 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7267 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007268 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007269 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7270 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007271 return -EINVAL;
7272
7273 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7274
7275 e_info(drv, "enabling bridge mode: %s\n",
7276 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7277 }
7278
7279 return 0;
7280}
7281
7282static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007283 struct net_device *dev,
7284 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007285{
7286 struct ixgbe_adapter *adapter = netdev_priv(dev);
7287 u16 mode;
7288
7289 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7290 return 0;
7291
Greg Rose9b735982012-11-08 02:41:35 +00007292 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007293 mode = BRIDGE_MODE_VEB;
7294 else
7295 mode = BRIDGE_MODE_VEPA;
7296
7297 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7298}
7299
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007300static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007301 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007302 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007303 .ndo_start_xmit = ixgbe_xmit_frame,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007304#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007305 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007306#endif
Alexander Duyck581330b2012-02-08 07:51:47 +00007307 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007308 .ndo_validate_addr = eth_validate_addr,
7309 .ndo_set_mac_address = ixgbe_set_mac,
7310 .ndo_change_mtu = ixgbe_change_mtu,
7311 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007312 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7313 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007314 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007315 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7316 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7317 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007318 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007319 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007320 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007321#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007322 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007323#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007324#ifdef CONFIG_NET_POLL_CONTROLLER
7325 .ndo_poll_controller = ixgbe_netpoll,
7326#endif
Cong Wange0d10952013-08-01 11:10:25 +08007327#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03007328 .ndo_busy_poll = ixgbe_low_latency_recv,
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007329#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007330#ifdef IXGBE_FCOE
7331 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007332 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007333 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007334 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7335 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007336 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007337 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007338#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007339 .ndo_set_features = ixgbe_set_features,
7340 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007341 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007342 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7343 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007344};
7345
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007346/**
Jacob Kellere027d1a2013-07-31 06:53:31 +00007347 * ixgbe_enumerate_functions - Get the number of ports this device has
7348 * @adapter: adapter structure
7349 *
7350 * This function enumerates the phsyical functions co-located on a single slot,
7351 * in order to determine how many ports a device has. This is most useful in
7352 * determining the required GT/s of PCIe bandwidth necessary for optimal
7353 * performance.
7354 **/
7355static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7356{
7357 struct ixgbe_hw *hw = &adapter->hw;
7358 struct list_head *entry;
7359 int physfns = 0;
7360
7361 /* Some cards can not use the generic count PCIe functions method, and
7362 * so must be hardcoded to the correct value.
7363 */
7364 switch (hw->device_id) {
7365 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Don Skidmore8f583322013-07-27 06:25:38 +00007366 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Jacob Kellere027d1a2013-07-31 06:53:31 +00007367 physfns = 4;
7368 break;
7369 default:
7370 list_for_each(entry, &adapter->pdev->bus_list) {
7371 struct pci_dev *pdev =
7372 list_entry(entry, struct pci_dev, bus_list);
7373 /* don't count virtual functions */
7374 if (!pdev->is_virtfn)
7375 physfns++;
7376 }
7377 }
7378
7379 return physfns;
7380}
7381
7382/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007383 * ixgbe_wol_supported - Check whether device supports WoL
7384 * @hw: hw specific details
7385 * @device_id: the device ID
7386 * @subdev_id: the subsystem device ID
7387 *
7388 * This function is used by probe and ethtool to determine
7389 * which devices have WoL support
7390 *
7391 **/
7392int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7393 u16 subdevice_id)
7394{
7395 struct ixgbe_hw *hw = &adapter->hw;
7396 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7397 int is_wol_supported = 0;
7398
7399 switch (device_id) {
7400 case IXGBE_DEV_ID_82599_SFP:
7401 /* Only these subdevices could supports WOL */
7402 switch (subdevice_id) {
7403 case IXGBE_SUBDEV_ID_82599_560FLR:
7404 /* only support first port */
7405 if (hw->bus.func != 0)
7406 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007407 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007408 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007409 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007410 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007411 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007412 is_wol_supported = 1;
7413 break;
7414 }
7415 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007416 case IXGBE_DEV_ID_82599EN_SFP:
7417 /* Only this subdevice supports WOL */
7418 switch (subdevice_id) {
7419 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7420 is_wol_supported = 1;
7421 break;
7422 }
7423 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007424 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7425 /* All except this subdevice support WOL */
7426 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7427 is_wol_supported = 1;
7428 break;
7429 case IXGBE_DEV_ID_82599_KX4:
7430 is_wol_supported = 1;
7431 break;
7432 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007433 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007434 /* check eeprom to see if enabled wol */
7435 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7436 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7437 (hw->bus.func == 0))) {
7438 is_wol_supported = 1;
7439 }
7440 break;
7441 }
7442
7443 return is_wol_supported;
7444}
7445
7446/**
Auke Kok9a799d72007-09-15 14:07:45 -07007447 * ixgbe_probe - Device Initialization Routine
7448 * @pdev: PCI device information struct
7449 * @ent: entry in ixgbe_pci_tbl
7450 *
7451 * Returns 0 on success, negative on failure
7452 *
7453 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7454 * The OS initialization, configuring of the adapter private structure,
7455 * and a hardware reset occur.
7456 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007457static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007458{
7459 struct net_device *netdev;
7460 struct ixgbe_adapter *adapter = NULL;
7461 struct ixgbe_hw *hw;
7462 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007463 static int cards_found;
Jacob Kellere027d1a2013-07-31 06:53:31 +00007464 int i, err, pci_using_dac, expected_gts;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007465 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007466 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007467#ifdef IXGBE_FCOE
7468 u16 device_caps;
7469#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007470 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007471
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007472 /* Catch broken hardware that put the wrong VF device ID in
7473 * the PCIe SR-IOV capability.
7474 */
7475 if (pdev->is_virtfn) {
7476 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7477 pci_name(pdev), pdev->vendor, pdev->device);
7478 return -EINVAL;
7479 }
7480
gouji-new9ce77662009-05-06 10:44:45 +00007481 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007482 if (err)
7483 return err;
7484
Nick Nunley1b507732010-04-27 13:10:27 +00007485 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7486 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007487 pci_using_dac = 1;
7488 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007489 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007490 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007491 err = dma_set_coherent_mask(&pdev->dev,
7492 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007493 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007494 dev_err(&pdev->dev,
7495 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007496 goto err_dma;
7497 }
7498 }
7499 pci_using_dac = 0;
7500 }
7501
gouji-new9ce77662009-05-06 10:44:45 +00007502 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007503 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007504 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007505 dev_err(&pdev->dev,
7506 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007507 goto err_pci_reg;
7508 }
7509
Frans Pop19d5afd2009-10-02 10:04:12 -07007510 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007511
Auke Kok9a799d72007-09-15 14:07:45 -07007512 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007513 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007514
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007515 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00007516#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007517 /* 8 TC w/ 4 queues per TC */
7518 indices = 4 * MAX_TRAFFIC_CLASS;
7519#else
7520 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00007521#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007522 }
John Fastabende901acd2011-04-26 07:26:08 +00007523
John Fastabendc85a2612010-02-25 23:15:21 +00007524 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007525 if (!netdev) {
7526 err = -ENOMEM;
7527 goto err_alloc_etherdev;
7528 }
7529
Auke Kok9a799d72007-09-15 14:07:45 -07007530 SET_NETDEV_DEV(netdev, &pdev->dev);
7531
Auke Kok9a799d72007-09-15 14:07:45 -07007532 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007533 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007534
7535 adapter->netdev = netdev;
7536 adapter->pdev = pdev;
7537 hw = &adapter->hw;
7538 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007539 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007540
Jeff Kirsher05857982008-09-11 19:57:00 -07007541 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007542 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007543 if (!hw->hw_addr) {
7544 err = -EIO;
7545 goto err_ioremap;
7546 }
7547
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007548 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007549 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007550 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007551 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007552
Auke Kok9a799d72007-09-15 14:07:45 -07007553 adapter->bd_number = cards_found;
7554
Auke Kok9a799d72007-09-15 14:07:45 -07007555 /* Setup hw api */
7556 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007557 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007558
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007559 /* EEPROM */
7560 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7561 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7562 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7563 if (!(eec & (1 << 8)))
7564 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7565
7566 /* PHY */
7567 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007568 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007569 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7570 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7571 hw->phy.mdio.mmds = 0;
7572 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7573 hw->phy.mdio.dev = netdev;
7574 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7575 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007576
Don Skidmore8ca783a2009-05-26 20:40:47 -07007577 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007578
7579 /* setup the private structure */
7580 err = ixgbe_sw_init(adapter);
7581 if (err)
7582 goto err_sw_init;
7583
Don Skidmore0b2679d2013-02-21 03:00:04 +00007584 /* Cache if MNG FW is up so we don't have to read the REG later */
7585 if (hw->mac.ops.mng_fw_enabled)
7586 hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);
7587
Don Skidmoree86bff02010-02-11 04:14:08 +00007588 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007589 switch (adapter->hw.mac.type) {
7590 case ixgbe_mac_82599EB:
7591 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007592 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007593 break;
7594 default:
7595 break;
7596 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007597
Don Skidmorebf069c92009-05-07 10:39:54 +00007598 /*
7599 * If there is a fan on this device and it has failed log the
7600 * failure.
7601 */
7602 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7603 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7604 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007605 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007606 }
7607
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007608 if (allow_unsupported_sfp)
7609 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7610
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007611 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007612 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007613 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007614 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007615 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7616 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007617 err = 0;
7618 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore1b1bf312013-07-31 05:27:04 +00007619 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
7620 e_dev_err("Reload the driver after installing a supported module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007621 goto err_sw_init;
7622 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007623 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007624 goto err_sw_init;
7625 }
7626
Alexander Duyck99d74482012-05-09 08:09:25 +00007627#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00007628 /* SR-IOV not supported on the 82598 */
7629 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7630 goto skip_sriov;
7631 /* Mailbox */
7632 ixgbe_init_mbx_params_pf(hw);
7633 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
7634 ixgbe_enable_sriov(adapter);
Donald Dutile43dc4e02012-12-11 08:26:48 +00007635 pci_sriov_set_totalvfs(pdev, 63);
Greg Rose60a1a682012-12-11 08:26:33 +00007636skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007637
Alexander Duyck99d74482012-05-09 08:09:25 +00007638#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00007639 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007640 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007641 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007642 NETIF_F_HW_VLAN_CTAG_TX |
7643 NETIF_F_HW_VLAN_CTAG_RX |
7644 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00007645 NETIF_F_TSO |
7646 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007647 NETIF_F_RXHASH |
7648 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007649
Don Skidmore082757a2011-07-21 05:55:00 +00007650 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007651
Don Skidmore58be7662011-04-12 09:42:11 +00007652 switch (adapter->hw.mac.type) {
7653 case ixgbe_mac_82599EB:
7654 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007655 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007656 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7657 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007658 break;
7659 default:
7660 break;
7661 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007662
Ben Greear3f2d1c02012-03-08 08:28:41 +00007663 netdev->hw_features |= NETIF_F_RXALL;
7664
Jeff Kirsherad31c402008-06-05 04:05:30 -07007665 netdev->vlan_features |= NETIF_F_TSO;
7666 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007667 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007668 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007669 netdev->vlan_features |= NETIF_F_SG;
7670
Jiri Pirko01789342011-08-16 06:29:00 +00007671 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00007672 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00007673
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007674#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007675 netdev->dcbnl_ops = &dcbnl_ops;
7676#endif
7677
Yi Zoueacd73f2009-05-13 13:11:06 +00007678#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007679 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007680 unsigned int fcoe_l;
7681
Yi Zoueacd73f2009-05-13 13:11:06 +00007682 if (hw->mac.ops.get_device_caps) {
7683 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007684 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7685 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007686 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007687
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007688
7689 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
7690 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007691
Alexander Duycka58915c2012-05-25 06:38:18 +00007692 netdev->features |= NETIF_F_FSO |
7693 NETIF_F_FCOE_CRC;
7694
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007695 netdev->vlan_features |= NETIF_F_FSO |
7696 NETIF_F_FCOE_CRC |
7697 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00007698 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007699#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007700 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007701 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007702 netdev->vlan_features |= NETIF_F_HIGHDMA;
7703 }
Auke Kok9a799d72007-09-15 14:07:45 -07007704
Don Skidmore082757a2011-07-21 05:55:00 +00007705 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7706 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007707 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007708 netdev->features |= NETIF_F_LRO;
7709
Auke Kok9a799d72007-09-15 14:07:45 -07007710 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007711 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007712 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007713 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007714 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007715 }
7716
7717 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007718
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007719 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007720 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007721 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007722 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007723 }
7724
Alexander Duyck70864002011-04-27 09:13:56 +00007725 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00007726 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007727
Alexander Duyck70864002011-04-27 09:13:56 +00007728 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7729 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007730
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007731 err = ixgbe_init_interrupt_scheme(adapter);
7732 if (err)
7733 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007734
Jacob Keller8e2813f2012-04-21 06:05:40 +00007735 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007736 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007737 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00007738 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00007739 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00007740 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007741 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007742
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007743 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7744
Emil Tantilov15e52092011-09-29 05:01:29 +00007745 /* save off EEPROM version number */
7746 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7747 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7748
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007749 /* pick up the PCI bus settings for reporting later */
7750 hw->mac.ops.get_bus_info(hw);
Jacob Kellere027d1a2013-07-31 06:53:31 +00007751 if (ixgbe_pcie_from_parent(hw))
Jacob Kellerb8e82002013-04-09 07:20:09 +00007752 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007753
Auke Kok9a799d72007-09-15 14:07:45 -07007754 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007755 e_dev_info("(PCI Express:%s:%s) %pM\n",
Jacob Kellere8710a52013-02-15 09:18:10 +00007756 (hw->bus.speed == ixgbe_bus_speed_8000 ? "8.0GT/s" :
7757 hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
Don Skidmore67163442011-04-26 08:00:00 +00007758 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007759 "Unknown"),
7760 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7761 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7762 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7763 "Unknown"),
7764 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007765
7766 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7767 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007768 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007769 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007770 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007771 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007772 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007773 else
Don Skidmore289700db2010-12-03 03:32:58 +00007774 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7775 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007776
Jacob Kellere027d1a2013-07-31 06:53:31 +00007777 /* calculate the expected PCIe bandwidth required for optimal
7778 * performance. Note that some older parts will never have enough
7779 * bandwidth due to being older generation PCIe parts. We clamp these
7780 * parts to ensure no warning is displayed if it can't be fixed.
7781 */
7782 switch (hw->mac.type) {
7783 case ixgbe_mac_82598EB:
7784 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
7785 break;
7786 default:
7787 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
7788 break;
Auke Kok0c254d82008-02-11 09:25:56 -08007789 }
Jacob Kellere027d1a2013-07-31 06:53:31 +00007790 ixgbe_check_minimum_link(adapter, expected_gts);
Auke Kok0c254d82008-02-11 09:25:56 -08007791
Auke Kok9a799d72007-09-15 14:07:45 -07007792 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007793 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007794 if (err == IXGBE_ERR_EEPROM_VERSION) {
7795 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007796 e_dev_warn("This device is a pre-production adapter/LOM. "
7797 "Please be aware there may be issues associated "
7798 "with your hardware. If you are experiencing "
7799 "problems please contact your Intel or hardware "
7800 "representative who provided you with this "
7801 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007802 }
Auke Kok9a799d72007-09-15 14:07:45 -07007803 strcpy(netdev->name, "eth%d");
7804 err = register_netdev(netdev);
7805 if (err)
7806 goto err_register;
7807
Emil Tantilovec74a472012-09-20 03:33:56 +00007808 /* power down the optics for 82599 SFP+ fiber */
7809 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007810 hw->mac.ops.disable_tx_laser(hw);
7811
Jesse Brandeburg54386462009-04-17 20:44:27 +00007812 /* carrier off reporting is important to ethtool even BEFORE open */
7813 netif_carrier_off(netdev);
7814
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007815#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007816 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007817 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007818 ixgbe_setup_dca(adapter);
7819 }
7820#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007821 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007822 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007823 for (i = 0; i < adapter->num_vfs; i++)
7824 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7825 }
7826
Jacob Keller2466dd92011-09-08 03:50:54 +00007827 /* firmware requires driver version to be 0xFFFFFFFF
7828 * since os does not support feature
7829 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007830 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007831 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7832 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007833
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007834 /* add san mac addr to netdev */
7835 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007836
Neerav Parikhea818752012-01-04 20:23:40 +00007837 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007838 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007839
Don Skidmore12109822012-05-04 06:07:08 +00007840#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007841 if (ixgbe_sysfs_init(adapter))
7842 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00007843#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007844
Catherine Sullivan00949162012-08-10 01:59:10 +00007845 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00007846
Don Skidmore0b2679d2013-02-21 03:00:04 +00007847 /* Need link setup for MNG FW, else wait for IXGBE_UP */
7848 if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
7849 hw->mac.ops.setup_link(hw,
7850 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
7851 true);
7852
Auke Kok9a799d72007-09-15 14:07:45 -07007853 return 0;
7854
7855err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007856 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007857 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007858err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00007859 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007860 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007861 iounmap(hw->hw_addr);
7862err_ioremap:
7863 free_netdev(netdev);
7864err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007865 pci_release_selected_regions(pdev,
7866 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007867err_pci_reg:
7868err_dma:
7869 pci_disable_device(pdev);
7870 return err;
7871}
7872
7873/**
7874 * ixgbe_remove - Device Removal Routine
7875 * @pdev: PCI device information struct
7876 *
7877 * ixgbe_remove is called by the PCI subsystem to alert the driver
7878 * that it should release a PCI device. The could be caused by a
7879 * Hot-Plug event, or because the driver is going to be removed from
7880 * memory.
7881 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007882static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07007883{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007884 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7885 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007886
Catherine Sullivan00949162012-08-10 01:59:10 +00007887 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00007888
Auke Kok9a799d72007-09-15 14:07:45 -07007889 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007890 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007891
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007892
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007893#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007894 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7895 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7896 dca_remove_requester(&pdev->dev);
7897 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7898 }
7899
7900#endif
Don Skidmore12109822012-05-04 06:07:08 +00007901#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007902 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00007903#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007904
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007905 /* remove the added san mac */
7906 ixgbe_del_sanmac_netdev(netdev);
7907
Donald Skidmorec4900be2008-11-20 21:11:42 -08007908 if (netdev->reg_state == NETREG_REGISTERED)
7909 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007910
Greg Roseda36b642012-12-11 08:26:43 +00007911#ifdef CONFIG_PCI_IOV
7912 /*
7913 * Only disable SR-IOV on unload if the user specified the now
7914 * deprecated max_vfs module parameter.
7915 */
7916 if (max_vfs)
7917 ixgbe_disable_sriov(adapter);
7918#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00007919 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007920
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007921 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007922
Alexander Duyck2b1588c2012-03-17 02:39:16 +00007923#ifdef CONFIG_DCB
7924 kfree(adapter->ixgbe_ieee_pfc);
7925 kfree(adapter->ixgbe_ieee_ets);
7926
7927#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007928 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007929 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007930 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007931
Emil Tantilov849c4542010-06-03 16:53:41 +00007932 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007933
Auke Kok9a799d72007-09-15 14:07:45 -07007934 free_netdev(netdev);
7935
Frans Pop19d5afd2009-10-02 10:04:12 -07007936 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007937
Auke Kok9a799d72007-09-15 14:07:45 -07007938 pci_disable_device(pdev);
7939}
7940
7941/**
7942 * ixgbe_io_error_detected - called when PCI error is detected
7943 * @pdev: Pointer to PCI device
7944 * @state: The current pci connection state
7945 *
7946 * This function is called after a PCI bus error affecting
7947 * this device has been detected.
7948 */
7949static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007950 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007951{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007952 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7953 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007954
Greg Rose83c61fa2011-09-07 05:59:35 +00007955#ifdef CONFIG_PCI_IOV
7956 struct pci_dev *bdev, *vfdev;
7957 u32 dw0, dw1, dw2, dw3;
7958 int vf, pos;
7959 u16 req_id, pf_func;
7960
7961 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
7962 adapter->num_vfs == 0)
7963 goto skip_bad_vf_detection;
7964
7965 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08007966 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00007967 bdev = bdev->bus->self;
7968
7969 if (!bdev)
7970 goto skip_bad_vf_detection;
7971
7972 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
7973 if (!pos)
7974 goto skip_bad_vf_detection;
7975
7976 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
7977 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
7978 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
7979 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
7980
7981 req_id = dw1 >> 16;
7982 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
7983 if (!(req_id & 0x0080))
7984 goto skip_bad_vf_detection;
7985
7986 pf_func = req_id & 0x01;
7987 if ((pf_func & 1) == (pdev->devfn & 1)) {
7988 unsigned int device_id;
7989
7990 vf = (req_id & 0x7F) >> 1;
7991 e_dev_err("VF %d has caused a PCIe error\n", vf);
7992 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
7993 "%8.8x\tdw3: %8.8x\n",
7994 dw0, dw1, dw2, dw3);
7995 switch (adapter->hw.mac.type) {
7996 case ixgbe_mac_82599EB:
7997 device_id = IXGBE_82599_VF_DEVICE_ID;
7998 break;
7999 case ixgbe_mac_X540:
8000 device_id = IXGBE_X540_VF_DEVICE_ID;
8001 break;
8002 default:
8003 device_id = 0;
8004 break;
8005 }
8006
8007 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00008008 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00008009 while (vfdev) {
8010 if (vfdev->devfn == (req_id & 0xFF))
8011 break;
Jon Mason36e90312012-07-19 21:02:09 +00008012 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00008013 device_id, vfdev);
8014 }
8015 /*
8016 * There's a slim chance the VF could have been hot plugged,
8017 * so if it is no longer present we don't need to issue the
8018 * VFLR. Just clean up the AER in that case.
8019 */
8020 if (vfdev) {
8021 e_dev_err("Issuing VFLR to VF %d\n", vf);
8022 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00008023 /* Free device reference count */
8024 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00008025 }
8026
8027 pci_cleanup_aer_uncorrect_error_status(pdev);
8028 }
8029
8030 /*
8031 * Even though the error may have occurred on the other port
8032 * we still need to increment the vf error reference count for
8033 * both ports because the I/O resume function will be called
8034 * for both of them.
8035 */
8036 adapter->vferr_refcount++;
8037
8038 return PCI_ERS_RESULT_RECOVERED;
8039
8040skip_bad_vf_detection:
8041#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07008042 netif_device_detach(netdev);
8043
Breno Leitao3044b8d2009-05-06 10:44:26 +00008044 if (state == pci_channel_io_perm_failure)
8045 return PCI_ERS_RESULT_DISCONNECT;
8046
Auke Kok9a799d72007-09-15 14:07:45 -07008047 if (netif_running(netdev))
8048 ixgbe_down(adapter);
8049 pci_disable_device(pdev);
8050
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008051 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008052 return PCI_ERS_RESULT_NEED_RESET;
8053}
8054
8055/**
8056 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8057 * @pdev: Pointer to PCI device
8058 *
8059 * Restart the card from scratch, as if from a cold-boot.
8060 */
8061static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8062{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008063 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008064 pci_ers_result_t result;
8065 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008066
gouji-new9ce77662009-05-06 10:44:45 +00008067 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008068 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008069 result = PCI_ERS_RESULT_DISCONNECT;
8070 } else {
8071 pci_set_master(pdev);
8072 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008073 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008074
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008075 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008076
8077 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008078 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008079 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008080 }
Auke Kok9a799d72007-09-15 14:07:45 -07008081
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008082 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8083 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008084 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8085 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008086 /* non-fatal, continue */
8087 }
Auke Kok9a799d72007-09-15 14:07:45 -07008088
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008089 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008090}
8091
8092/**
8093 * ixgbe_io_resume - called when traffic can start flowing again.
8094 * @pdev: Pointer to PCI device
8095 *
8096 * This callback is called when the error recovery driver tells us that
8097 * its OK to resume normal operation.
8098 */
8099static void ixgbe_io_resume(struct pci_dev *pdev)
8100{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008101 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8102 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008103
Greg Rose83c61fa2011-09-07 05:59:35 +00008104#ifdef CONFIG_PCI_IOV
8105 if (adapter->vferr_refcount) {
8106 e_info(drv, "Resuming after VF err\n");
8107 adapter->vferr_refcount--;
8108 return;
8109 }
8110
8111#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008112 if (netif_running(netdev))
8113 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008114
8115 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008116}
8117
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07008118static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07008119 .error_detected = ixgbe_io_error_detected,
8120 .slot_reset = ixgbe_io_slot_reset,
8121 .resume = ixgbe_io_resume,
8122};
8123
8124static struct pci_driver ixgbe_driver = {
8125 .name = ixgbe_driver_name,
8126 .id_table = ixgbe_pci_tbl,
8127 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008128 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07008129#ifdef CONFIG_PM
8130 .suspend = ixgbe_suspend,
8131 .resume = ixgbe_resume,
8132#endif
8133 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00008134 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07008135 .err_handler = &ixgbe_err_handler
8136};
8137
8138/**
8139 * ixgbe_init_module - Driver Registration Routine
8140 *
8141 * ixgbe_init_module is the first routine called when the driver is
8142 * loaded. All it does is register with the PCI subsystem.
8143 **/
8144static int __init ixgbe_init_module(void)
8145{
8146 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008147 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008148 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008149
Catherine Sullivan00949162012-08-10 01:59:10 +00008150 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00008151
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008152 ret = pci_register_driver(&ixgbe_driver);
8153 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008154 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008155 return ret;
8156 }
8157
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008158#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008159 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008160#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008161
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008162 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07008163}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008164
Auke Kok9a799d72007-09-15 14:07:45 -07008165module_init(ixgbe_init_module);
8166
8167/**
8168 * ixgbe_exit_module - Driver Exit Cleanup Routine
8169 *
8170 * ixgbe_exit_module is called just before the driver is removed
8171 * from memory.
8172 **/
8173static void __exit ixgbe_exit_module(void)
8174{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008175#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008176 dca_unregister_notify(&dca_notifier);
8177#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008178 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00008179
Catherine Sullivan00949162012-08-10 01:59:10 +00008180 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00008181
Eric Dumazet1a515022010-11-16 19:26:42 -08008182 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008183}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008184
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008185#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008186static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008187 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008188{
8189 int ret_val;
8190
8191 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008192 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008193
8194 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8195}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008196
Alexander Duyckb4533682009-03-31 21:32:42 +00008197#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008198
Auke Kok9a799d72007-09-15 14:07:45 -07008199module_exit(ixgbe_exit_module);
8200
8201/* ixgbe_main.c */