blob: 92d9922cfcc7acb05a1e47941a227ef3f034f968 [file] [log] [blame]
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01001/*
2 * TI DaVinci GPIO Support
3 *
David Brownelldce11152008-09-07 23:41:04 -07004 * Copyright (c) 2006-2007 David Brownell
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01005 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
Russell King2f8163b2011-07-26 10:53:52 +010012#include <linux/gpio.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010013#include <linux/errno.h>
14#include <linux/kernel.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010015#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
KV Sujith118150f2013-08-18 10:48:58 +053018#include <linux/irq.h>
Lad, Prabhakar9211ff32013-11-21 23:45:27 +053019#include <linux/irqdomain.h>
KV Sujith118150f2013-08-18 10:48:58 +053020#include <linux/platform_device.h>
21#include <linux/platform_data/gpio-davinci.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010022
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040023struct davinci_gpio_regs {
24 u32 dir;
25 u32 out_data;
26 u32 set_data;
27 u32 clr_data;
28 u32 in_data;
29 u32 set_rising;
30 u32 clr_rising;
31 u32 set_falling;
32 u32 clr_falling;
33 u32 intstat;
34};
35
Philip Avinash131a10a2013-08-18 10:48:57 +053036#define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
37
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040038#define chip2controller(chip) \
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040039 container_of(chip, struct davinci_gpio_controller, chip)
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040040
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040041static void __iomem *gpio_base;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010042
KV Sujith118150f2013-08-18 10:48:58 +053043static struct davinci_gpio_regs __iomem *gpio2regs(unsigned gpio)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010044{
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040045 void __iomem *ptr;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040046
47 if (gpio < 32 * 1)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040048 ptr = gpio_base + 0x10;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040049 else if (gpio < 32 * 2)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040050 ptr = gpio_base + 0x38;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040051 else if (gpio < 32 * 3)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040052 ptr = gpio_base + 0x60;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040053 else if (gpio < 32 * 4)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040054 ptr = gpio_base + 0x88;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040055 else if (gpio < 32 * 5)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040056 ptr = gpio_base + 0xb0;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040057 else
58 ptr = NULL;
59 return ptr;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010060}
61
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040062static inline struct davinci_gpio_regs __iomem *irq2regs(int irq)
Kevin Hilman21ce8732010-02-25 16:49:56 -080063{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040064 struct davinci_gpio_regs __iomem *g;
Kevin Hilman21ce8732010-02-25 16:49:56 -080065
Thomas Gleixner6845664a2011-03-24 13:25:22 +010066 g = (__force struct davinci_gpio_regs __iomem *)irq_get_chip_data(irq);
Kevin Hilman21ce8732010-02-25 16:49:56 -080067
68 return g;
69}
70
KV Sujith118150f2013-08-18 10:48:58 +053071static int davinci_gpio_irq_setup(struct platform_device *pdev);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010072
73/*--------------------------------------------------------------------------*/
74
Cyril Chemparathy5b3a05c2010-05-01 18:38:27 -040075/* board setup code *MUST* setup pinmux and enable the GPIO clock. */
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040076static inline int __davinci_direction(struct gpio_chip *chip,
77 unsigned offset, bool out, int value)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010078{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040079 struct davinci_gpio_controller *d = chip2controller(chip);
80 struct davinci_gpio_regs __iomem *g = d->regs;
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040081 unsigned long flags;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010082 u32 temp;
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040083 u32 mask = 1 << offset;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010084
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040085 spin_lock_irqsave(&d->lock, flags);
Lad, Prabhakar388291c2013-12-11 23:22:07 +053086 temp = readl_relaxed(&g->dir);
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040087 if (out) {
88 temp &= ~mask;
Lad, Prabhakar388291c2013-12-11 23:22:07 +053089 writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040090 } else {
91 temp |= mask;
92 }
Lad, Prabhakar388291c2013-12-11 23:22:07 +053093 writel_relaxed(temp, &g->dir);
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040094 spin_unlock_irqrestore(&d->lock, flags);
David Brownelldce11152008-09-07 23:41:04 -070095
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010096 return 0;
97}
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010098
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040099static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
100{
101 return __davinci_direction(chip, offset, false, 0);
102}
103
104static int
105davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
106{
107 return __davinci_direction(chip, offset, true, value);
108}
109
David Brownelldce11152008-09-07 23:41:04 -0700110/*
111 * Read the pin's value (works even if it's set up as output);
112 * returns zero/nonzero.
113 *
114 * Note that changes are synched to the GPIO clock, so reading values back
115 * right after you've set them may give old values.
116 */
117static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100118{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400119 struct davinci_gpio_controller *d = chip2controller(chip);
120 struct davinci_gpio_regs __iomem *g = d->regs;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100121
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530122 return (1 << offset) & readl_relaxed(&g->in_data);
David Brownelldce11152008-09-07 23:41:04 -0700123}
124
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100125/*
David Brownelldce11152008-09-07 23:41:04 -0700126 * Assuming the pin is muxed as a gpio output, set its output value.
127 */
128static void
129davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
130{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400131 struct davinci_gpio_controller *d = chip2controller(chip);
132 struct davinci_gpio_regs __iomem *g = d->regs;
David Brownelldce11152008-09-07 23:41:04 -0700133
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530134 writel_relaxed((1 << offset), value ? &g->set_data : &g->clr_data);
David Brownelldce11152008-09-07 23:41:04 -0700135}
136
KV Sujith118150f2013-08-18 10:48:58 +0530137static int davinci_gpio_probe(struct platform_device *pdev)
David Brownelldce11152008-09-07 23:41:04 -0700138{
139 int i, base;
Mark A. Greera9949552009-04-15 12:40:35 -0700140 unsigned ngpio;
KV Sujith118150f2013-08-18 10:48:58 +0530141 struct davinci_gpio_controller *chips;
142 struct davinci_gpio_platform_data *pdata;
143 struct davinci_gpio_regs __iomem *regs;
144 struct device *dev = &pdev->dev;
145 struct resource *res;
David Brownelldce11152008-09-07 23:41:04 -0700146
KV Sujith118150f2013-08-18 10:48:58 +0530147 pdata = dev->platform_data;
148 if (!pdata) {
149 dev_err(dev, "No platform data found\n");
150 return -EINVAL;
151 }
Cyril Chemparathy686b6342010-05-01 18:37:54 -0400152
Mark A. Greera9949552009-04-15 12:40:35 -0700153 /*
154 * The gpio banks conceptually expose a segmented bitmap,
David Brownell474dad52008-12-07 11:46:23 -0800155 * and "ngpio" is one more than the largest zero-based
156 * bit index that's valid.
157 */
KV Sujith118150f2013-08-18 10:48:58 +0530158 ngpio = pdata->ngpio;
Mark A. Greera9949552009-04-15 12:40:35 -0700159 if (ngpio == 0) {
KV Sujith118150f2013-08-18 10:48:58 +0530160 dev_err(dev, "How many GPIOs?\n");
David Brownell474dad52008-12-07 11:46:23 -0800161 return -EINVAL;
162 }
163
Grygorii Strashkoc21d5002013-11-21 17:34:35 +0200164 if (WARN_ON(ARCH_NR_GPIOS < ngpio))
165 ngpio = ARCH_NR_GPIOS;
David Brownell474dad52008-12-07 11:46:23 -0800166
KV Sujith118150f2013-08-18 10:48:58 +0530167 chips = devm_kzalloc(dev,
168 ngpio * sizeof(struct davinci_gpio_controller),
169 GFP_KERNEL);
170 if (!chips) {
171 dev_err(dev, "Memory allocation failed\n");
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400172 return -ENOMEM;
KV Sujith118150f2013-08-18 10:48:58 +0530173 }
174
175 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
176 if (!res) {
177 dev_err(dev, "Invalid memory resource\n");
178 return -EBUSY;
179 }
180
181 gpio_base = devm_ioremap_resource(dev, res);
182 if (IS_ERR(gpio_base))
183 return PTR_ERR(gpio_base);
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400184
David Brownell474dad52008-12-07 11:46:23 -0800185 for (i = 0, base = 0; base < ngpio; i++, base += 32) {
David Brownelldce11152008-09-07 23:41:04 -0700186 chips[i].chip.label = "DaVinci";
187
188 chips[i].chip.direction_input = davinci_direction_in;
189 chips[i].chip.get = davinci_gpio_get;
190 chips[i].chip.direction_output = davinci_direction_out;
191 chips[i].chip.set = davinci_gpio_set;
192
193 chips[i].chip.base = base;
David Brownell474dad52008-12-07 11:46:23 -0800194 chips[i].chip.ngpio = ngpio - base;
David Brownelldce11152008-09-07 23:41:04 -0700195 if (chips[i].chip.ngpio > 32)
196 chips[i].chip.ngpio = 32;
197
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -0400198 spin_lock_init(&chips[i].lock);
199
Cyril Chemparathyc12f4152010-05-01 18:37:53 -0400200 regs = gpio2regs(base);
201 chips[i].regs = regs;
202 chips[i].set_data = &regs->set_data;
203 chips[i].clr_data = &regs->clr_data;
204 chips[i].in_data = &regs->in_data;
David Brownelldce11152008-09-07 23:41:04 -0700205
206 gpiochip_add(&chips[i].chip);
207 }
208
KV Sujith118150f2013-08-18 10:48:58 +0530209 platform_set_drvdata(pdev, chips);
210 davinci_gpio_irq_setup(pdev);
David Brownelldce11152008-09-07 23:41:04 -0700211 return 0;
212}
David Brownelldce11152008-09-07 23:41:04 -0700213
214/*--------------------------------------------------------------------------*/
215/*
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100216 * We expect irqs will normally be set up as input pins, but they can also be
217 * used as output pins ... which is convenient for testing.
218 *
David Brownell474dad52008-12-07 11:46:23 -0800219 * NOTE: The first few GPIOs also have direct INTC hookups in addition
David Brownell7a360712009-06-25 17:01:31 -0700220 * to their GPIOBNK0 irq, with a bit less overhead.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100221 *
David Brownell474dad52008-12-07 11:46:23 -0800222 * All those INTC hookups (direct, plus several IRQ banks) can also
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100223 * serve as EDMA event triggers.
224 */
225
Lennert Buytenhek23265442010-11-29 10:27:27 +0100226static void gpio_irq_disable(struct irq_data *d)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100227{
Lennert Buytenhek23265442010-11-29 10:27:27 +0100228 struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100229 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100230
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530231 writel_relaxed(mask, &g->clr_falling);
232 writel_relaxed(mask, &g->clr_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100233}
234
Lennert Buytenhek23265442010-11-29 10:27:27 +0100235static void gpio_irq_enable(struct irq_data *d)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100236{
Lennert Buytenhek23265442010-11-29 10:27:27 +0100237 struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100238 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100239 unsigned status = irqd_get_trigger_type(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100240
David Brownelldf4aab42009-05-04 13:14:27 -0700241 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
242 if (!status)
243 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
244
245 if (status & IRQ_TYPE_EDGE_FALLING)
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530246 writel_relaxed(mask, &g->set_falling);
David Brownelldf4aab42009-05-04 13:14:27 -0700247 if (status & IRQ_TYPE_EDGE_RISING)
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530248 writel_relaxed(mask, &g->set_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100249}
250
Lennert Buytenhek23265442010-11-29 10:27:27 +0100251static int gpio_irq_type(struct irq_data *d, unsigned trigger)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100252{
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100253 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
254 return -EINVAL;
255
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100256 return 0;
257}
258
259static struct irq_chip gpio_irqchip = {
260 .name = "GPIO",
Lennert Buytenhek23265442010-11-29 10:27:27 +0100261 .irq_enable = gpio_irq_enable,
262 .irq_disable = gpio_irq_disable,
263 .irq_set_type = gpio_irq_type,
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100264 .flags = IRQCHIP_SET_TYPE_MASKED,
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100265};
266
267static void
268gpio_irq_handler(unsigned irq, struct irq_desc *desc)
269{
Thomas Gleixner74164012011-06-06 11:51:43 +0200270 struct davinci_gpio_regs __iomem *g;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100271 u32 mask = 0xffff;
Ido Yarivf299bb92011-07-12 00:03:11 +0300272 struct davinci_gpio_controller *d;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100273
Ido Yarivf299bb92011-07-12 00:03:11 +0300274 d = (struct davinci_gpio_controller *)irq_desc_get_handler_data(desc);
275 g = (struct davinci_gpio_regs __iomem *)d->regs;
Thomas Gleixner74164012011-06-06 11:51:43 +0200276
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100277 /* we only care about one bank */
278 if (irq & 1)
279 mask <<= 16;
280
281 /* temporarily mask (level sensitive) parent IRQ */
Lennert Buytenhek23265442010-11-29 10:27:27 +0100282 desc->irq_data.chip->irq_mask(&desc->irq_data);
283 desc->irq_data.chip->irq_ack(&desc->irq_data);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100284 while (1) {
285 u32 status;
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530286 int bit;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100287
288 /* ack any irqs */
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530289 status = readl_relaxed(&g->intstat) & mask;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100290 if (!status)
291 break;
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530292 writel_relaxed(status, &g->intstat);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100293
294 /* now demux them to the right lowlevel handler */
Ido Yarivf299bb92011-07-12 00:03:11 +0300295
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100296 while (status) {
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530297 bit = __ffs(status);
298 status &= ~BIT(bit);
299 generic_handle_irq(
300 irq_find_mapping(d->irq_domain,
301 d->chip.base + bit));
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100302 }
303 }
Lennert Buytenhek23265442010-11-29 10:27:27 +0100304 desc->irq_data.chip->irq_unmask(&desc->irq_data);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100305 /* now it may re-trigger */
306}
307
David Brownell7a360712009-06-25 17:01:31 -0700308static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
309{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400310 struct davinci_gpio_controller *d = chip2controller(chip);
David Brownell7a360712009-06-25 17:01:31 -0700311
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530312 return irq_create_mapping(d->irq_domain, d->chip.base + offset);
David Brownell7a360712009-06-25 17:01:31 -0700313}
314
315static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
316{
KV Sujith118150f2013-08-18 10:48:58 +0530317 struct davinci_gpio_controller *d = chip2controller(chip);
David Brownell7a360712009-06-25 17:01:31 -0700318
Philip Avinash131a10a2013-08-18 10:48:57 +0530319 /*
320 * NOTE: we assume for now that only irqs in the first gpio_chip
David Brownell7a360712009-06-25 17:01:31 -0700321 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
322 */
Lad, Prabhakar34af1ab2013-11-08 12:15:55 +0530323 if (offset < d->gpio_unbanked)
KV Sujith118150f2013-08-18 10:48:58 +0530324 return d->gpio_irq + offset;
David Brownell7a360712009-06-25 17:01:31 -0700325 else
326 return -ENODEV;
327}
328
Sekhar Noriab2dde92012-03-11 18:16:11 +0530329static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
David Brownell7a360712009-06-25 17:01:31 -0700330{
Sekhar Noriab2dde92012-03-11 18:16:11 +0530331 struct davinci_gpio_controller *d;
332 struct davinci_gpio_regs __iomem *g;
Sekhar Noriab2dde92012-03-11 18:16:11 +0530333 u32 mask;
334
335 d = (struct davinci_gpio_controller *)data->handler_data;
336 g = (struct davinci_gpio_regs __iomem *)d->regs;
KV Sujith118150f2013-08-18 10:48:58 +0530337 mask = __gpio_mask(data->irq - d->gpio_irq);
David Brownell7a360712009-06-25 17:01:31 -0700338
339 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
340 return -EINVAL;
341
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530342 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
David Brownell7a360712009-06-25 17:01:31 -0700343 ? &g->set_falling : &g->clr_falling);
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530344 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
David Brownell7a360712009-06-25 17:01:31 -0700345 ? &g->set_rising : &g->clr_rising);
346
347 return 0;
348}
349
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530350static int
351davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
352 irq_hw_number_t hw)
353{
354 struct davinci_gpio_regs __iomem *g = gpio2regs(hw);
355
356 irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
357 "davinci_gpio");
358 irq_set_irq_type(irq, IRQ_TYPE_NONE);
359 irq_set_chip_data(irq, (__force void *)g);
360 irq_set_handler_data(irq, (void *)__gpio_mask(hw));
361 set_irq_flags(irq, IRQF_VALID);
362
363 return 0;
364}
365
366static const struct irq_domain_ops davinci_gpio_irq_ops = {
367 .map = davinci_gpio_irq_map,
368 .xlate = irq_domain_xlate_onetwocell,
369};
370
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100371/*
David Brownell474dad52008-12-07 11:46:23 -0800372 * NOTE: for suspend/resume, probably best to make a platform_device with
373 * suspend_late/resume_resume calls hooking into results of the set_wake()
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100374 * calls ... so if no gpios are wakeup events the clock can be disabled,
375 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
David Brownell474dad52008-12-07 11:46:23 -0800376 * (dm6446) can be set appropriately for GPIOV33 pins.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100377 */
378
KV Sujith118150f2013-08-18 10:48:58 +0530379static int davinci_gpio_irq_setup(struct platform_device *pdev)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100380{
381 unsigned gpio, irq, bank;
382 struct clk *clk;
David Brownell474dad52008-12-07 11:46:23 -0800383 u32 binten = 0;
Mark A. Greera9949552009-04-15 12:40:35 -0700384 unsigned ngpio, bank_irq;
KV Sujith118150f2013-08-18 10:48:58 +0530385 struct device *dev = &pdev->dev;
386 struct resource *res;
387 struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
388 struct davinci_gpio_platform_data *pdata = dev->platform_data;
389 struct davinci_gpio_regs __iomem *g;
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530390 struct irq_domain *irq_domain;
David Brownell474dad52008-12-07 11:46:23 -0800391
KV Sujith118150f2013-08-18 10:48:58 +0530392 ngpio = pdata->ngpio;
393 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
394 if (!res) {
395 dev_err(dev, "Invalid IRQ resource\n");
396 return -EBUSY;
David Brownell474dad52008-12-07 11:46:23 -0800397 }
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100398
KV Sujith118150f2013-08-18 10:48:58 +0530399 bank_irq = res->start;
400
401 if (!bank_irq) {
402 dev_err(dev, "Invalid IRQ resource\n");
403 return -ENODEV;
404 }
405
406 clk = devm_clk_get(dev, "gpio");
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100407 if (IS_ERR(clk)) {
408 printk(KERN_ERR "Error %ld getting gpio clock?\n",
409 PTR_ERR(clk));
David Brownell474dad52008-12-07 11:46:23 -0800410 return PTR_ERR(clk);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100411 }
Murali Karicherice6b6582012-08-30 14:03:57 -0400412 clk_prepare_enable(clk);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100413
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530414 irq = irq_alloc_descs(-1, 0, ngpio, 0);
415 if (irq < 0) {
416 dev_err(dev, "Couldn't allocate IRQ numbers\n");
417 return irq;
418 }
419
420 irq_domain = irq_domain_add_legacy(NULL, ngpio, irq, 0,
421 &davinci_gpio_irq_ops,
422 chips);
423 if (!irq_domain) {
424 dev_err(dev, "Couldn't register an IRQ domain\n");
425 return -ENODEV;
426 }
427
Philip Avinash131a10a2013-08-18 10:48:57 +0530428 /*
429 * Arrange gpio_to_irq() support, handling either direct IRQs or
David Brownell7a360712009-06-25 17:01:31 -0700430 * banked IRQs. Having GPIOs in the first GPIO bank use direct
431 * IRQs, while the others use banked IRQs, would need some setup
432 * tweaks to recognize hardware which can do that.
433 */
434 for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
435 chips[bank].chip.to_irq = gpio_to_irq_banked;
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530436 if (!pdata->gpio_unbanked)
437 chips[bank].irq_domain = irq_domain;
David Brownell7a360712009-06-25 17:01:31 -0700438 }
439
440 /*
441 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
442 * controller only handling trigger modes. We currently assume no
443 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
444 */
KV Sujith118150f2013-08-18 10:48:58 +0530445 if (pdata->gpio_unbanked) {
Sekhar Nori81b279d2012-03-11 18:16:12 +0530446 static struct irq_chip_type gpio_unbanked;
David Brownell7a360712009-06-25 17:01:31 -0700447
448 /* pass "bank 0" GPIO IRQs to AINTC */
449 chips[0].chip.to_irq = gpio_to_irq_unbanked;
Lad, Prabhakar34af1ab2013-11-08 12:15:55 +0530450 chips[0].gpio_irq = bank_irq;
451 chips[0].gpio_unbanked = pdata->gpio_unbanked;
David Brownell7a360712009-06-25 17:01:31 -0700452 binten = BIT(0);
453
454 /* AINTC handles mask/unmask; GPIO handles triggering */
455 irq = bank_irq;
Sekhar Nori81b279d2012-03-11 18:16:12 +0530456 gpio_unbanked = *container_of(irq_get_chip(irq),
457 struct irq_chip_type, chip);
458 gpio_unbanked.chip.name = "GPIO-AINTC";
459 gpio_unbanked.chip.irq_set_type = gpio_irq_type_unbanked;
David Brownell7a360712009-06-25 17:01:31 -0700460
461 /* default trigger: both edges */
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400462 g = gpio2regs(0);
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530463 writel_relaxed(~0, &g->set_falling);
464 writel_relaxed(~0, &g->set_rising);
David Brownell7a360712009-06-25 17:01:31 -0700465
466 /* set the direct IRQs up to use that irqchip */
KV Sujith118150f2013-08-18 10:48:58 +0530467 for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++, irq++) {
Sekhar Nori81b279d2012-03-11 18:16:12 +0530468 irq_set_chip(irq, &gpio_unbanked.chip);
Sekhar Noriab2dde92012-03-11 18:16:11 +0530469 irq_set_handler_data(irq, &chips[gpio / 32]);
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100470 irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
David Brownell7a360712009-06-25 17:01:31 -0700471 }
472
473 goto done;
474 }
475
476 /*
477 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
478 * then chain through our own handler.
479 */
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530480 for (gpio = 0, bank = 0; gpio < ngpio; bank++, bank_irq++, gpio += 16) {
David Brownell7a360712009-06-25 17:01:31 -0700481 /* disabled by default, enabled only as needed */
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400482 g = gpio2regs(gpio);
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530483 writel_relaxed(~0, &g->clr_falling);
484 writel_relaxed(~0, &g->clr_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100485
486 /* set up all irqs in this bank */
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100487 irq_set_chained_handler(bank_irq, gpio_irq_handler);
Ido Yarivf299bb92011-07-12 00:03:11 +0300488
489 /*
490 * Each chip handles 32 gpios, and each irq bank consists of 16
491 * gpio irqs. Pass the irq bank's corresponding controller to
492 * the chained irq handler.
493 */
494 irq_set_handler_data(bank_irq, &chips[gpio / 32]);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100495
David Brownell474dad52008-12-07 11:46:23 -0800496 binten |= BIT(bank);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100497 }
498
David Brownell7a360712009-06-25 17:01:31 -0700499done:
Philip Avinash131a10a2013-08-18 10:48:57 +0530500 /*
501 * BINTEN -- per-bank interrupt enable. genirq would also let these
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100502 * bits be set/cleared dynamically.
503 */
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530504 writel_relaxed(binten, gpio_base + BINTEN);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100505
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100506 return 0;
507}
KV Sujith118150f2013-08-18 10:48:58 +0530508
509static struct platform_driver davinci_gpio_driver = {
510 .probe = davinci_gpio_probe,
511 .driver = {
512 .name = "davinci_gpio",
513 .owner = THIS_MODULE,
514 },
515};
516
517/**
518 * GPIO driver registration needs to be done before machine_init functions
519 * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
520 */
521static int __init davinci_gpio_drv_reg(void)
522{
523 return platform_driver_register(&davinci_gpio_driver);
524}
525postcore_initcall(davinci_gpio_drv_reg);