blob: 270abf720f3ef399900b2750189d363daa45cbe0 [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Gabor Juhos6baff7f2009-01-14 20:17:06 +010019#include <linux/nl80211.h>
20#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020021#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010022#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040023#include <linux/module.h>
Sujith394cf0a2009-02-09 13:26:54 +053024#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010025
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000026static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010027 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
30 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
31 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
32 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050033 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053034 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
35 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040036 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080037 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Luis R. Rodrigueza508a6e2011-08-23 13:37:07 -070038 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053039 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +053040 { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
Sujith Manoharan0c8070f2012-09-10 09:20:39 +053041 { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010042 { 0 }
43};
44
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020045
Gabor Juhos6baff7f2009-01-14 20:17:06 +010046/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070047static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010048{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040049 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010050 u8 u8tmp;
51
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053052 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010053 *csz = (int)u8tmp;
54
55 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030056 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010057 * the bootrom has not fully initialized all PCI devices.
58 * Sometimes the cache line size register is not set
59 */
60
61 if (*csz == 0)
62 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
63}
64
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070065static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010066{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010067 struct ath_softc *sc = (struct ath_softc *) common->priv;
68 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070069
Felix Fietkaua05b5d452010-11-17 04:25:33 +010070 if (pdata) {
71 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080072 ath_err(common,
73 "%s: eeprom read failed, offset %08x is out of range\n",
74 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010075 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010076
Felix Fietkaua05b5d452010-11-17 04:25:33 +010077 *data = pdata->eeprom_data[off];
78 } else {
79 struct ath_hw *ah = (struct ath_hw *) common->ah;
80
81 common->ops->read(ah, AR5416_EEPROM_OFFSET +
82 (off << AR5416_EEPROM_S));
83
84 if (!ath9k_hw_wait(ah,
85 AR_EEPROM_STATUS_DATA,
86 AR_EEPROM_STATUS_DATA_BUSY |
87 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
88 AH_WAIT_TIMEOUT)) {
89 return false;
90 }
91
92 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
93 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010094 }
95
Gabor Juhos9dbeb912009-01-14 20:17:08 +010096 return true;
97}
98
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -080099static void ath_pci_extn_synch_enable(struct ath_common *common)
100{
101 struct ath_softc *sc = (struct ath_softc *) common->priv;
102 struct pci_dev *pdev = to_pci_dev(sc->dev);
103 u8 lnkctl;
104
105 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
106 lnkctl |= PCI_EXP_LNKCTL_ES;
107 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
108}
109
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200110/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200111static void ath_pci_aspm_init(struct ath_common *common)
112{
113 struct ath_softc *sc = (struct ath_softc *) common->priv;
114 struct ath_hw *ah = sc->sc_ah;
115 struct pci_dev *pdev = to_pci_dev(sc->dev);
116 struct pci_dev *parent;
Jiang Liu08bd1082012-07-24 17:20:25 +0800117 u16 aspm;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200118
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530119 if (!ah->is_pciexpress)
120 return;
121
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200122 parent = pdev->bus->self;
John W. Linville22c55e62011-08-24 14:08:41 -0400123 if (!parent)
124 return;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200125
Sujith Manoharan046b6802012-09-22 00:14:28 +0530126 if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) &&
127 (AR_SREV_9285(ah))) {
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200128 /* Bluetooth coexistance requires disabling ASPM. */
Jiang Liu08bd1082012-07-24 17:20:25 +0800129 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
130 PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200131
132 /*
133 * Both upstream and downstream PCIe components should
134 * have the same ASPM settings.
135 */
Jiang Liu08bd1082012-07-24 17:20:25 +0800136 pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
137 PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200138
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530139 ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200140 return;
141 }
142
Jiang Liu08bd1082012-07-24 17:20:25 +0800143 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &aspm);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200144 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
145 ah->aspm_enabled = true;
146 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200147 ath9k_hw_configpcipowersave(ah, false);
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530148 ath_info(common, "ASPM enabled: 0x%x\n", aspm);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200149 }
150}
151
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100152static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530153 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100154 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100155 .eeprom_read = ath_pci_eeprom_read,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800156 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200157 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100158};
159
160static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
161{
162 void __iomem *mem;
163 struct ath_softc *sc;
164 struct ieee80211_hw *hw;
165 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300166 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100167 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400168 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100169
170 if (pci_enable_device(pdev))
171 return -EIO;
172
Yang Hongyange9304382009-04-13 14:40:14 -0700173 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100174 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700175 pr_err("32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530176 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100177 }
178
Yang Hongyange9304382009-04-13 14:40:14 -0700179 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100180 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700181 pr_err("32-bit DMA consistent DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530182 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100183 }
184
185 /*
186 * Cache line size is used to size and align various
187 * structures used to communicate with the hardware.
188 */
189 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
190 if (csz == 0) {
191 /*
192 * Linux 2.4.18 (at least) writes the cache line size
193 * register as a 16-bit wide register which is wrong.
194 * We must have this setup properly for rx buffer
195 * DMA to work so force a reasonable value here if it
196 * comes up zero.
197 */
198 csz = L1_CACHE_BYTES / sizeof(u32);
199 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
200 }
201 /*
202 * The default setting of latency timer yields poor results,
203 * set it to the value used by other systems. It may be worth
204 * tweaking this setting more.
205 */
206 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
207
208 pci_set_master(pdev);
209
Jouni Malinenf0214842009-06-16 11:59:23 +0300210 /*
211 * Disable the RETRY_TIMEOUT register (0x41) to keep
212 * PCI Tx retries from interfering with C3 CPU state.
213 */
214 pci_read_config_dword(pdev, 0x40, &val);
215 if ((val & 0x0000ff00) != 0)
216 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
217
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100218 ret = pci_request_region(pdev, 0, "ath9k");
219 if (ret) {
220 dev_err(&pdev->dev, "PCI memory region reserve error\n");
221 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530222 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100223 }
224
225 mem = pci_iomap(pdev, 0, 0);
226 if (!mem) {
Joe Perches516304b2012-03-18 17:30:52 -0700227 pr_err("PCI memory map error\n") ;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100228 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530229 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100230 }
231
Felix Fietkau9ac58612011-01-24 19:23:18 +0100232 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700233 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530234 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700235 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530236 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100237 }
238
239 SET_IEEE80211_DEV(hw, &pdev->dev);
240 pci_set_drvdata(pdev, hw);
241
Felix Fietkau9ac58612011-01-24 19:23:18 +0100242 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100243 sc->hw = hw;
244 sc->dev = &pdev->dev;
245 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100246
Sujith5e4ea1f2010-01-14 10:20:57 +0530247 /* Will be cleared in ath9k_start() */
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530248 set_bit(SC_OP_INVALID, &sc->sc_flags);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100249
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700250 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700251 if (ret) {
252 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530253 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100254 }
255
256 sc->irq = pdev->irq;
257
Pavel Roskineb93e892011-07-23 03:55:39 -0400258 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530259 if (ret) {
260 dev_err(&pdev->dev, "Failed to initialize device\n");
261 goto err_init;
262 }
263
264 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700265 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
266 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100267
268 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530269
270err_init:
271 free_irq(sc->irq, sc);
272err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100273 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530274err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100275 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530276err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100277 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530278err_region:
279 /* Nothing */
280err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100281 pci_disable_device(pdev);
282 return ret;
283}
284
285static void ath_pci_remove(struct pci_dev *pdev)
286{
287 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100288 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500289 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100290
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530291 if (!is_ath9k_unloaded)
292 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530293 ath9k_deinit_device(sc);
294 free_irq(sc->irq, sc);
295 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500296
297 pci_iounmap(pdev, mem);
298 pci_disable_device(pdev);
299 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100300}
301
302#ifdef CONFIG_PM
303
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200304static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100305{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200306 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100307 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100308 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100309
Mohammed Shafi Shajakhan4a17a502012-07-10 14:57:11 +0530310 if (sc->wow_enabled)
311 return 0;
312
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530313 /* The device has to be moved to FULLSLEEP forcibly.
314 * Otherwise the chip never moved to full sleep,
315 * when no interface is up.
316 */
Rajkumar Manoharane19f15a2012-08-09 12:37:26 +0530317 ath9k_stop_btcoex(sc);
Felix Fietkauc0c11742011-11-16 13:08:41 +0100318 ath9k_hw_disable(sc->sc_ah);
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530319 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
320
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100321 return 0;
322}
323
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200324static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100325{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200326 struct pci_dev *pdev = to_pci_dev(device);
Felix Fietkau93170512012-10-03 21:07:50 +0200327 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
328 struct ath_softc *sc = hw->priv;
329 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Jouni Malinenf0214842009-06-16 11:59:23 +0300330 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530331
Jouni Malinenf0214842009-06-16 11:59:23 +0300332 /*
333 * Suspend/Resume resets the PCI configuration space, so we have to
334 * re-disable the RETRY_TIMEOUT register (0x41) to keep
335 * PCI Tx retries from interfering with C3 CPU state
336 */
337 pci_read_config_dword(pdev, 0x40, &val);
338 if ((val & 0x0000ff00) != 0)
339 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100340
Felix Fietkau93170512012-10-03 21:07:50 +0200341 ath_pci_aspm_init(common);
342
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100343 return 0;
344}
345
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200346static const struct dev_pm_ops ath9k_pm_ops = {
347 .suspend = ath_pci_suspend,
348 .resume = ath_pci_resume,
349 .freeze = ath_pci_suspend,
350 .thaw = ath_pci_resume,
351 .poweroff = ath_pci_suspend,
352 .restore = ath_pci_resume,
353};
354
355#define ATH9K_PM_OPS (&ath9k_pm_ops)
356
357#else /* !CONFIG_PM */
358
359#define ATH9K_PM_OPS NULL
360
361#endif /* !CONFIG_PM */
362
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100363
364MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
365
366static struct pci_driver ath_pci_driver = {
367 .name = "ath9k",
368 .id_table = ath_pci_id_table,
369 .probe = ath_pci_probe,
370 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200371 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100372};
373
Sujithdb0f41f2009-02-20 15:13:26 +0530374int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100375{
376 return pci_register_driver(&ath_pci_driver);
377}
378
379void ath_pci_exit(void)
380{
381 pci_unregister_driver(&ath_pci_driver);
382}