blob: 3e898504a7c45aee654857ab946d64380a1a1d0f [file] [log] [blame]
KyongHo Cho2a965362012-05-12 05:56:09 +09001/* linux/drivers/iommu/exynos_iommu.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
12#define DEBUG
13#endif
14
15#include <linux/io.h>
16#include <linux/interrupt.h>
17#include <linux/platform_device.h>
18#include <linux/slab.h>
19#include <linux/pm_runtime.h>
20#include <linux/clk.h>
21#include <linux/err.h>
22#include <linux/mm.h>
23#include <linux/iommu.h>
24#include <linux/errno.h>
25#include <linux/list.h>
26#include <linux/memblock.h>
27#include <linux/export.h>
28
29#include <asm/cacheflush.h>
30#include <asm/pgtable.h>
31
Cho KyongHod09d78f2014-05-12 11:44:58 +053032typedef u32 sysmmu_iova_t;
33typedef u32 sysmmu_pte_t;
34
Sachin Kamatf171aba2014-08-04 10:06:28 +053035/* We do not consider super section mapping (16MB) */
KyongHo Cho2a965362012-05-12 05:56:09 +090036#define SECT_ORDER 20
37#define LPAGE_ORDER 16
38#define SPAGE_ORDER 12
39
40#define SECT_SIZE (1 << SECT_ORDER)
41#define LPAGE_SIZE (1 << LPAGE_ORDER)
42#define SPAGE_SIZE (1 << SPAGE_ORDER)
43
44#define SECT_MASK (~(SECT_SIZE - 1))
45#define LPAGE_MASK (~(LPAGE_SIZE - 1))
46#define SPAGE_MASK (~(SPAGE_SIZE - 1))
47
Cho KyongHo66a7ed82014-05-12 11:45:04 +053048#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
49 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
50#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
51#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
52#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
53 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090054#define lv1ent_section(sent) ((*(sent) & 3) == 2)
55
56#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
57#define lv2ent_small(pent) ((*(pent) & 2) == 2)
58#define lv2ent_large(pent) ((*(pent) & 3) == 1)
59
Cho KyongHod09d78f2014-05-12 11:44:58 +053060static u32 sysmmu_page_offset(sysmmu_iova_t iova, u32 size)
61{
62 return iova & (size - 1);
63}
KyongHo Cho2a965362012-05-12 05:56:09 +090064
Cho KyongHod09d78f2014-05-12 11:44:58 +053065#define section_phys(sent) (*(sent) & SECT_MASK)
66#define section_offs(iova) sysmmu_page_offset((iova), SECT_SIZE)
67#define lpage_phys(pent) (*(pent) & LPAGE_MASK)
68#define lpage_offs(iova) sysmmu_page_offset((iova), LPAGE_SIZE)
69#define spage_phys(pent) (*(pent) & SPAGE_MASK)
70#define spage_offs(iova) sysmmu_page_offset((iova), SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +090071
72#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +053073#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +090074
Cho KyongHod09d78f2014-05-12 11:44:58 +053075static u32 lv1ent_offset(sysmmu_iova_t iova)
76{
77 return iova >> SECT_ORDER;
78}
79
80static u32 lv2ent_offset(sysmmu_iova_t iova)
81{
82 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
83}
84
85#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +090086
87#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
88
89#define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
90
91#define mk_lv1ent_sect(pa) ((pa) | 2)
92#define mk_lv1ent_page(pa) ((pa) | 1)
93#define mk_lv2ent_lpage(pa) ((pa) | 1)
94#define mk_lv2ent_spage(pa) ((pa) | 2)
95
96#define CTRL_ENABLE 0x5
97#define CTRL_BLOCK 0x7
98#define CTRL_DISABLE 0x0
99
Cho KyongHoeeb51842014-05-12 11:45:03 +0530100#define CFG_LRU 0x1
101#define CFG_QOS(n) ((n & 0xF) << 7)
102#define CFG_MASK 0x0150FFFF /* Selecting bit 0-15, 20, 22 and 24 */
103#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
104#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
105#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
106
KyongHo Cho2a965362012-05-12 05:56:09 +0900107#define REG_MMU_CTRL 0x000
108#define REG_MMU_CFG 0x004
109#define REG_MMU_STATUS 0x008
110#define REG_MMU_FLUSH 0x00C
111#define REG_MMU_FLUSH_ENTRY 0x010
112#define REG_PT_BASE_ADDR 0x014
113#define REG_INT_STATUS 0x018
114#define REG_INT_CLEAR 0x01C
115
116#define REG_PAGE_FAULT_ADDR 0x024
117#define REG_AW_FAULT_ADDR 0x028
118#define REG_AR_FAULT_ADDR 0x02C
119#define REG_DEFAULT_SLAVE_ADDR 0x030
120
121#define REG_MMU_VERSION 0x034
122
Cho KyongHoeeb51842014-05-12 11:45:03 +0530123#define MMU_MAJ_VER(val) ((val) >> 7)
124#define MMU_MIN_VER(val) ((val) & 0x7F)
125#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
126
127#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
128
KyongHo Cho2a965362012-05-12 05:56:09 +0900129#define REG_PB0_SADDR 0x04C
130#define REG_PB0_EADDR 0x050
131#define REG_PB1_SADDR 0x054
132#define REG_PB1_EADDR 0x058
133
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530134#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
135
Cho KyongHo734c3c72014-05-12 11:44:48 +0530136static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530137static sysmmu_pte_t *zero_lv2_table;
138#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530139
Cho KyongHod09d78f2014-05-12 11:44:58 +0530140static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900141{
142 return pgtable + lv1ent_offset(iova);
143}
144
Cho KyongHod09d78f2014-05-12 11:44:58 +0530145static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900146{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530147 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530148 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900149}
150
151enum exynos_sysmmu_inttype {
152 SYSMMU_PAGEFAULT,
153 SYSMMU_AR_MULTIHIT,
154 SYSMMU_AW_MULTIHIT,
155 SYSMMU_BUSERROR,
156 SYSMMU_AR_SECURITY,
157 SYSMMU_AR_ACCESS,
158 SYSMMU_AW_SECURITY,
159 SYSMMU_AW_PROTECTION, /* 7 */
160 SYSMMU_FAULT_UNKNOWN,
161 SYSMMU_FAULTS_NUM
162};
163
KyongHo Cho2a965362012-05-12 05:56:09 +0900164static unsigned short fault_reg_offset[SYSMMU_FAULTS_NUM] = {
165 REG_PAGE_FAULT_ADDR,
166 REG_AR_FAULT_ADDR,
167 REG_AW_FAULT_ADDR,
168 REG_DEFAULT_SLAVE_ADDR,
169 REG_AR_FAULT_ADDR,
170 REG_AR_FAULT_ADDR,
171 REG_AW_FAULT_ADDR,
172 REG_AW_FAULT_ADDR
173};
174
175static char *sysmmu_fault_name[SYSMMU_FAULTS_NUM] = {
176 "PAGE FAULT",
177 "AR MULTI-HIT FAULT",
178 "AW MULTI-HIT FAULT",
179 "BUS ERROR",
180 "AR SECURITY PROTECTION FAULT",
181 "AR ACCESS PROTECTION FAULT",
182 "AW SECURITY PROTECTION FAULT",
183 "AW ACCESS PROTECTION FAULT",
184 "UNKNOWN FAULT"
185};
186
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530187/* attached to dev.archdata.iommu of the master device */
188struct exynos_iommu_owner {
189 struct list_head client; /* entry of exynos_iommu_domain.clients */
190 struct device *dev;
191 struct device *sysmmu;
192 struct iommu_domain *domain;
193 void *vmm_data; /* IO virtual memory manager's data */
194 spinlock_t lock; /* Lock to preserve consistency of System MMU */
195};
196
KyongHo Cho2a965362012-05-12 05:56:09 +0900197struct exynos_iommu_domain {
198 struct list_head clients; /* list of sysmmu_drvdata.node */
Cho KyongHod09d78f2014-05-12 11:44:58 +0530199 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
KyongHo Cho2a965362012-05-12 05:56:09 +0900200 short *lv2entcnt; /* free lv2 entry counter for each section */
201 spinlock_t lock; /* lock for this structure */
202 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100203 struct iommu_domain domain; /* generic domain data structure */
KyongHo Cho2a965362012-05-12 05:56:09 +0900204};
205
206struct sysmmu_drvdata {
KyongHo Cho2a965362012-05-12 05:56:09 +0900207 struct device *sysmmu; /* System MMU's device descriptor */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530208 struct device *master; /* Owner of system MMU */
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530209 void __iomem *sfrbase;
210 struct clk *clk;
Cho KyongHo70605872014-05-12 11:44:55 +0530211 struct clk *clk_master;
KyongHo Cho2a965362012-05-12 05:56:09 +0900212 int activations;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530213 spinlock_t lock;
KyongHo Cho2a965362012-05-12 05:56:09 +0900214 struct iommu_domain *domain;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530215 phys_addr_t pgtable;
KyongHo Cho2a965362012-05-12 05:56:09 +0900216};
217
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100218static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
219{
220 return container_of(dom, struct exynos_iommu_domain, domain);
221}
222
KyongHo Cho2a965362012-05-12 05:56:09 +0900223static bool set_sysmmu_active(struct sysmmu_drvdata *data)
224{
225 /* return true if the System MMU was not active previously
226 and it needs to be initialized */
227 return ++data->activations == 1;
228}
229
230static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
231{
232 /* return true if the System MMU is needed to be disabled */
233 BUG_ON(data->activations < 1);
234 return --data->activations == 0;
235}
236
237static bool is_sysmmu_active(struct sysmmu_drvdata *data)
238{
239 return data->activations > 0;
240}
241
242static void sysmmu_unblock(void __iomem *sfrbase)
243{
244 __raw_writel(CTRL_ENABLE, sfrbase + REG_MMU_CTRL);
245}
246
Cho KyongHoeeb51842014-05-12 11:45:03 +0530247static unsigned int __raw_sysmmu_version(struct sysmmu_drvdata *data)
248{
249 return MMU_RAW_VER(__raw_readl(data->sfrbase + REG_MMU_VERSION));
250}
251
KyongHo Cho2a965362012-05-12 05:56:09 +0900252static bool sysmmu_block(void __iomem *sfrbase)
253{
254 int i = 120;
255
256 __raw_writel(CTRL_BLOCK, sfrbase + REG_MMU_CTRL);
257 while ((i > 0) && !(__raw_readl(sfrbase + REG_MMU_STATUS) & 1))
258 --i;
259
260 if (!(__raw_readl(sfrbase + REG_MMU_STATUS) & 1)) {
261 sysmmu_unblock(sfrbase);
262 return false;
263 }
264
265 return true;
266}
267
268static void __sysmmu_tlb_invalidate(void __iomem *sfrbase)
269{
270 __raw_writel(0x1, sfrbase + REG_MMU_FLUSH);
271}
272
273static void __sysmmu_tlb_invalidate_entry(void __iomem *sfrbase,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530274 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900275{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530276 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530277
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530278 for (i = 0; i < num_inv; i++) {
279 __raw_writel((iova & SPAGE_MASK) | 1,
280 sfrbase + REG_MMU_FLUSH_ENTRY);
281 iova += SPAGE_SIZE;
282 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900283}
284
285static void __sysmmu_set_ptbase(void __iomem *sfrbase,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530286 phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900287{
KyongHo Cho2a965362012-05-12 05:56:09 +0900288 __raw_writel(pgd, sfrbase + REG_PT_BASE_ADDR);
289
290 __sysmmu_tlb_invalidate(sfrbase);
291}
292
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530293static void show_fault_information(const char *name,
294 enum exynos_sysmmu_inttype itype,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530295 phys_addr_t pgtable_base, sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900296{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530297 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900298
299 if ((itype >= SYSMMU_FAULTS_NUM) || (itype < SYSMMU_PAGEFAULT))
300 itype = SYSMMU_FAULT_UNKNOWN;
301
Cho KyongHod09d78f2014-05-12 11:44:58 +0530302 pr_err("%s occurred at %#x by %s(Page table base: %pa)\n",
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530303 sysmmu_fault_name[itype], fault_addr, name, &pgtable_base);
KyongHo Cho2a965362012-05-12 05:56:09 +0900304
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530305 ent = section_entry(phys_to_virt(pgtable_base), fault_addr);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530306 pr_err("\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900307
308 if (lv1ent_page(ent)) {
309 ent = page_entry(ent, fault_addr);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530310 pr_err("\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900311 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900312}
313
314static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
315{
Sachin Kamatf171aba2014-08-04 10:06:28 +0530316 /* SYSMMU is in blocked state when interrupt occurred. */
KyongHo Cho2a965362012-05-12 05:56:09 +0900317 struct sysmmu_drvdata *data = dev_id;
KyongHo Cho2a965362012-05-12 05:56:09 +0900318 enum exynos_sysmmu_inttype itype;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530319 sysmmu_iova_t addr = -1;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530320 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900321
KyongHo Cho2a965362012-05-12 05:56:09 +0900322 WARN_ON(!is_sysmmu_active(data));
323
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530324 spin_lock(&data->lock);
325
Cho KyongHo70605872014-05-12 11:44:55 +0530326 if (!IS_ERR(data->clk_master))
327 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530328
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530329 itype = (enum exynos_sysmmu_inttype)
330 __ffs(__raw_readl(data->sfrbase + REG_INT_STATUS));
331 if (WARN_ON(!((itype >= 0) && (itype < SYSMMU_FAULT_UNKNOWN))))
KyongHo Cho2a965362012-05-12 05:56:09 +0900332 itype = SYSMMU_FAULT_UNKNOWN;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530333 else
334 addr = __raw_readl(data->sfrbase + fault_reg_offset[itype]);
KyongHo Cho2a965362012-05-12 05:56:09 +0900335
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530336 if (itype == SYSMMU_FAULT_UNKNOWN) {
337 pr_err("%s: Fault is not occurred by System MMU '%s'!\n",
338 __func__, dev_name(data->sysmmu));
339 pr_err("%s: Please check if IRQ is correctly configured.\n",
340 __func__);
341 BUG();
342 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530343 unsigned int base =
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530344 __raw_readl(data->sfrbase + REG_PT_BASE_ADDR);
345 show_fault_information(dev_name(data->sysmmu),
346 itype, base, addr);
347 if (data->domain)
348 ret = report_iommu_fault(data->domain,
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530349 data->master, addr, itype);
KyongHo Cho2a965362012-05-12 05:56:09 +0900350 }
351
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530352 /* fault is not recovered by fault handler */
353 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900354
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530355 __raw_writel(1 << itype, data->sfrbase + REG_INT_CLEAR);
356
357 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900358
Cho KyongHo70605872014-05-12 11:44:55 +0530359 if (!IS_ERR(data->clk_master))
360 clk_disable(data->clk_master);
361
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530362 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900363
364 return IRQ_HANDLED;
365}
366
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530367static void __sysmmu_disable_nocount(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900368{
Cho KyongHo70605872014-05-12 11:44:55 +0530369 if (!IS_ERR(data->clk_master))
370 clk_enable(data->clk_master);
371
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530372 __raw_writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530373 __raw_writel(0, data->sfrbase + REG_MMU_CFG);
KyongHo Cho2a965362012-05-12 05:56:09 +0900374
Cho KyongHo46c16d12014-05-12 11:44:54 +0530375 clk_disable(data->clk);
Cho KyongHo70605872014-05-12 11:44:55 +0530376 if (!IS_ERR(data->clk_master))
377 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530378}
KyongHo Cho2a965362012-05-12 05:56:09 +0900379
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530380static bool __sysmmu_disable(struct sysmmu_drvdata *data)
381{
382 bool disabled;
383 unsigned long flags;
384
385 spin_lock_irqsave(&data->lock, flags);
386
387 disabled = set_sysmmu_inactive(data);
388
389 if (disabled) {
390 data->pgtable = 0;
391 data->domain = NULL;
392
393 __sysmmu_disable_nocount(data);
394
395 dev_dbg(data->sysmmu, "Disabled\n");
396 } else {
397 dev_dbg(data->sysmmu, "%d times left to disable\n",
398 data->activations);
399 }
400
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530401 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900402
KyongHo Cho2a965362012-05-12 05:56:09 +0900403 return disabled;
404}
405
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530406static void __sysmmu_init_config(struct sysmmu_drvdata *data)
407{
Cho KyongHoeeb51842014-05-12 11:45:03 +0530408 unsigned int cfg = CFG_LRU | CFG_QOS(15);
409 unsigned int ver;
410
411 ver = __raw_sysmmu_version(data);
412 if (MMU_MAJ_VER(ver) == 3) {
413 if (MMU_MIN_VER(ver) >= 2) {
414 cfg |= CFG_FLPDCACHE;
415 if (MMU_MIN_VER(ver) == 3) {
416 cfg |= CFG_ACGEN;
417 cfg &= ~CFG_LRU;
418 } else {
419 cfg |= CFG_SYSSEL;
420 }
421 }
422 }
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530423
424 __raw_writel(cfg, data->sfrbase + REG_MMU_CFG);
425}
426
427static void __sysmmu_enable_nocount(struct sysmmu_drvdata *data)
428{
429 if (!IS_ERR(data->clk_master))
430 clk_enable(data->clk_master);
431 clk_enable(data->clk);
432
433 __raw_writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
434
435 __sysmmu_init_config(data);
436
437 __sysmmu_set_ptbase(data->sfrbase, data->pgtable);
438
439 __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
440
441 if (!IS_ERR(data->clk_master))
442 clk_disable(data->clk_master);
443}
444
445static int __sysmmu_enable(struct sysmmu_drvdata *data,
446 phys_addr_t pgtable, struct iommu_domain *domain)
447{
448 int ret = 0;
449 unsigned long flags;
450
451 spin_lock_irqsave(&data->lock, flags);
452 if (set_sysmmu_active(data)) {
453 data->pgtable = pgtable;
454 data->domain = domain;
455
456 __sysmmu_enable_nocount(data);
457
458 dev_dbg(data->sysmmu, "Enabled\n");
459 } else {
460 ret = (pgtable == data->pgtable) ? 1 : -EBUSY;
461
462 dev_dbg(data->sysmmu, "already enabled\n");
463 }
464
465 if (WARN_ON(ret < 0))
466 set_sysmmu_inactive(data); /* decrement count */
467
468 spin_unlock_irqrestore(&data->lock, flags);
469
470 return ret;
471}
472
KyongHo Cho2a965362012-05-12 05:56:09 +0900473/* __exynos_sysmmu_enable: Enables System MMU
474 *
475 * returns -error if an error occurred and System MMU is not enabled,
476 * 0 if the System MMU has been just enabled and 1 if System MMU was already
477 * enabled before.
478 */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530479static int __exynos_sysmmu_enable(struct device *dev, phys_addr_t pgtable,
480 struct iommu_domain *domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900481{
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530482 int ret = 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900483 unsigned long flags;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530484 struct exynos_iommu_owner *owner = dev->archdata.iommu;
485 struct sysmmu_drvdata *data;
KyongHo Cho2a965362012-05-12 05:56:09 +0900486
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530487 BUG_ON(!has_sysmmu(dev));
KyongHo Cho2a965362012-05-12 05:56:09 +0900488
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530489 spin_lock_irqsave(&owner->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900490
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530491 data = dev_get_drvdata(owner->sysmmu);
KyongHo Cho2a965362012-05-12 05:56:09 +0900492
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530493 ret = __sysmmu_enable(data, pgtable, domain);
494 if (ret >= 0)
495 data->master = dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900496
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530497 spin_unlock_irqrestore(&owner->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900498
499 return ret;
500}
501
Cho KyongHod09d78f2014-05-12 11:44:58 +0530502int exynos_sysmmu_enable(struct device *dev, phys_addr_t pgtable)
KyongHo Cho2a965362012-05-12 05:56:09 +0900503{
KyongHo Cho2a965362012-05-12 05:56:09 +0900504 BUG_ON(!memblock_is_memory(pgtable));
505
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530506 return __exynos_sysmmu_enable(dev, pgtable, NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900507}
508
Sachin Kamat77e38352013-02-06 13:55:17 +0530509static bool exynos_sysmmu_disable(struct device *dev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900510{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530511 unsigned long flags;
512 bool disabled = true;
513 struct exynos_iommu_owner *owner = dev->archdata.iommu;
514 struct sysmmu_drvdata *data;
KyongHo Cho2a965362012-05-12 05:56:09 +0900515
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530516 BUG_ON(!has_sysmmu(dev));
517
518 spin_lock_irqsave(&owner->lock, flags);
519
520 data = dev_get_drvdata(owner->sysmmu);
521
522 disabled = __sysmmu_disable(data);
523 if (disabled)
524 data->master = NULL;
525
526 spin_unlock_irqrestore(&owner->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900527
528 return disabled;
529}
530
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530531static void __sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
532 sysmmu_iova_t iova)
533{
534 if (__raw_sysmmu_version(data) == MAKE_MMU_VER(3, 3))
535 __raw_writel(iova | 0x1, data->sfrbase + REG_MMU_FLUSH_ENTRY);
536}
537
538static void sysmmu_tlb_invalidate_flpdcache(struct device *dev,
539 sysmmu_iova_t iova)
540{
541 unsigned long flags;
542 struct exynos_iommu_owner *owner = dev->archdata.iommu;
543 struct sysmmu_drvdata *data = dev_get_drvdata(owner->sysmmu);
544
545 if (!IS_ERR(data->clk_master))
546 clk_enable(data->clk_master);
547
548 spin_lock_irqsave(&data->lock, flags);
549 if (is_sysmmu_active(data))
550 __sysmmu_tlb_invalidate_flpdcache(data, iova);
551 spin_unlock_irqrestore(&data->lock, flags);
552
553 if (!IS_ERR(data->clk_master))
554 clk_disable(data->clk_master);
555}
556
Cho KyongHod09d78f2014-05-12 11:44:58 +0530557static void sysmmu_tlb_invalidate_entry(struct device *dev, sysmmu_iova_t iova,
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530558 size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900559{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530560 struct exynos_iommu_owner *owner = dev->archdata.iommu;
KyongHo Cho2a965362012-05-12 05:56:09 +0900561 unsigned long flags;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530562 struct sysmmu_drvdata *data;
563
564 data = dev_get_drvdata(owner->sysmmu);
KyongHo Cho2a965362012-05-12 05:56:09 +0900565
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530566 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900567 if (is_sysmmu_active(data)) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530568 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530569
570 if (!IS_ERR(data->clk_master))
571 clk_enable(data->clk_master);
572
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530573 /*
574 * L2TLB invalidation required
575 * 4KB page: 1 invalidation
Sachin Kamatf171aba2014-08-04 10:06:28 +0530576 * 64KB page: 16 invalidations
577 * 1MB page: 64 invalidations
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530578 * because it is set-associative TLB
579 * with 8-way and 64 sets.
580 * 1MB page can be cached in one of all sets.
581 * 64KB page can be one of 16 consecutive sets.
582 */
Cho KyongHoeeb51842014-05-12 11:45:03 +0530583 if (MMU_MAJ_VER(__raw_sysmmu_version(data)) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530584 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
585
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530586 if (sysmmu_block(data->sfrbase)) {
587 __sysmmu_tlb_invalidate_entry(
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530588 data->sfrbase, iova, num_inv);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530589 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900590 }
Cho KyongHo70605872014-05-12 11:44:55 +0530591 if (!IS_ERR(data->clk_master))
592 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900593 } else {
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530594 dev_dbg(dev, "disabled. Skipping TLB invalidation @ %#x\n",
595 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900596 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530597 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900598}
599
600void exynos_sysmmu_tlb_invalidate(struct device *dev)
601{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530602 struct exynos_iommu_owner *owner = dev->archdata.iommu;
KyongHo Cho2a965362012-05-12 05:56:09 +0900603 unsigned long flags;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530604 struct sysmmu_drvdata *data;
605
606 data = dev_get_drvdata(owner->sysmmu);
KyongHo Cho2a965362012-05-12 05:56:09 +0900607
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530608 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900609 if (is_sysmmu_active(data)) {
Cho KyongHo70605872014-05-12 11:44:55 +0530610 if (!IS_ERR(data->clk_master))
611 clk_enable(data->clk_master);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530612 if (sysmmu_block(data->sfrbase)) {
613 __sysmmu_tlb_invalidate(data->sfrbase);
614 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900615 }
Cho KyongHo70605872014-05-12 11:44:55 +0530616 if (!IS_ERR(data->clk_master))
617 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900618 } else {
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530619 dev_dbg(dev, "disabled. Skipping TLB invalidation\n");
KyongHo Cho2a965362012-05-12 05:56:09 +0900620 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530621 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900622}
623
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530624static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900625{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530626 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530627 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900628 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530629 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900630
Cho KyongHo46c16d12014-05-12 11:44:54 +0530631 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
632 if (!data)
633 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900634
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530635 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530636 data->sfrbase = devm_ioremap_resource(dev, res);
637 if (IS_ERR(data->sfrbase))
638 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530639
Cho KyongHo46c16d12014-05-12 11:44:54 +0530640 irq = platform_get_irq(pdev, 0);
641 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530642 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530643 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530644 }
645
Cho KyongHo46c16d12014-05-12 11:44:54 +0530646 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530647 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900648 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530649 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
650 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900651 }
652
Cho KyongHo46c16d12014-05-12 11:44:54 +0530653 data->clk = devm_clk_get(dev, "sysmmu");
654 if (IS_ERR(data->clk)) {
655 dev_err(dev, "Failed to get clock!\n");
656 return PTR_ERR(data->clk);
657 } else {
658 ret = clk_prepare(data->clk);
659 if (ret) {
660 dev_err(dev, "Failed to prepare clk\n");
661 return ret;
662 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900663 }
664
Cho KyongHo70605872014-05-12 11:44:55 +0530665 data->clk_master = devm_clk_get(dev, "master");
666 if (!IS_ERR(data->clk_master)) {
667 ret = clk_prepare(data->clk_master);
668 if (ret) {
669 clk_unprepare(data->clk);
670 dev_err(dev, "Failed to prepare master's clk\n");
671 return ret;
672 }
673 }
674
KyongHo Cho2a965362012-05-12 05:56:09 +0900675 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530676 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900677
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530678 platform_set_drvdata(pdev, data);
679
Cho KyongHof4723ec2014-05-12 11:44:52 +0530680 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900681
KyongHo Cho2a965362012-05-12 05:56:09 +0900682 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900683}
684
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530685static const struct of_device_id sysmmu_of_match[] __initconst = {
686 { .compatible = "samsung,exynos-sysmmu", },
687 { },
688};
689
690static struct platform_driver exynos_sysmmu_driver __refdata = {
691 .probe = exynos_sysmmu_probe,
692 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900693 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530694 .of_match_table = sysmmu_of_match,
KyongHo Cho2a965362012-05-12 05:56:09 +0900695 }
696};
697
698static inline void pgtable_flush(void *vastart, void *vaend)
699{
700 dmac_flush_range(vastart, vaend);
701 outer_flush_range(virt_to_phys(vastart),
702 virt_to_phys(vaend));
703}
704
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100705static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
KyongHo Cho2a965362012-05-12 05:56:09 +0900706{
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100707 struct exynos_iommu_domain *exynos_domain;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530708 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900709
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100710 if (type != IOMMU_DOMAIN_UNMANAGED)
711 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900712
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100713 exynos_domain = kzalloc(sizeof(*exynos_domain), GFP_KERNEL);
714 if (!exynos_domain)
715 return NULL;
716
717 exynos_domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
718 if (!exynos_domain->pgtable)
KyongHo Cho2a965362012-05-12 05:56:09 +0900719 goto err_pgtable;
720
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100721 exynos_domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
722 if (!exynos_domain->lv2entcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900723 goto err_counter;
724
Sachin Kamatf171aba2014-08-04 10:06:28 +0530725 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530726 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100727 exynos_domain->pgtable[i + 0] = ZERO_LV2LINK;
728 exynos_domain->pgtable[i + 1] = ZERO_LV2LINK;
729 exynos_domain->pgtable[i + 2] = ZERO_LV2LINK;
730 exynos_domain->pgtable[i + 3] = ZERO_LV2LINK;
731 exynos_domain->pgtable[i + 4] = ZERO_LV2LINK;
732 exynos_domain->pgtable[i + 5] = ZERO_LV2LINK;
733 exynos_domain->pgtable[i + 6] = ZERO_LV2LINK;
734 exynos_domain->pgtable[i + 7] = ZERO_LV2LINK;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530735 }
736
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100737 pgtable_flush(exynos_domain->pgtable, exynos_domain->pgtable + NUM_LV1ENTRIES);
KyongHo Cho2a965362012-05-12 05:56:09 +0900738
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100739 spin_lock_init(&exynos_domain->lock);
740 spin_lock_init(&exynos_domain->pgtablelock);
741 INIT_LIST_HEAD(&exynos_domain->clients);
KyongHo Cho2a965362012-05-12 05:56:09 +0900742
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100743 exynos_domain->domain.geometry.aperture_start = 0;
744 exynos_domain->domain.geometry.aperture_end = ~0UL;
745 exynos_domain->domain.geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200746
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100747 return &exynos_domain->domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900748
749err_counter:
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100750 free_pages((unsigned long)exynos_domain->pgtable, 2);
KyongHo Cho2a965362012-05-12 05:56:09 +0900751err_pgtable:
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100752 kfree(exynos_domain);
753 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900754}
755
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100756static void exynos_iommu_domain_free(struct iommu_domain *domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900757{
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100758 struct exynos_iommu_domain *priv = to_exynos_domain(domain);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530759 struct exynos_iommu_owner *owner;
KyongHo Cho2a965362012-05-12 05:56:09 +0900760 unsigned long flags;
761 int i;
762
763 WARN_ON(!list_empty(&priv->clients));
764
765 spin_lock_irqsave(&priv->lock, flags);
766
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530767 list_for_each_entry(owner, &priv->clients, client) {
768 while (!exynos_sysmmu_disable(owner->dev))
KyongHo Cho2a965362012-05-12 05:56:09 +0900769 ; /* until System MMU is actually disabled */
770 }
771
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530772 while (!list_empty(&priv->clients))
773 list_del_init(priv->clients.next);
774
KyongHo Cho2a965362012-05-12 05:56:09 +0900775 spin_unlock_irqrestore(&priv->lock, flags);
776
777 for (i = 0; i < NUM_LV1ENTRIES; i++)
778 if (lv1ent_page(priv->pgtable + i))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530779 kmem_cache_free(lv2table_kmem_cache,
780 phys_to_virt(lv2table_base(priv->pgtable + i)));
KyongHo Cho2a965362012-05-12 05:56:09 +0900781
782 free_pages((unsigned long)priv->pgtable, 2);
783 free_pages((unsigned long)priv->lv2entcnt, 1);
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100784 kfree(priv);
KyongHo Cho2a965362012-05-12 05:56:09 +0900785}
786
787static int exynos_iommu_attach_device(struct iommu_domain *domain,
788 struct device *dev)
789{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530790 struct exynos_iommu_owner *owner = dev->archdata.iommu;
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100791 struct exynos_iommu_domain *priv = to_exynos_domain(domain);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530792 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900793 unsigned long flags;
794 int ret;
795
KyongHo Cho2a965362012-05-12 05:56:09 +0900796 spin_lock_irqsave(&priv->lock, flags);
797
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530798 ret = __exynos_sysmmu_enable(dev, pagetable, domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900799 if (ret == 0) {
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530800 list_add_tail(&owner->client, &priv->clients);
801 owner->domain = domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900802 }
803
804 spin_unlock_irqrestore(&priv->lock, flags);
805
806 if (ret < 0) {
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530807 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
808 __func__, &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530809 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900810 }
811
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530812 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
813 __func__, &pagetable, (ret == 0) ? "" : ", again");
814
KyongHo Cho2a965362012-05-12 05:56:09 +0900815 return ret;
816}
817
818static void exynos_iommu_detach_device(struct iommu_domain *domain,
819 struct device *dev)
820{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530821 struct exynos_iommu_owner *owner;
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100822 struct exynos_iommu_domain *priv = to_exynos_domain(domain);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530823 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900824 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900825
826 spin_lock_irqsave(&priv->lock, flags);
827
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530828 list_for_each_entry(owner, &priv->clients, client) {
829 if (owner == dev->archdata.iommu) {
830 if (exynos_sysmmu_disable(dev)) {
831 list_del_init(&owner->client);
832 owner->domain = NULL;
833 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900834 break;
835 }
836 }
837
KyongHo Cho2a965362012-05-12 05:56:09 +0900838 spin_unlock_irqrestore(&priv->lock, flags);
839
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530840 if (owner == dev->archdata.iommu)
841 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
842 __func__, &pagetable);
843 else
844 dev_err(dev, "%s: No IOMMU is attached\n", __func__);
KyongHo Cho2a965362012-05-12 05:56:09 +0900845}
846
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530847static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *priv,
848 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900849{
Cho KyongHo61128f02014-05-12 11:44:47 +0530850 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530851 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530852 return ERR_PTR(-EADDRINUSE);
853 }
854
KyongHo Cho2a965362012-05-12 05:56:09 +0900855 if (lv1ent_fault(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530856 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530857 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900858
Cho KyongHo734c3c72014-05-12 11:44:48 +0530859 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530860 BUG_ON((unsigned int)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900861 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530862 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900863
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530864 *sent = mk_lv1ent_page(virt_to_phys(pent));
KyongHo Cho2a965362012-05-12 05:56:09 +0900865 *pgcounter = NUM_LV2ENTRIES;
866 pgtable_flush(pent, pent + NUM_LV2ENTRIES);
867 pgtable_flush(sent, sent + 1);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530868
869 /*
Sachin Kamatf171aba2014-08-04 10:06:28 +0530870 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
871 * FLPD cache may cache the address of zero_l2_table. This
872 * function replaces the zero_l2_table with new L2 page table
873 * to write valid mappings.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530874 * Accessing the valid area may cause page fault since FLPD
Sachin Kamatf171aba2014-08-04 10:06:28 +0530875 * cache may still cache zero_l2_table for the valid area
876 * instead of new L2 page table that has the mapping
877 * information of the valid area.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530878 * Thus any replacement of zero_l2_table with other valid L2
879 * page table must involve FLPD cache invalidation for System
880 * MMU v3.3.
881 * FLPD cache invalidation is performed with TLB invalidation
882 * by VPN without blocking. It is safe to invalidate TLB without
883 * blocking because the target address of TLB invalidation is
884 * not currently mapped.
885 */
886 if (need_flush_flpd_cache) {
887 struct exynos_iommu_owner *owner;
Sachin Kamat365409d2014-05-22 09:50:56 +0530888
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530889 spin_lock(&priv->lock);
890 list_for_each_entry(owner, &priv->clients, client)
891 sysmmu_tlb_invalidate_flpdcache(
892 owner->dev, iova);
893 spin_unlock(&priv->lock);
894 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900895 }
896
897 return page_entry(sent, iova);
898}
899
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530900static int lv1set_section(struct exynos_iommu_domain *priv,
901 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Cho KyongHo61128f02014-05-12 11:44:47 +0530902 phys_addr_t paddr, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900903{
Cho KyongHo61128f02014-05-12 11:44:47 +0530904 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530905 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530906 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900907 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530908 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900909
910 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530911 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530912 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530913 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900914 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530915 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900916
Cho KyongHo734c3c72014-05-12 11:44:48 +0530917 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900918 *pgcnt = 0;
919 }
920
921 *sent = mk_lv1ent_sect(paddr);
922
923 pgtable_flush(sent, sent + 1);
924
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530925 spin_lock(&priv->lock);
926 if (lv1ent_page_zero(sent)) {
927 struct exynos_iommu_owner *owner;
928 /*
929 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
930 * entry by speculative prefetch of SLPD which has no mapping.
931 */
932 list_for_each_entry(owner, &priv->clients, client)
933 sysmmu_tlb_invalidate_flpdcache(owner->dev, iova);
934 }
935 spin_unlock(&priv->lock);
936
KyongHo Cho2a965362012-05-12 05:56:09 +0900937 return 0;
938}
939
Cho KyongHod09d78f2014-05-12 11:44:58 +0530940static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
KyongHo Cho2a965362012-05-12 05:56:09 +0900941 short *pgcnt)
942{
943 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530944 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +0900945 return -EADDRINUSE;
946
947 *pent = mk_lv2ent_spage(paddr);
948 pgtable_flush(pent, pent + 1);
949 *pgcnt -= 1;
950 } else { /* size == LPAGE_SIZE */
951 int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530952
KyongHo Cho2a965362012-05-12 05:56:09 +0900953 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530954 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530955 if (i > 0)
956 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +0900957 return -EADDRINUSE;
958 }
959
960 *pent = mk_lv2ent_lpage(paddr);
961 }
962 pgtable_flush(pent - SPAGES_PER_LPAGE, pent);
963 *pgcnt -= SPAGES_PER_LPAGE;
964 }
965
966 return 0;
967}
968
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530969/*
970 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
971 *
Sachin Kamatf171aba2014-08-04 10:06:28 +0530972 * System MMU v3.x has advanced logic to improve address translation
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530973 * performance with caching more page table entries by a page table walk.
Sachin Kamatf171aba2014-08-04 10:06:28 +0530974 * However, the logic has a bug that while caching faulty page table entries,
975 * System MMU reports page fault if the cached fault entry is hit even though
976 * the fault entry is updated to a valid entry after the entry is cached.
977 * To prevent caching faulty page table entries which may be updated to valid
978 * entries later, the virtual memory manager should care about the workaround
979 * for the problem. The following describes the workaround.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530980 *
981 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
Sachin Kamatf171aba2014-08-04 10:06:28 +0530982 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530983 *
Sachin Kamatf171aba2014-08-04 10:06:28 +0530984 * Precisely, any start address of I/O virtual region must be aligned with
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530985 * the following sizes for System MMU v3.1 and v3.2.
986 * System MMU v3.1: 128KiB
987 * System MMU v3.2: 256KiB
988 *
989 * Because System MMU v3.3 caches page table entries more aggressively, it needs
Sachin Kamatf171aba2014-08-04 10:06:28 +0530990 * more workarounds.
991 * - Any two consecutive I/O virtual regions must have a hole of size larger
992 * than or equal to 128KiB.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530993 * - Start address of an I/O virtual region must be aligned by 128KiB.
994 */
Cho KyongHod09d78f2014-05-12 11:44:58 +0530995static int exynos_iommu_map(struct iommu_domain *domain, unsigned long l_iova,
KyongHo Cho2a965362012-05-12 05:56:09 +0900996 phys_addr_t paddr, size_t size, int prot)
997{
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100998 struct exynos_iommu_domain *priv = to_exynos_domain(domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530999 sysmmu_pte_t *entry;
1000 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +09001001 unsigned long flags;
1002 int ret = -ENOMEM;
1003
1004 BUG_ON(priv->pgtable == NULL);
1005
1006 spin_lock_irqsave(&priv->pgtablelock, flags);
1007
1008 entry = section_entry(priv->pgtable, iova);
1009
1010 if (size == SECT_SIZE) {
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301011 ret = lv1set_section(priv, entry, iova, paddr,
KyongHo Cho2a965362012-05-12 05:56:09 +09001012 &priv->lv2entcnt[lv1ent_offset(iova)]);
1013 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301014 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001015
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301016 pent = alloc_lv2entry(priv, entry, iova,
KyongHo Cho2a965362012-05-12 05:56:09 +09001017 &priv->lv2entcnt[lv1ent_offset(iova)]);
1018
Cho KyongHo61128f02014-05-12 11:44:47 +05301019 if (IS_ERR(pent))
1020 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001021 else
1022 ret = lv2set_page(pent, paddr, size,
1023 &priv->lv2entcnt[lv1ent_offset(iova)]);
1024 }
1025
Cho KyongHo61128f02014-05-12 11:44:47 +05301026 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301027 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1028 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001029
1030 spin_unlock_irqrestore(&priv->pgtablelock, flags);
1031
1032 return ret;
1033}
1034
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301035static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *priv,
1036 sysmmu_iova_t iova, size_t size)
1037{
1038 struct exynos_iommu_owner *owner;
1039 unsigned long flags;
1040
1041 spin_lock_irqsave(&priv->lock, flags);
1042
1043 list_for_each_entry(owner, &priv->clients, client)
1044 sysmmu_tlb_invalidate_entry(owner->dev, iova, size);
1045
1046 spin_unlock_irqrestore(&priv->lock, flags);
1047}
1048
KyongHo Cho2a965362012-05-12 05:56:09 +09001049static size_t exynos_iommu_unmap(struct iommu_domain *domain,
Cho KyongHod09d78f2014-05-12 11:44:58 +05301050 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001051{
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001052 struct exynos_iommu_domain *priv = to_exynos_domain(domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301053 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1054 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301055 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301056 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001057
1058 BUG_ON(priv->pgtable == NULL);
1059
1060 spin_lock_irqsave(&priv->pgtablelock, flags);
1061
1062 ent = section_entry(priv->pgtable, iova);
1063
1064 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301065 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301066 err_pgsize = SECT_SIZE;
1067 goto err;
1068 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001069
Sachin Kamatf171aba2014-08-04 10:06:28 +05301070 /* workaround for h/w bug in System MMU v3.3 */
1071 *ent = ZERO_LV2LINK;
KyongHo Cho2a965362012-05-12 05:56:09 +09001072 pgtable_flush(ent, ent + 1);
1073 size = SECT_SIZE;
1074 goto done;
1075 }
1076
1077 if (unlikely(lv1ent_fault(ent))) {
1078 if (size > SECT_SIZE)
1079 size = SECT_SIZE;
1080 goto done;
1081 }
1082
1083 /* lv1ent_page(sent) == true here */
1084
1085 ent = page_entry(ent, iova);
1086
1087 if (unlikely(lv2ent_fault(ent))) {
1088 size = SPAGE_SIZE;
1089 goto done;
1090 }
1091
1092 if (lv2ent_small(ent)) {
1093 *ent = 0;
1094 size = SPAGE_SIZE;
Cho KyongHo6cb47ed2014-05-12 11:44:51 +05301095 pgtable_flush(ent, ent + 1);
KyongHo Cho2a965362012-05-12 05:56:09 +09001096 priv->lv2entcnt[lv1ent_offset(iova)] += 1;
1097 goto done;
1098 }
1099
1100 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301101 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301102 err_pgsize = LPAGE_SIZE;
1103 goto err;
1104 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001105
1106 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Cho KyongHo6cb47ed2014-05-12 11:44:51 +05301107 pgtable_flush(ent, ent + SPAGES_PER_LPAGE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001108
1109 size = LPAGE_SIZE;
1110 priv->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
1111done:
1112 spin_unlock_irqrestore(&priv->pgtablelock, flags);
1113
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301114 exynos_iommu_tlb_invalidate_entry(priv, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001115
KyongHo Cho2a965362012-05-12 05:56:09 +09001116 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301117err:
1118 spin_unlock_irqrestore(&priv->pgtablelock, flags);
1119
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301120 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1121 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301122
1123 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001124}
1125
1126static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05301127 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001128{
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001129 struct exynos_iommu_domain *priv = to_exynos_domain(domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301130 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001131 unsigned long flags;
1132 phys_addr_t phys = 0;
1133
1134 spin_lock_irqsave(&priv->pgtablelock, flags);
1135
1136 entry = section_entry(priv->pgtable, iova);
1137
1138 if (lv1ent_section(entry)) {
1139 phys = section_phys(entry) + section_offs(iova);
1140 } else if (lv1ent_page(entry)) {
1141 entry = page_entry(entry, iova);
1142
1143 if (lv2ent_large(entry))
1144 phys = lpage_phys(entry) + lpage_offs(iova);
1145 else if (lv2ent_small(entry))
1146 phys = spage_phys(entry) + spage_offs(iova);
1147 }
1148
1149 spin_unlock_irqrestore(&priv->pgtablelock, flags);
1150
1151 return phys;
1152}
1153
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301154static int exynos_iommu_add_device(struct device *dev)
1155{
1156 struct iommu_group *group;
1157 int ret;
1158
1159 group = iommu_group_get(dev);
1160
1161 if (!group) {
1162 group = iommu_group_alloc();
1163 if (IS_ERR(group)) {
1164 dev_err(dev, "Failed to allocate IOMMU group\n");
1165 return PTR_ERR(group);
1166 }
1167 }
1168
1169 ret = iommu_group_add_device(group, dev);
1170 iommu_group_put(group);
1171
1172 return ret;
1173}
1174
1175static void exynos_iommu_remove_device(struct device *dev)
1176{
1177 iommu_group_remove_device(dev);
1178}
1179
Thierry Redingb22f6432014-06-27 09:03:12 +02001180static const struct iommu_ops exynos_iommu_ops = {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001181 .domain_alloc = exynos_iommu_domain_alloc,
1182 .domain_free = exynos_iommu_domain_free,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001183 .attach_dev = exynos_iommu_attach_device,
1184 .detach_dev = exynos_iommu_detach_device,
1185 .map = exynos_iommu_map,
1186 .unmap = exynos_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07001187 .map_sg = default_iommu_map_sg,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001188 .iova_to_phys = exynos_iommu_iova_to_phys,
1189 .add_device = exynos_iommu_add_device,
1190 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001191 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
1192};
1193
1194static int __init exynos_iommu_init(void)
1195{
Thierry Redinga7b67cd2015-02-06 11:44:05 +01001196 struct device_node *np;
KyongHo Cho2a965362012-05-12 05:56:09 +09001197 int ret;
1198
Thierry Redinga7b67cd2015-02-06 11:44:05 +01001199 np = of_find_matching_node(NULL, sysmmu_of_match);
1200 if (!np)
1201 return 0;
1202
1203 of_node_put(np);
1204
Cho KyongHo734c3c72014-05-12 11:44:48 +05301205 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1206 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1207 if (!lv2table_kmem_cache) {
1208 pr_err("%s: Failed to create kmem cache\n", __func__);
1209 return -ENOMEM;
1210 }
1211
KyongHo Cho2a965362012-05-12 05:56:09 +09001212 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301213 if (ret) {
1214 pr_err("%s: Failed to register driver\n", __func__);
1215 goto err_reg_driver;
1216 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001217
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301218 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1219 if (zero_lv2_table == NULL) {
1220 pr_err("%s: Failed to allocate zero level2 page table\n",
1221 __func__);
1222 ret = -ENOMEM;
1223 goto err_zero_lv2;
1224 }
1225
Cho KyongHo734c3c72014-05-12 11:44:48 +05301226 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1227 if (ret) {
1228 pr_err("%s: Failed to register exynos-iommu driver.\n",
1229 __func__);
1230 goto err_set_iommu;
1231 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001232
Cho KyongHo734c3c72014-05-12 11:44:48 +05301233 return 0;
1234err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301235 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1236err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301237 platform_driver_unregister(&exynos_sysmmu_driver);
1238err_reg_driver:
1239 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001240 return ret;
1241}
1242subsys_initcall(exynos_iommu_init);