blob: 843ec824fd91051db1af8751d155018261d9043c [file] [log] [blame]
Kukjin Kimf7d77072011-06-01 14:18:22 -07001/*
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09002 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
Sunyoung Kangf40f91f2010-09-16 17:59:21 +09003 * http://www.samsung.com
4 *
Jaecheol Leea125a172012-01-07 20:18:35 +09005 * EXYNOS4210 - CPU frequency scaling support
Sunyoung Kangf40f91f2010-09-16 17:59:21 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
Jaecheol Lee6c523c62012-01-07 20:18:39 +090012#include <linux/module.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090013#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/clk.h>
16#include <linux/io.h>
17#include <linux/slab.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090018#include <linux/cpufreq.h>
Tomasz Figa4c8d8192014-05-26 06:26:03 +090019#include <linux/of.h>
20#include <linux/of_address.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090021
Kukjin Kimc4aaa292012-12-28 16:29:10 -080022#include "exynos-cpufreq.h"
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090023
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090024static struct clk *cpu_clk;
25static struct clk *moutcore;
26static struct clk *mout_mpll;
27static struct clk *mout_apll;
Tomasz Figa4c8d8192014-05-26 06:26:03 +090028static struct exynos_dvfs_info *cpufreq;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090029
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080030static unsigned int exynos4210_volt_table[] = {
Jaecheol Leea125a172012-01-07 20:18:35 +090031 1250000, 1150000, 1050000, 975000, 950000,
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090032};
33
Jaecheol Leea125a172012-01-07 20:18:35 +090034static struct cpufreq_frequency_table exynos4210_freq_table[] = {
Viresh Kumar7f4b0462014-03-28 19:11:47 +053035 {0, L0, 1200 * 1000},
36 {0, L1, 1000 * 1000},
37 {0, L2, 800 * 1000},
38 {0, L3, 500 * 1000},
39 {0, L4, 200 * 1000},
40 {0, 0, CPUFREQ_TABLE_END},
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090041};
42
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080043static struct apll_freq apll_freq_4210[] = {
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090044 /*
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080045 * values:
46 * freq
47 * clock divider for CORE, COREM0, COREM1, PERIPH, ATB, PCLK_DBG, APLL, RESERVED
48 * clock divider for COPY, HPM, RESERVED
49 * PLL M, P, S
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090050 */
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080051 APLL_FREQ(1200, 0, 3, 7, 3, 4, 1, 7, 0, 5, 0, 0, 150, 3, 1),
52 APLL_FREQ(1000, 0, 3, 7, 3, 4, 1, 7, 0, 4, 0, 0, 250, 6, 1),
53 APLL_FREQ(800, 0, 3, 7, 3, 3, 1, 7, 0, 3, 0, 0, 200, 6, 1),
54 APLL_FREQ(500, 0, 3, 7, 3, 3, 1, 7, 0, 3, 0, 0, 250, 6, 2),
55 APLL_FREQ(200, 0, 1, 3, 1, 3, 1, 0, 0, 3, 0, 0, 200, 6, 3),
Sangwook Jubf5ce052010-12-22 16:49:32 +090056};
57
Jaecheol Leea125a172012-01-07 20:18:35 +090058static void exynos4210_set_clkdiv(unsigned int div_index)
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090059{
60 unsigned int tmp;
61
62 /* Change Divider - CPU0 */
63
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080064 tmp = apll_freq_4210[div_index].clk_div_cpu0;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090065
Tomasz Figa4c8d8192014-05-26 06:26:03 +090066 __raw_writel(tmp, cpufreq->cmu_regs + EXYNOS4_CLKDIV_CPU);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090067
68 do {
Tomasz Figa4c8d8192014-05-26 06:26:03 +090069 tmp = __raw_readl(cpufreq->cmu_regs + EXYNOS4_CLKDIV_STATCPU);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090070 } while (tmp & 0x1111111);
71
Sangwook Jubf5ce052010-12-22 16:49:32 +090072 /* Change Divider - CPU1 */
73
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080074 tmp = apll_freq_4210[div_index].clk_div_cpu1;
Sangwook Jubf5ce052010-12-22 16:49:32 +090075
Tomasz Figa4c8d8192014-05-26 06:26:03 +090076 __raw_writel(tmp, cpufreq->cmu_regs + EXYNOS4_CLKDIV_CPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +090077
78 do {
Tomasz Figa4c8d8192014-05-26 06:26:03 +090079 tmp = __raw_readl(cpufreq->cmu_regs + EXYNOS4_CLKDIV_STATCPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +090080 } while (tmp & 0x11);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090081}
82
Jaecheol Leea125a172012-01-07 20:18:35 +090083static void exynos4210_set_apll(unsigned int index)
Sangwook Jubf5ce052010-12-22 16:49:32 +090084{
Lukasz Majewski7ad65d52013-10-09 14:08:43 +020085 unsigned int tmp, freq = apll_freq_4210[index].freq;
Sangwook Jubf5ce052010-12-22 16:49:32 +090086
Lukasz Majewski7ad65d52013-10-09 14:08:43 +020087 /* MUX_CORE_SEL = MPLL, ARMCLK uses MPLL for lock time */
Sangwook Jubf5ce052010-12-22 16:49:32 +090088 clk_set_parent(moutcore, mout_mpll);
89
90 do {
Tomasz Figa4c8d8192014-05-26 06:26:03 +090091 tmp = (__raw_readl(cpufreq->cmu_regs + EXYNOS4_CLKMUX_STATCPU)
Kukjin Kim09cee1a2012-01-31 13:49:24 +090092 >> EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT);
Sangwook Jubf5ce052010-12-22 16:49:32 +090093 tmp &= 0x7;
94 } while (tmp != 0x2);
95
Lukasz Majewski7ad65d52013-10-09 14:08:43 +020096 clk_set_rate(mout_apll, freq * 1000);
Sangwook Jubf5ce052010-12-22 16:49:32 +090097
Lukasz Majewski7ad65d52013-10-09 14:08:43 +020098 /* MUX_CORE_SEL = APLL */
Sangwook Jubf5ce052010-12-22 16:49:32 +090099 clk_set_parent(moutcore, mout_apll);
100
101 do {
Tomasz Figa4c8d8192014-05-26 06:26:03 +0900102 tmp = __raw_readl(cpufreq->cmu_regs + EXYNOS4_CLKMUX_STATCPU);
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900103 tmp &= EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK;
104 } while (tmp != (0x1 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT));
Sangwook Jubf5ce052010-12-22 16:49:32 +0900105}
106
Jaecheol Leea125a172012-01-07 20:18:35 +0900107static void exynos4210_set_frequency(unsigned int old_index,
108 unsigned int new_index)
Sangwook Jubf5ce052010-12-22 16:49:32 +0900109{
Sangwook Jubf5ce052010-12-22 16:49:32 +0900110 if (old_index > new_index) {
Lukasz Majewski7ad65d52013-10-09 14:08:43 +0200111 exynos4210_set_clkdiv(new_index);
112 exynos4210_set_apll(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900113 } else if (old_index < new_index) {
Lukasz Majewski7ad65d52013-10-09 14:08:43 +0200114 exynos4210_set_apll(new_index);
115 exynos4210_set_clkdiv(new_index);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900116 }
117}
118
Jaecheol Leea125a172012-01-07 20:18:35 +0900119int exynos4210_cpufreq_init(struct exynos_dvfs_info *info)
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900120{
Tomasz Figa4c8d8192014-05-26 06:26:03 +0900121 struct device_node *np;
Jaecheol Leea125a172012-01-07 20:18:35 +0900122 unsigned long rate;
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900123
Tomasz Figa4c8d8192014-05-26 06:26:03 +0900124 /*
125 * HACK: This is a temporary workaround to get access to clock
126 * controller registers directly and remove static mappings and
127 * dependencies on platform headers. It is necessary to enable
128 * Exynos multi-platform support and will be removed together with
129 * this whole driver as soon as Exynos gets migrated to use
Viresh Kumarbbcf0712014-09-09 19:58:03 +0530130 * cpufreq-dt driver.
Tomasz Figa4c8d8192014-05-26 06:26:03 +0900131 */
132 np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-clock");
133 if (!np) {
134 pr_err("%s: failed to find clock controller DT node\n",
135 __func__);
136 return -ENODEV;
137 }
138
139 info->cmu_regs = of_iomap(np, 0);
140 if (!info->cmu_regs) {
141 pr_err("%s: failed to map CMU registers\n", __func__);
142 return -EFAULT;
143 }
144
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900145 cpu_clk = clk_get(NULL, "armclk");
146 if (IS_ERR(cpu_clk))
147 return PTR_ERR(cpu_clk);
148
149 moutcore = clk_get(NULL, "moutcore");
150 if (IS_ERR(moutcore))
Jaecheol Leea125a172012-01-07 20:18:35 +0900151 goto err_moutcore;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900152
153 mout_mpll = clk_get(NULL, "mout_mpll");
154 if (IS_ERR(mout_mpll))
Jaecheol Leea125a172012-01-07 20:18:35 +0900155 goto err_mout_mpll;
156
157 rate = clk_get_rate(mout_mpll) / 1000;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900158
159 mout_apll = clk_get(NULL, "mout_apll");
160 if (IS_ERR(mout_apll))
Jaecheol Leea125a172012-01-07 20:18:35 +0900161 goto err_mout_apll;
MyungJoo Ham0073f532011-08-18 19:45:16 +0900162
Jaecheol Leea125a172012-01-07 20:18:35 +0900163 info->mpll_freq_khz = rate;
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800164 /* 800Mhz */
Jaecheol Leea125a172012-01-07 20:18:35 +0900165 info->pll_safe_idx = L2;
Jaecheol Leea125a172012-01-07 20:18:35 +0900166 info->cpu_clk = cpu_clk;
167 info->volt_table = exynos4210_volt_table;
168 info->freq_table = exynos4210_freq_table;
169 info->set_freq = exynos4210_set_frequency;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900170
Tomasz Figa4c8d8192014-05-26 06:26:03 +0900171 cpufreq = info;
172
Jaecheol Leea125a172012-01-07 20:18:35 +0900173 return 0;
174
175err_mout_apll:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800176 clk_put(mout_mpll);
Jaecheol Leea125a172012-01-07 20:18:35 +0900177err_mout_mpll:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800178 clk_put(moutcore);
Jaecheol Leea125a172012-01-07 20:18:35 +0900179err_moutcore:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800180 clk_put(cpu_clk);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900181
Jaecheol Leea125a172012-01-07 20:18:35 +0900182 pr_debug("%s: failed initialization\n", __func__);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900183 return -EINVAL;
184}