blob: 97669ee4df2a6625f9e69b83d6d479898aee8515 [file] [log] [blame]
Maxime Ripardb2ac5d72012-11-12 15:07:50 +01001/*
2 * Allwinner A1X SoCs timer handling.
3 *
4 * Copyright (C) 2012 Maxime Ripard
5 *
6 * Maxime Ripard <maxime.ripard@free-electrons.com>
7 *
8 * Based on code from
9 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
10 * Benn Huang <benn@allwinnertech.com>
11 *
12 * This file is licensed under the terms of the GNU General Public
13 * License version 2. This program is licensed "as is" without any
14 * warranty of any kind, whether express or implied.
15 */
16
17#include <linux/clk.h>
18#include <linux/clockchips.h>
19#include <linux/interrupt.h>
20#include <linux/irq.h>
21#include <linux/irqreturn.h>
Maxime Ripard137c6b32013-07-16 16:45:37 +020022#include <linux/sched_clock.h>
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010023#include <linux/of.h>
24#include <linux/of_address.h>
25#include <linux/of_irq.h>
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010026
Maxime Ripard04981732013-03-10 17:03:46 +010027#define TIMER_IRQ_EN_REG 0x00
Maxime Ripard40777642013-07-16 16:45:37 +020028#define TIMER_IRQ_EN(val) BIT(val)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010029#define TIMER_IRQ_ST_REG 0x04
Maxime Ripard04981732013-03-10 17:03:46 +010030#define TIMER_CTL_REG(val) (0x10 * val + 0x10)
Maxime Ripard40777642013-07-16 16:45:37 +020031#define TIMER_CTL_ENABLE BIT(0)
Maxime Ripard9eded232013-07-16 16:45:37 +020032#define TIMER_CTL_RELOAD BIT(1)
Maxime Riparda2c49e72013-07-16 16:45:38 +020033#define TIMER_CTL_CLK_SRC(val) (((val) & 0x3) << 2)
34#define TIMER_CTL_CLK_SRC_OSC24M (1)
35#define TIMER_CTL_CLK_PRES(val) (((val) & 0x7) << 4)
Maxime Ripard40777642013-07-16 16:45:37 +020036#define TIMER_CTL_ONESHOT BIT(7)
Maxime Ripardbb008b92013-07-16 16:45:37 +020037#define TIMER_INTVAL_REG(val) (0x10 * (val) + 0x14)
38#define TIMER_CNTVAL_REG(val) (0x10 * (val) + 0x18)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010039
Maxime Ripard12e14802013-10-14 21:07:47 +020040#define TIMER_SYNC_TICKS 3
41
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010042static void __iomem *timer_base;
Maxime Ripard7e141832013-07-16 16:45:38 +020043static u32 ticks_per_jiffy;
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010044
Maxime Ripard63d88f12013-07-16 16:45:38 +020045/*
46 * When we disable a timer, we need to wait at least for 2 cycles of
47 * the timer source clock. We will use for that the clocksource timer
48 * that is already setup and runs at the same frequency than the other
49 * timers, and we never will be disabled.
50 */
51static void sun4i_clkevt_sync(void)
52{
53 u32 old = readl(timer_base + TIMER_CNTVAL_REG(1));
54
Maxime Ripard12e14802013-10-14 21:07:47 +020055 while ((old - readl(timer_base + TIMER_CNTVAL_REG(1))) < TIMER_SYNC_TICKS)
Maxime Ripard63d88f12013-07-16 16:45:38 +020056 cpu_relax();
57}
58
Maxime Ripard96651a02013-07-16 16:45:38 +020059static void sun4i_clkevt_time_stop(u8 timer)
60{
61 u32 val = readl(timer_base + TIMER_CTL_REG(timer));
62 writel(val & ~TIMER_CTL_ENABLE, timer_base + TIMER_CTL_REG(timer));
63 sun4i_clkevt_sync();
64}
65
66static void sun4i_clkevt_time_setup(u8 timer, unsigned long delay)
67{
68 writel(delay, timer_base + TIMER_INTVAL_REG(timer));
69}
70
71static void sun4i_clkevt_time_start(u8 timer, bool periodic)
72{
73 u32 val = readl(timer_base + TIMER_CTL_REG(timer));
74
75 if (periodic)
76 val &= ~TIMER_CTL_ONESHOT;
77 else
78 val |= TIMER_CTL_ONESHOT;
79
Maxime Ripard7e141832013-07-16 16:45:38 +020080 writel(val | TIMER_CTL_ENABLE | TIMER_CTL_RELOAD,
81 timer_base + TIMER_CTL_REG(timer));
Maxime Ripard96651a02013-07-16 16:45:38 +020082}
83
Viresh Kumar6de6c972015-06-18 16:24:37 +053084static int sun4i_clkevt_shutdown(struct clock_event_device *evt)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +010085{
Viresh Kumar6de6c972015-06-18 16:24:37 +053086 sun4i_clkevt_time_stop(0);
87 return 0;
88}
89
90static int sun4i_clkevt_set_oneshot(struct clock_event_device *evt)
91{
92 sun4i_clkevt_time_stop(0);
93 sun4i_clkevt_time_start(0, false);
94 return 0;
95}
96
97static int sun4i_clkevt_set_periodic(struct clock_event_device *evt)
98{
99 sun4i_clkevt_time_stop(0);
100 sun4i_clkevt_time_setup(0, ticks_per_jiffy);
101 sun4i_clkevt_time_start(0, true);
102 return 0;
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100103}
104
Maxime Ripard119fd632013-03-24 11:49:25 +0100105static int sun4i_clkevt_next_event(unsigned long evt,
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100106 struct clock_event_device *unused)
107{
Maxime Ripard96651a02013-07-16 16:45:38 +0200108 sun4i_clkevt_time_stop(0);
Maxime Ripard12e14802013-10-14 21:07:47 +0200109 sun4i_clkevt_time_setup(0, evt - TIMER_SYNC_TICKS);
Maxime Ripard96651a02013-07-16 16:45:38 +0200110 sun4i_clkevt_time_start(0, false);
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100111
112 return 0;
113}
114
Maxime Ripard119fd632013-03-24 11:49:25 +0100115static struct clock_event_device sun4i_clockevent = {
116 .name = "sun4i_tick",
Maxime Ripard5df9aff2013-11-07 12:01:48 +0100117 .rating = 350,
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100118 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Viresh Kumar6de6c972015-06-18 16:24:37 +0530119 .set_state_shutdown = sun4i_clkevt_shutdown,
120 .set_state_periodic = sun4i_clkevt_set_periodic,
121 .set_state_oneshot = sun4i_clkevt_set_oneshot,
122 .tick_resume = sun4i_clkevt_shutdown,
Maxime Ripard119fd632013-03-24 11:49:25 +0100123 .set_next_event = sun4i_clkevt_next_event,
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100124};
125
126
Maxime Ripard119fd632013-03-24 11:49:25 +0100127static irqreturn_t sun4i_timer_interrupt(int irq, void *dev_id)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100128{
129 struct clock_event_device *evt = (struct clock_event_device *)dev_id;
130
131 writel(0x1, timer_base + TIMER_IRQ_ST_REG);
132 evt->event_handler(evt);
133
134 return IRQ_HANDLED;
135}
136
Maxime Ripard119fd632013-03-24 11:49:25 +0100137static struct irqaction sun4i_timer_irq = {
138 .name = "sun4i_timer0",
Maxime Ripard33536522013-10-14 21:07:48 +0200139 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Maxime Ripard119fd632013-03-24 11:49:25 +0100140 .handler = sun4i_timer_interrupt,
141 .dev_id = &sun4i_clockevent,
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100142};
143
Stephen Boyd662e7232013-11-20 00:47:32 +0100144static u64 notrace sun4i_timer_sched_read(void)
Maxime Ripard137c6b32013-07-16 16:45:37 +0200145{
146 return ~readl(timer_base + TIMER_CNTVAL_REG(1));
147}
148
Daniel Lezcanoce5dc742016-06-06 17:59:09 +0200149static int __init sun4i_timer_init(struct device_node *node)
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100150{
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100151 unsigned long rate = 0;
152 struct clk *clk;
153 int ret, irq;
154 u32 val;
155
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100156 timer_base = of_iomap(node, 0);
Daniel Lezcanoce5dc742016-06-06 17:59:09 +0200157 if (!timer_base) {
158 pr_crit("Can't map registers");
159 return -ENXIO;
160 }
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100161
162 irq = irq_of_parse_and_map(node, 0);
Daniel Lezcanoce5dc742016-06-06 17:59:09 +0200163 if (irq <= 0) {
164 pr_crit("Can't parse IRQ");
165 return -EINVAL;
166 }
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100167
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100168 clk = of_clk_get(node, 0);
Daniel Lezcanoce5dc742016-06-06 17:59:09 +0200169 if (IS_ERR(clk)) {
170 pr_crit("Can't get timer clock");
171 return PTR_ERR(clk);
172 }
173
174 ret = clk_prepare_enable(clk);
175 if (ret) {
176 pr_err("Failed to prepare clock");
177 return ret;
178 }
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100179
180 rate = clk_get_rate(clk);
181
Maxime Ripard137c6b32013-07-16 16:45:37 +0200182 writel(~0, timer_base + TIMER_INTVAL_REG(1));
183 writel(TIMER_CTL_ENABLE | TIMER_CTL_RELOAD |
184 TIMER_CTL_CLK_SRC(TIMER_CTL_CLK_SRC_OSC24M),
185 timer_base + TIMER_CTL_REG(1));
186
Hans de Goede37b8b002015-03-30 22:17:10 +0200187 /*
188 * sched_clock_register does not have priorities, and on sun6i and
189 * later there is a better sched_clock registered by arm_arch_timer.c
190 */
191 if (of_machine_is_compatible("allwinner,sun4i-a10") ||
192 of_machine_is_compatible("allwinner,sun5i-a13") ||
193 of_machine_is_compatible("allwinner,sun5i-a10s"))
194 sched_clock_register(sun4i_timer_sched_read, 32, rate);
195
Daniel Lezcanoce5dc742016-06-06 17:59:09 +0200196 ret = clocksource_mmio_init(timer_base + TIMER_CNTVAL_REG(1), node->name,
197 rate, 350, 32, clocksource_mmio_readl_down);
198 if (ret) {
199 pr_err("Failed to register clocksource");
200 return ret;
201 }
Maxime Ripard137c6b32013-07-16 16:45:37 +0200202
Maxime Ripard7e141832013-07-16 16:45:38 +0200203 ticks_per_jiffy = DIV_ROUND_UP(rate, HZ);
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100204
Maxime Ripard7e141832013-07-16 16:45:38 +0200205 writel(TIMER_CTL_CLK_SRC(TIMER_CTL_CLK_SRC_OSC24M),
Maxime Riparda2c49e72013-07-16 16:45:38 +0200206 timer_base + TIMER_CTL_REG(0));
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100207
Marc Zyngier6db50bb2013-12-02 09:29:35 +0000208 /* Make sure timer is stopped before playing with interrupts */
209 sun4i_clkevt_time_stop(0);
210
Maxime Ripard6bab4a82014-11-18 23:59:33 +0100211 sun4i_clockevent.cpumask = cpu_possible_mask;
212 sun4i_clockevent.irq = irq;
213
214 clockevents_config_and_register(&sun4i_clockevent, rate,
215 TIMER_SYNC_TICKS, 0xffffffff);
216
Maxime Ripard119fd632013-03-24 11:49:25 +0100217 ret = setup_irq(irq, &sun4i_timer_irq);
Daniel Lezcanoce5dc742016-06-06 17:59:09 +0200218 if (ret) {
219 pr_err("failed to setup irq %d\n", irq);
220 return ret;
221 }
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100222
223 /* Enable timer0 interrupt */
Maxime Ripard04981732013-03-10 17:03:46 +0100224 val = readl(timer_base + TIMER_IRQ_EN_REG);
225 writel(val | TIMER_IRQ_EN(0), timer_base + TIMER_IRQ_EN_REG);
Daniel Lezcanoce5dc742016-06-06 17:59:09 +0200226
227 return ret;
Maxime Ripardb2ac5d72012-11-12 15:07:50 +0100228}
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200229CLOCKSOURCE_OF_DECLARE(sun4i, "allwinner,sun4i-a10-timer",
Maxime Ripard119fd632013-03-24 11:49:25 +0100230 sun4i_timer_init);