blob: aa603f221c6ad61486f4c5ecbedde63fd957b113 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
35#include <linux/io.h>
36#include <linux/dma-mapping.h>
37#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053043
44#include <plat/dma.h>
45#include <plat/dmtimer.h>
46#include <plat/omap-serial.h>
47
Govindraj.R7c77c8d2012-04-03 19:12:34 +053048#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
49
50#define OMAP_UART_REV_42 0x0402
51#define OMAP_UART_REV_46 0x0406
52#define OMAP_UART_REV_52 0x0502
53#define OMAP_UART_REV_63 0x0603
54
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053055#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
56
Paul Walmsley0ba5f662012-01-25 19:50:36 -070057/* SCR register bitmasks */
58#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
59
60/* FCR register bitmasks */
61#define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
62#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
63
Govindraj.R7c77c8d2012-04-03 19:12:34 +053064/* MVR register bitmasks */
65#define OMAP_UART_MVR_SCHEME_SHIFT 30
66
67#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
68#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
69#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
70
71#define OMAP_UART_MVR_MAJ_MASK 0x700
72#define OMAP_UART_MVR_MAJ_SHIFT 8
73#define OMAP_UART_MVR_MIN_MASK 0x3f
74
Govindraj.Rb6126332010-09-27 20:20:49 +053075static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
76
77/* Forward declaration of functions */
78static void uart_tx_dma_callback(int lch, u16 ch_status, void *data);
Jon Huntera9e210e2011-11-09 17:34:49 +053079static void serial_omap_rxdma_poll(unsigned long uart_no);
Govindraj.Rb6126332010-09-27 20:20:49 +053080static int serial_omap_start_rxdma(struct uart_omap_port *up);
Govindraj.R94734742011-11-07 19:00:33 +053081static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +053082
Govindraj.R2fd14962011-11-09 17:41:21 +053083static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +053084
85static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
86{
87 offset <<= up->port.regshift;
88 return readw(up->port.membase + offset);
89}
90
91static inline void serial_out(struct uart_omap_port *up, int offset, int value)
92{
93 offset <<= up->port.regshift;
94 writew(value, up->port.membase + offset);
95}
96
97static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
98{
99 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
100 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
101 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
102 serial_out(up, UART_FCR, 0);
103}
104
105/*
106 * serial_omap_get_divisor - calculate divisor value
107 * @port: uart port info
108 * @baud: baudrate for which divisor needs to be calculated.
109 *
110 * We have written our own function to get the divisor so as to support
111 * 13x mode. 3Mbps Baudrate as an different divisor.
112 * Reference OMAP TRM Chapter 17:
113 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
114 * referring to oversampling - divisor value
115 * baudrate 460,800 to 3,686,400 all have divisor 13
116 * except 3,000,000 which has divisor value 16
117 */
118static unsigned int
119serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
120{
121 unsigned int divisor;
122
123 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
124 divisor = 13;
125 else
126 divisor = 16;
127 return port->uartclk/(baud * divisor);
128}
129
130static void serial_omap_stop_rxdma(struct uart_omap_port *up)
131{
132 if (up->uart_dma.rx_dma_used) {
133 del_timer(&up->uart_dma.rx_timer);
134 omap_stop_dma(up->uart_dma.rx_dma_channel);
135 omap_free_dma(up->uart_dma.rx_dma_channel);
136 up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
137 up->uart_dma.rx_dma_used = false;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530138 pm_runtime_mark_last_busy(&up->pdev->dev);
139 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530140 }
141}
142
143static void serial_omap_enable_ms(struct uart_port *port)
144{
145 struct uart_omap_port *up = (struct uart_omap_port *)port;
146
Rajendra Nayakba774332011-12-14 17:25:43 +0530147 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530148
149 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530150 up->ier |= UART_IER_MSI;
151 serial_out(up, UART_IER, up->ier);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530152 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530153}
154
155static void serial_omap_stop_tx(struct uart_port *port)
156{
157 struct uart_omap_port *up = (struct uart_omap_port *)port;
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700158 struct omap_uart_port_info *pdata = up->pdev->dev.platform_data;
Govindraj.Rb6126332010-09-27 20:20:49 +0530159
160 if (up->use_dma &&
161 up->uart_dma.tx_dma_channel != OMAP_UART_DMA_CH_FREE) {
162 /*
163 * Check if dma is still active. If yes do nothing,
164 * return. Else stop dma
165 */
166 if (omap_get_dma_active_status(up->uart_dma.tx_dma_channel))
167 return;
168 omap_stop_dma(up->uart_dma.tx_dma_channel);
169 omap_free_dma(up->uart_dma.tx_dma_channel);
170 up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530171 pm_runtime_mark_last_busy(&up->pdev->dev);
172 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530173 }
174
Govindraj.Rfcdca752011-02-28 18:12:23 +0530175 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530176 if (up->ier & UART_IER_THRI) {
177 up->ier &= ~UART_IER_THRI;
178 serial_out(up, UART_IER, up->ier);
179 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530180
Cousson, Benoita5f43132012-02-28 18:22:12 +0100181 if (!up->use_dma && pdata && pdata->set_forceidle)
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700182 pdata->set_forceidle(up->pdev);
183
Govindraj.Rfcdca752011-02-28 18:12:23 +0530184 pm_runtime_mark_last_busy(&up->pdev->dev);
185 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530186}
187
188static void serial_omap_stop_rx(struct uart_port *port)
189{
190 struct uart_omap_port *up = (struct uart_omap_port *)port;
191
Govindraj.Rfcdca752011-02-28 18:12:23 +0530192 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530193 if (up->use_dma)
194 serial_omap_stop_rxdma(up);
195 up->ier &= ~UART_IER_RLSI;
196 up->port.read_status_mask &= ~UART_LSR_DR;
197 serial_out(up, UART_IER, up->ier);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530198 pm_runtime_mark_last_busy(&up->pdev->dev);
199 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530200}
201
Govindraj.Rda274682011-12-14 21:24:11 +0530202static inline void receive_chars(struct uart_omap_port *up,
203 unsigned int *status)
Govindraj.Rb6126332010-09-27 20:20:49 +0530204{
205 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rda274682011-12-14 21:24:11 +0530206 unsigned int flag, lsr = *status;
207 unsigned char ch = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530208 int max_count = 256;
209
210 do {
211 if (likely(lsr & UART_LSR_DR))
212 ch = serial_in(up, UART_RX);
213 flag = TTY_NORMAL;
214 up->port.icount.rx++;
215
216 if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
217 /*
218 * For statistics only
219 */
220 if (lsr & UART_LSR_BI) {
221 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
222 up->port.icount.brk++;
223 /*
224 * We do the SysRQ and SAK checking
225 * here because otherwise the break
226 * may get masked by ignore_status_mask
227 * or read_status_mask.
228 */
229 if (uart_handle_break(&up->port))
230 goto ignore_char;
231 } else if (lsr & UART_LSR_PE) {
232 up->port.icount.parity++;
233 } else if (lsr & UART_LSR_FE) {
234 up->port.icount.frame++;
235 }
236
237 if (lsr & UART_LSR_OE)
238 up->port.icount.overrun++;
239
240 /*
241 * Mask off conditions which should be ignored.
242 */
243 lsr &= up->port.read_status_mask;
244
245#ifdef CONFIG_SERIAL_OMAP_CONSOLE
246 if (up->port.line == up->port.cons->index) {
247 /* Recover the break flag from console xmit */
248 lsr |= up->lsr_break_flag;
Govindraj.Rb6126332010-09-27 20:20:49 +0530249 }
250#endif
251 if (lsr & UART_LSR_BI)
252 flag = TTY_BREAK;
253 else if (lsr & UART_LSR_PE)
254 flag = TTY_PARITY;
255 else if (lsr & UART_LSR_FE)
256 flag = TTY_FRAME;
257 }
258
259 if (uart_handle_sysrq_char(&up->port, ch))
260 goto ignore_char;
261 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
262ignore_char:
263 lsr = serial_in(up, UART_LSR);
264 } while ((lsr & (UART_LSR_DR | UART_LSR_BI)) && (max_count-- > 0));
265 spin_unlock(&up->port.lock);
266 tty_flip_buffer_push(tty);
267 spin_lock(&up->port.lock);
268}
269
270static void transmit_chars(struct uart_omap_port *up)
271{
272 struct circ_buf *xmit = &up->port.state->xmit;
273 int count;
274
275 if (up->port.x_char) {
276 serial_out(up, UART_TX, up->port.x_char);
277 up->port.icount.tx++;
278 up->port.x_char = 0;
279 return;
280 }
281 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
282 serial_omap_stop_tx(&up->port);
283 return;
284 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800285 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530286 do {
287 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
288 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
289 up->port.icount.tx++;
290 if (uart_circ_empty(xmit))
291 break;
292 } while (--count > 0);
293
294 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
295 uart_write_wakeup(&up->port);
296
297 if (uart_circ_empty(xmit))
298 serial_omap_stop_tx(&up->port);
299}
300
301static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
302{
303 if (!(up->ier & UART_IER_THRI)) {
304 up->ier |= UART_IER_THRI;
305 serial_out(up, UART_IER, up->ier);
306 }
307}
308
309static void serial_omap_start_tx(struct uart_port *port)
310{
311 struct uart_omap_port *up = (struct uart_omap_port *)port;
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700312 struct omap_uart_port_info *pdata = up->pdev->dev.platform_data;
Govindraj.Rb6126332010-09-27 20:20:49 +0530313 struct circ_buf *xmit;
314 unsigned int start;
315 int ret = 0;
316
317 if (!up->use_dma) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530318 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530319 serial_omap_enable_ier_thri(up);
Cousson, Benoita5f43132012-02-28 18:22:12 +0100320 if (pdata && pdata->set_noidle)
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700321 pdata->set_noidle(up->pdev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530322 pm_runtime_mark_last_busy(&up->pdev->dev);
323 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530324 return;
325 }
326
327 if (up->uart_dma.tx_dma_used)
328 return;
329
330 xmit = &up->port.state->xmit;
331
332 if (up->uart_dma.tx_dma_channel == OMAP_UART_DMA_CH_FREE) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530333 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530334 ret = omap_request_dma(up->uart_dma.uart_dma_tx,
335 "UART Tx DMA",
336 (void *)uart_tx_dma_callback, up,
337 &(up->uart_dma.tx_dma_channel));
338
339 if (ret < 0) {
340 serial_omap_enable_ier_thri(up);
341 return;
342 }
343 }
344 spin_lock(&(up->uart_dma.tx_lock));
345 up->uart_dma.tx_dma_used = true;
346 spin_unlock(&(up->uart_dma.tx_lock));
347
348 start = up->uart_dma.tx_buf_dma_phys +
349 (xmit->tail & (UART_XMIT_SIZE - 1));
350
351 up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
352 /*
353 * It is a circular buffer. See if the buffer has wounded back.
354 * If yes it will have to be transferred in two separate dma
355 * transfers
356 */
357 if (start + up->uart_dma.tx_buf_size >=
358 up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
359 up->uart_dma.tx_buf_size =
360 (up->uart_dma.tx_buf_dma_phys +
361 UART_XMIT_SIZE) - start;
362
363 omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
364 OMAP_DMA_AMODE_CONSTANT,
365 up->uart_dma.uart_base, 0, 0);
366 omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
367 OMAP_DMA_AMODE_POST_INC, start, 0, 0);
368 omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
369 OMAP_DMA_DATA_TYPE_S8,
370 up->uart_dma.tx_buf_size, 1,
371 OMAP_DMA_SYNC_ELEMENT,
372 up->uart_dma.uart_dma_tx, 0);
373 /* FIXME: Cache maintenance needed here? */
374 omap_start_dma(up->uart_dma.tx_dma_channel);
375}
376
377static unsigned int check_modem_status(struct uart_omap_port *up)
378{
379 unsigned int status;
380
381 status = serial_in(up, UART_MSR);
382 status |= up->msr_saved_flags;
383 up->msr_saved_flags = 0;
384 if ((status & UART_MSR_ANY_DELTA) == 0)
385 return status;
386
387 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
388 up->port.state != NULL) {
389 if (status & UART_MSR_TERI)
390 up->port.icount.rng++;
391 if (status & UART_MSR_DDSR)
392 up->port.icount.dsr++;
393 if (status & UART_MSR_DDCD)
394 uart_handle_dcd_change
395 (&up->port, status & UART_MSR_DCD);
396 if (status & UART_MSR_DCTS)
397 uart_handle_cts_change
398 (&up->port, status & UART_MSR_CTS);
399 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
400 }
401
402 return status;
403}
404
405/**
406 * serial_omap_irq() - This handles the interrupt from one port
407 * @irq: uart port irq number
408 * @dev_id: uart port info
409 */
410static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
411{
412 struct uart_omap_port *up = dev_id;
413 unsigned int iir, lsr;
414 unsigned long flags;
415
Govindraj.Rfcdca752011-02-28 18:12:23 +0530416 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530417 iir = serial_in(up, UART_IIR);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530418 if (iir & UART_IIR_NO_INT) {
419 pm_runtime_mark_last_busy(&up->pdev->dev);
420 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530421 return IRQ_NONE;
Govindraj.Rfcdca752011-02-28 18:12:23 +0530422 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530423
424 spin_lock_irqsave(&up->port.lock, flags);
425 lsr = serial_in(up, UART_LSR);
426 if (iir & UART_IIR_RLSI) {
427 if (!up->use_dma) {
428 if (lsr & UART_LSR_DR)
429 receive_chars(up, &lsr);
430 } else {
431 up->ier &= ~(UART_IER_RDI | UART_IER_RLSI);
432 serial_out(up, UART_IER, up->ier);
433 if ((serial_omap_start_rxdma(up) != 0) &&
434 (lsr & UART_LSR_DR))
435 receive_chars(up, &lsr);
436 }
437 }
438
439 check_modem_status(up);
440 if ((lsr & UART_LSR_THRE) && (iir & UART_IIR_THRI))
441 transmit_chars(up);
442
443 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530444 pm_runtime_mark_last_busy(&up->pdev->dev);
445 pm_runtime_put_autosuspend(&up->pdev->dev);
446
Govindraj.Rb6126332010-09-27 20:20:49 +0530447 up->port_activity = jiffies;
448 return IRQ_HANDLED;
449}
450
451static unsigned int serial_omap_tx_empty(struct uart_port *port)
452{
453 struct uart_omap_port *up = (struct uart_omap_port *)port;
454 unsigned long flags = 0;
455 unsigned int ret = 0;
456
Govindraj.Rfcdca752011-02-28 18:12:23 +0530457 pm_runtime_get_sync(&up->pdev->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530458 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530459 spin_lock_irqsave(&up->port.lock, flags);
460 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
461 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530462 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530463 return ret;
464}
465
466static unsigned int serial_omap_get_mctrl(struct uart_port *port)
467{
468 struct uart_omap_port *up = (struct uart_omap_port *)port;
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530469 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530470 unsigned int ret = 0;
471
Govindraj.Rfcdca752011-02-28 18:12:23 +0530472 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530473 status = check_modem_status(up);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530474 pm_runtime_put(&up->pdev->dev);
475
Rajendra Nayakba774332011-12-14 17:25:43 +0530476 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530477
478 if (status & UART_MSR_DCD)
479 ret |= TIOCM_CAR;
480 if (status & UART_MSR_RI)
481 ret |= TIOCM_RNG;
482 if (status & UART_MSR_DSR)
483 ret |= TIOCM_DSR;
484 if (status & UART_MSR_CTS)
485 ret |= TIOCM_CTS;
486 return ret;
487}
488
489static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
490{
491 struct uart_omap_port *up = (struct uart_omap_port *)port;
492 unsigned char mcr = 0;
493
Rajendra Nayakba774332011-12-14 17:25:43 +0530494 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530495 if (mctrl & TIOCM_RTS)
496 mcr |= UART_MCR_RTS;
497 if (mctrl & TIOCM_DTR)
498 mcr |= UART_MCR_DTR;
499 if (mctrl & TIOCM_OUT1)
500 mcr |= UART_MCR_OUT1;
501 if (mctrl & TIOCM_OUT2)
502 mcr |= UART_MCR_OUT2;
503 if (mctrl & TIOCM_LOOP)
504 mcr |= UART_MCR_LOOP;
505
Govindraj.Rfcdca752011-02-28 18:12:23 +0530506 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530507 up->mcr = serial_in(up, UART_MCR);
508 up->mcr |= mcr;
509 serial_out(up, UART_MCR, up->mcr);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530510 pm_runtime_put(&up->pdev->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000511
512 if (gpio_is_valid(up->DTR_gpio) &&
513 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
514 up->DTR_active = !up->DTR_active;
515 if (gpio_cansleep(up->DTR_gpio))
516 schedule_work(&up->qos_work);
517 else
518 gpio_set_value(up->DTR_gpio,
519 up->DTR_active != up->DTR_inverted);
520 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530521}
522
523static void serial_omap_break_ctl(struct uart_port *port, int break_state)
524{
525 struct uart_omap_port *up = (struct uart_omap_port *)port;
526 unsigned long flags = 0;
527
Rajendra Nayakba774332011-12-14 17:25:43 +0530528 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530529 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530530 spin_lock_irqsave(&up->port.lock, flags);
531 if (break_state == -1)
532 up->lcr |= UART_LCR_SBC;
533 else
534 up->lcr &= ~UART_LCR_SBC;
535 serial_out(up, UART_LCR, up->lcr);
536 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530537 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530538}
539
540static int serial_omap_startup(struct uart_port *port)
541{
542 struct uart_omap_port *up = (struct uart_omap_port *)port;
543 unsigned long flags = 0;
544 int retval;
545
546 /*
547 * Allocate the IRQ
548 */
549 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
550 up->name, up);
551 if (retval)
552 return retval;
553
Rajendra Nayakba774332011-12-14 17:25:43 +0530554 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530555
Govindraj.Rfcdca752011-02-28 18:12:23 +0530556 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530557 /*
558 * Clear the FIFO buffers and disable them.
559 * (they will be reenabled in set_termios())
560 */
561 serial_omap_clear_fifos(up);
562 /* For Hardware flow control */
563 serial_out(up, UART_MCR, UART_MCR_RTS);
564
565 /*
566 * Clear the interrupt registers.
567 */
568 (void) serial_in(up, UART_LSR);
569 if (serial_in(up, UART_LSR) & UART_LSR_DR)
570 (void) serial_in(up, UART_RX);
571 (void) serial_in(up, UART_IIR);
572 (void) serial_in(up, UART_MSR);
573
574 /*
575 * Now, initialize the UART
576 */
577 serial_out(up, UART_LCR, UART_LCR_WLEN8);
578 spin_lock_irqsave(&up->port.lock, flags);
579 /*
580 * Most PC uarts need OUT2 raised to enable interrupts.
581 */
582 up->port.mctrl |= TIOCM_OUT2;
583 serial_omap_set_mctrl(&up->port, up->port.mctrl);
584 spin_unlock_irqrestore(&up->port.lock, flags);
585
586 up->msr_saved_flags = 0;
587 if (up->use_dma) {
588 free_page((unsigned long)up->port.state->xmit.buf);
589 up->port.state->xmit.buf = dma_alloc_coherent(NULL,
590 UART_XMIT_SIZE,
591 (dma_addr_t *)&(up->uart_dma.tx_buf_dma_phys),
592 0);
593 init_timer(&(up->uart_dma.rx_timer));
Jon Huntera9e210e2011-11-09 17:34:49 +0530594 up->uart_dma.rx_timer.function = serial_omap_rxdma_poll;
Rajendra Nayakba774332011-12-14 17:25:43 +0530595 up->uart_dma.rx_timer.data = up->port.line;
Govindraj.Rb6126332010-09-27 20:20:49 +0530596 /* Currently the buffer size is 4KB. Can increase it */
597 up->uart_dma.rx_buf = dma_alloc_coherent(NULL,
598 up->uart_dma.rx_buf_size,
599 (dma_addr_t *)&(up->uart_dma.rx_buf_dma_phys), 0);
600 }
601 /*
602 * Finally, enable interrupts. Note: Modem status interrupts
603 * are set via set_termios(), which will be occurring imminently
604 * anyway, so we don't enable them here.
605 */
606 up->ier = UART_IER_RLSI | UART_IER_RDI;
607 serial_out(up, UART_IER, up->ier);
608
Jarkko Nikula78841462011-01-24 17:51:22 +0200609 /* Enable module level wake up */
610 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
611
Govindraj.Rfcdca752011-02-28 18:12:23 +0530612 pm_runtime_mark_last_busy(&up->pdev->dev);
613 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530614 up->port_activity = jiffies;
615 return 0;
616}
617
618static void serial_omap_shutdown(struct uart_port *port)
619{
620 struct uart_omap_port *up = (struct uart_omap_port *)port;
621 unsigned long flags = 0;
622
Rajendra Nayakba774332011-12-14 17:25:43 +0530623 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530624
625 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530626 /*
627 * Disable interrupts from this port
628 */
629 up->ier = 0;
630 serial_out(up, UART_IER, 0);
631
632 spin_lock_irqsave(&up->port.lock, flags);
633 up->port.mctrl &= ~TIOCM_OUT2;
634 serial_omap_set_mctrl(&up->port, up->port.mctrl);
635 spin_unlock_irqrestore(&up->port.lock, flags);
636
637 /*
638 * Disable break condition and FIFOs
639 */
640 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
641 serial_omap_clear_fifos(up);
642
643 /*
644 * Read data port to reset things, and then free the irq
645 */
646 if (serial_in(up, UART_LSR) & UART_LSR_DR)
647 (void) serial_in(up, UART_RX);
648 if (up->use_dma) {
649 dma_free_coherent(up->port.dev,
650 UART_XMIT_SIZE, up->port.state->xmit.buf,
651 up->uart_dma.tx_buf_dma_phys);
652 up->port.state->xmit.buf = NULL;
653 serial_omap_stop_rx(port);
654 dma_free_coherent(up->port.dev,
655 up->uart_dma.rx_buf_size, up->uart_dma.rx_buf,
656 up->uart_dma.rx_buf_dma_phys);
657 up->uart_dma.rx_buf = NULL;
658 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530659
660 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530661 free_irq(up->port.irq, up);
662}
663
664static inline void
665serial_omap_configure_xonxoff
666 (struct uart_omap_port *up, struct ktermios *termios)
667{
Govindraj.Rb6126332010-09-27 20:20:49 +0530668 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800669 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530670 up->efr = serial_in(up, UART_EFR);
671 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
672
673 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
674 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
675
676 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530677 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530678
679 /*
680 * IXON Flag:
681 * Enable XON/XOFF flow control on output.
682 * Transmit XON1, XOFF1
683 */
684 if (termios->c_iflag & IXON)
Govindraj.Rc538d202011-11-07 18:57:03 +0530685 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530686
687 /*
688 * IXOFF Flag:
689 * Enable XON/XOFF flow control on input.
690 * Receiver compares XON1, XOFF1.
691 */
692 if (termios->c_iflag & IXOFF)
Govindraj.Rc538d202011-11-07 18:57:03 +0530693 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530694
695 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800696 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530697
698 up->mcr = serial_in(up, UART_MCR);
699
700 /*
701 * IXANY Flag:
702 * Enable any character to restart output.
703 * Operation resumes after receiving any
704 * character after recognition of the XOFF character
705 */
706 if (termios->c_iflag & IXANY)
707 up->mcr |= UART_MCR_XONANY;
708
709 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800710 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530711 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
712 /* Enable special char function UARTi.EFR_REG[5] and
713 * load the new software flow control mode IXON or IXOFF
714 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
715 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530716 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800717 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530718
719 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
720 serial_out(up, UART_LCR, up->lcr);
721}
722
Govindraj.R2fd14962011-11-09 17:41:21 +0530723static void serial_omap_uart_qos_work(struct work_struct *work)
724{
725 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
726 qos_work);
727
728 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000729 if (gpio_is_valid(up->DTR_gpio))
730 gpio_set_value_cansleep(up->DTR_gpio,
731 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530732}
733
Govindraj.Rb6126332010-09-27 20:20:49 +0530734static void
735serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
736 struct ktermios *old)
737{
738 struct uart_omap_port *up = (struct uart_omap_port *)port;
739 unsigned char cval = 0;
740 unsigned char efr = 0;
741 unsigned long flags = 0;
742 unsigned int baud, quot;
743
744 switch (termios->c_cflag & CSIZE) {
745 case CS5:
746 cval = UART_LCR_WLEN5;
747 break;
748 case CS6:
749 cval = UART_LCR_WLEN6;
750 break;
751 case CS7:
752 cval = UART_LCR_WLEN7;
753 break;
754 default:
755 case CS8:
756 cval = UART_LCR_WLEN8;
757 break;
758 }
759
760 if (termios->c_cflag & CSTOPB)
761 cval |= UART_LCR_STOP;
762 if (termios->c_cflag & PARENB)
763 cval |= UART_LCR_PARITY;
764 if (!(termios->c_cflag & PARODD))
765 cval |= UART_LCR_EPAR;
766
767 /*
768 * Ask the core to calculate the divisor for us.
769 */
770
771 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
772 quot = serial_omap_get_divisor(port, baud);
773
Govindraj.R2fd14962011-11-09 17:41:21 +0530774 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700775 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530776 up->latency = up->calc_latency;
777 schedule_work(&up->qos_work);
778
Govindraj.Rc538d202011-11-07 18:57:03 +0530779 up->dll = quot & 0xff;
780 up->dlh = quot >> 8;
781 up->mdr1 = UART_OMAP_MDR1_DISABLE;
782
Govindraj.Rb6126332010-09-27 20:20:49 +0530783 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
784 UART_FCR_ENABLE_FIFO;
785 if (up->use_dma)
786 up->fcr |= UART_FCR_DMA_SELECT;
787
788 /*
789 * Ok, we're now changing the port state. Do it with
790 * interrupts disabled.
791 */
Govindraj.Rfcdca752011-02-28 18:12:23 +0530792 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530793 spin_lock_irqsave(&up->port.lock, flags);
794
795 /*
796 * Update the per-port timeout.
797 */
798 uart_update_timeout(port, termios->c_cflag, baud);
799
800 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
801 if (termios->c_iflag & INPCK)
802 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
803 if (termios->c_iflag & (BRKINT | PARMRK))
804 up->port.read_status_mask |= UART_LSR_BI;
805
806 /*
807 * Characters to ignore
808 */
809 up->port.ignore_status_mask = 0;
810 if (termios->c_iflag & IGNPAR)
811 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
812 if (termios->c_iflag & IGNBRK) {
813 up->port.ignore_status_mask |= UART_LSR_BI;
814 /*
815 * If we're ignoring parity and break indicators,
816 * ignore overruns too (for real raw support).
817 */
818 if (termios->c_iflag & IGNPAR)
819 up->port.ignore_status_mask |= UART_LSR_OE;
820 }
821
822 /*
823 * ignore all characters if CREAD is not set
824 */
825 if ((termios->c_cflag & CREAD) == 0)
826 up->port.ignore_status_mask |= UART_LSR_DR;
827
828 /*
829 * Modem status interrupts
830 */
831 up->ier &= ~UART_IER_MSI;
832 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
833 up->ier |= UART_IER_MSI;
834 serial_out(up, UART_IER, up->ier);
835 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530836 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530837 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530838
839 /* FIFOs and DMA Settings */
840
841 /* FCR can be changed only when the
842 * baud clock is not running
843 * DLL_REG and DLH_REG set to 0.
844 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800845 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530846 serial_out(up, UART_DLL, 0);
847 serial_out(up, UART_DLM, 0);
848 serial_out(up, UART_LCR, 0);
849
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800850 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530851
852 up->efr = serial_in(up, UART_EFR);
853 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
854
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800855 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530856 up->mcr = serial_in(up, UART_MCR);
857 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
858 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700859
860 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700861
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800862 if (up->use_dma) {
863 serial_out(up, UART_TI752_TLR, 0);
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700864 up->scr |= UART_FCR_TRIGGER_4;
865 } else {
866 /* Set receive FIFO threshold to 1 byte */
867 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
868 up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800869 }
870
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700871 serial_out(up, UART_FCR, up->fcr);
872 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
873
Govindraj.Rc538d202011-11-07 18:57:03 +0530874 serial_out(up, UART_OMAP_SCR, up->scr);
875
Govindraj.Rb6126332010-09-27 20:20:49 +0530876 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800877 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530878 serial_out(up, UART_MCR, up->mcr);
879
880 /* Protocol, Baud Rate, and Interrupt Settings */
881
Govindraj.R94734742011-11-07 19:00:33 +0530882 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
883 serial_omap_mdr1_errataset(up, up->mdr1);
884 else
885 serial_out(up, UART_OMAP_MDR1, up->mdr1);
886
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800887 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530888
889 up->efr = serial_in(up, UART_EFR);
890 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
891
892 serial_out(up, UART_LCR, 0);
893 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800894 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530895
Govindraj.Rc538d202011-11-07 18:57:03 +0530896 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
897 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530898
899 serial_out(up, UART_LCR, 0);
900 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800901 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530902
903 serial_out(up, UART_EFR, up->efr);
904 serial_out(up, UART_LCR, cval);
905
906 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530907 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530908 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530909 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
910
Govindraj.R94734742011-11-07 19:00:33 +0530911 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
912 serial_omap_mdr1_errataset(up, up->mdr1);
913 else
914 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530915
916 /* Hardware Flow Control Configuration */
917
918 if (termios->c_cflag & CRTSCTS) {
919 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800920 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530921
922 up->mcr = serial_in(up, UART_MCR);
923 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
924
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800925 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530926 up->efr = serial_in(up, UART_EFR);
927 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
928
929 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
930 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800931 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530932 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
933 serial_out(up, UART_LCR, cval);
934 }
935
936 serial_omap_set_mctrl(&up->port, up->port.mctrl);
937 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700938 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530939
940 spin_unlock_irqrestore(&up->port.lock, flags);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530941 pm_runtime_put(&up->pdev->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530942 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530943}
944
945static void
946serial_omap_pm(struct uart_port *port, unsigned int state,
947 unsigned int oldstate)
948{
949 struct uart_omap_port *up = (struct uart_omap_port *)port;
950 unsigned char efr;
951
Rajendra Nayakba774332011-12-14 17:25:43 +0530952 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530953
954 pm_runtime_get_sync(&up->pdev->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800955 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530956 efr = serial_in(up, UART_EFR);
957 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
958 serial_out(up, UART_LCR, 0);
959
960 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800961 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530962 serial_out(up, UART_EFR, efr);
963 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530964
965 if (!device_may_wakeup(&up->pdev->dev)) {
966 if (!state)
967 pm_runtime_forbid(&up->pdev->dev);
968 else
969 pm_runtime_allow(&up->pdev->dev);
970 }
971
972 pm_runtime_put(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530973}
974
975static void serial_omap_release_port(struct uart_port *port)
976{
977 dev_dbg(port->dev, "serial_omap_release_port+\n");
978}
979
980static int serial_omap_request_port(struct uart_port *port)
981{
982 dev_dbg(port->dev, "serial_omap_request_port+\n");
983 return 0;
984}
985
986static void serial_omap_config_port(struct uart_port *port, int flags)
987{
988 struct uart_omap_port *up = (struct uart_omap_port *)port;
989
990 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +0530991 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530992 up->port.type = PORT_OMAP;
993}
994
995static int
996serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
997{
998 /* we don't want the core code to modify any port params */
999 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1000 return -EINVAL;
1001}
1002
1003static const char *
1004serial_omap_type(struct uart_port *port)
1005{
1006 struct uart_omap_port *up = (struct uart_omap_port *)port;
1007
Rajendra Nayakba774332011-12-14 17:25:43 +05301008 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301009 return up->name;
1010}
1011
Govindraj.Rb6126332010-09-27 20:20:49 +05301012#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1013
1014static inline void wait_for_xmitr(struct uart_omap_port *up)
1015{
1016 unsigned int status, tmout = 10000;
1017
1018 /* Wait up to 10ms for the character(s) to be sent. */
1019 do {
1020 status = serial_in(up, UART_LSR);
1021
1022 if (status & UART_LSR_BI)
1023 up->lsr_break_flag = UART_LSR_BI;
1024
1025 if (--tmout == 0)
1026 break;
1027 udelay(1);
1028 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1029
1030 /* Wait up to 1s for flow control if necessary */
1031 if (up->port.flags & UPF_CONS_FLOW) {
1032 tmout = 1000000;
1033 for (tmout = 1000000; tmout; tmout--) {
1034 unsigned int msr = serial_in(up, UART_MSR);
1035
1036 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1037 if (msr & UART_MSR_CTS)
1038 break;
1039
1040 udelay(1);
1041 }
1042 }
1043}
1044
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001045#ifdef CONFIG_CONSOLE_POLL
1046
1047static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1048{
1049 struct uart_omap_port *up = (struct uart_omap_port *)port;
Govindraj.Rfcdca752011-02-28 18:12:23 +05301050
1051 pm_runtime_get_sync(&up->pdev->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001052 wait_for_xmitr(up);
1053 serial_out(up, UART_TX, ch);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301054 pm_runtime_put(&up->pdev->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001055}
1056
1057static int serial_omap_poll_get_char(struct uart_port *port)
1058{
1059 struct uart_omap_port *up = (struct uart_omap_port *)port;
Govindraj.Rfcdca752011-02-28 18:12:23 +05301060 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001061
Govindraj.Rfcdca752011-02-28 18:12:23 +05301062 pm_runtime_get_sync(&up->pdev->dev);
1063 status = serial_in(up, UART_LSR);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001064 if (!(status & UART_LSR_DR))
1065 return NO_POLL_CHAR;
1066
Govindraj.Rfcdca752011-02-28 18:12:23 +05301067 status = serial_in(up, UART_RX);
1068 pm_runtime_put(&up->pdev->dev);
1069 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001070}
1071
1072#endif /* CONFIG_CONSOLE_POLL */
1073
1074#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1075
1076static struct uart_omap_port *serial_omap_console_ports[4];
1077
1078static struct uart_driver serial_omap_reg;
1079
Govindraj.Rb6126332010-09-27 20:20:49 +05301080static void serial_omap_console_putchar(struct uart_port *port, int ch)
1081{
1082 struct uart_omap_port *up = (struct uart_omap_port *)port;
1083
1084 wait_for_xmitr(up);
1085 serial_out(up, UART_TX, ch);
1086}
1087
1088static void
1089serial_omap_console_write(struct console *co, const char *s,
1090 unsigned int count)
1091{
1092 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1093 unsigned long flags;
1094 unsigned int ier;
1095 int locked = 1;
1096
Govindraj.Rfcdca752011-02-28 18:12:23 +05301097 pm_runtime_get_sync(&up->pdev->dev);
1098
Govindraj.Rb6126332010-09-27 20:20:49 +05301099 local_irq_save(flags);
1100 if (up->port.sysrq)
1101 locked = 0;
1102 else if (oops_in_progress)
1103 locked = spin_trylock(&up->port.lock);
1104 else
1105 spin_lock(&up->port.lock);
1106
1107 /*
1108 * First save the IER then disable the interrupts
1109 */
1110 ier = serial_in(up, UART_IER);
1111 serial_out(up, UART_IER, 0);
1112
1113 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1114
1115 /*
1116 * Finally, wait for transmitter to become empty
1117 * and restore the IER
1118 */
1119 wait_for_xmitr(up);
1120 serial_out(up, UART_IER, ier);
1121 /*
1122 * The receive handling will happen properly because the
1123 * receive ready bit will still be set; it is not cleared
1124 * on read. However, modem control will not, we must
1125 * call it if we have saved something in the saved flags
1126 * while processing with interrupts off.
1127 */
1128 if (up->msr_saved_flags)
1129 check_modem_status(up);
1130
Govindraj.Rfcdca752011-02-28 18:12:23 +05301131 pm_runtime_mark_last_busy(&up->pdev->dev);
1132 pm_runtime_put_autosuspend(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301133 if (locked)
1134 spin_unlock(&up->port.lock);
1135 local_irq_restore(flags);
1136}
1137
1138static int __init
1139serial_omap_console_setup(struct console *co, char *options)
1140{
1141 struct uart_omap_port *up;
1142 int baud = 115200;
1143 int bits = 8;
1144 int parity = 'n';
1145 int flow = 'n';
1146
1147 if (serial_omap_console_ports[co->index] == NULL)
1148 return -ENODEV;
1149 up = serial_omap_console_ports[co->index];
1150
1151 if (options)
1152 uart_parse_options(options, &baud, &parity, &bits, &flow);
1153
1154 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1155}
1156
1157static struct console serial_omap_console = {
1158 .name = OMAP_SERIAL_NAME,
1159 .write = serial_omap_console_write,
1160 .device = uart_console_device,
1161 .setup = serial_omap_console_setup,
1162 .flags = CON_PRINTBUFFER,
1163 .index = -1,
1164 .data = &serial_omap_reg,
1165};
1166
1167static void serial_omap_add_console_port(struct uart_omap_port *up)
1168{
Rajendra Nayakba774332011-12-14 17:25:43 +05301169 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301170}
1171
1172#define OMAP_CONSOLE (&serial_omap_console)
1173
1174#else
1175
1176#define OMAP_CONSOLE NULL
1177
1178static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1179{}
1180
1181#endif
1182
1183static struct uart_ops serial_omap_pops = {
1184 .tx_empty = serial_omap_tx_empty,
1185 .set_mctrl = serial_omap_set_mctrl,
1186 .get_mctrl = serial_omap_get_mctrl,
1187 .stop_tx = serial_omap_stop_tx,
1188 .start_tx = serial_omap_start_tx,
1189 .stop_rx = serial_omap_stop_rx,
1190 .enable_ms = serial_omap_enable_ms,
1191 .break_ctl = serial_omap_break_ctl,
1192 .startup = serial_omap_startup,
1193 .shutdown = serial_omap_shutdown,
1194 .set_termios = serial_omap_set_termios,
1195 .pm = serial_omap_pm,
1196 .type = serial_omap_type,
1197 .release_port = serial_omap_release_port,
1198 .request_port = serial_omap_request_port,
1199 .config_port = serial_omap_config_port,
1200 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001201#ifdef CONFIG_CONSOLE_POLL
1202 .poll_put_char = serial_omap_poll_put_char,
1203 .poll_get_char = serial_omap_poll_get_char,
1204#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301205};
1206
1207static struct uart_driver serial_omap_reg = {
1208 .owner = THIS_MODULE,
1209 .driver_name = "OMAP-SERIAL",
1210 .dev_name = OMAP_SERIAL_NAME,
1211 .nr = OMAP_MAX_HSUART_PORTS,
1212 .cons = OMAP_CONSOLE,
1213};
1214
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301215#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301216static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301217{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301218 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301219
Govindraj.R2fd14962011-11-09 17:41:21 +05301220 if (up) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301221 uart_suspend_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301222 flush_work_sync(&up->qos_work);
1223 }
1224
Govindraj.Rb6126332010-09-27 20:20:49 +05301225 return 0;
1226}
1227
Govindraj.Rfcdca752011-02-28 18:12:23 +05301228static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301229{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301230 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301231
1232 if (up)
1233 uart_resume_port(&serial_omap_reg, &up->port);
1234 return 0;
1235}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301236#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301237
Jon Huntera9e210e2011-11-09 17:34:49 +05301238static void serial_omap_rxdma_poll(unsigned long uart_no)
Govindraj.Rb6126332010-09-27 20:20:49 +05301239{
1240 struct uart_omap_port *up = ui[uart_no];
1241 unsigned int curr_dma_pos, curr_transmitted_size;
Vasiliy Kulikov79fc3e22010-10-10 21:28:35 +04001242 int ret = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +05301243
1244 curr_dma_pos = omap_get_dma_dst_pos(up->uart_dma.rx_dma_channel);
1245 if ((curr_dma_pos == up->uart_dma.prev_rx_dma_pos) ||
1246 (curr_dma_pos == 0)) {
1247 if (jiffies_to_msecs(jiffies - up->port_activity) <
Jon Huntera9e210e2011-11-09 17:34:49 +05301248 up->uart_dma.rx_timeout) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301249 mod_timer(&up->uart_dma.rx_timer, jiffies +
Jon Huntera9e210e2011-11-09 17:34:49 +05301250 usecs_to_jiffies(up->uart_dma.rx_poll_rate));
Govindraj.Rb6126332010-09-27 20:20:49 +05301251 } else {
1252 serial_omap_stop_rxdma(up);
1253 up->ier |= (UART_IER_RDI | UART_IER_RLSI);
1254 serial_out(up, UART_IER, up->ier);
1255 }
1256 return;
1257 }
1258
1259 curr_transmitted_size = curr_dma_pos -
1260 up->uart_dma.prev_rx_dma_pos;
1261 up->port.icount.rx += curr_transmitted_size;
1262 tty_insert_flip_string(up->port.state->port.tty,
1263 up->uart_dma.rx_buf +
1264 (up->uart_dma.prev_rx_dma_pos -
1265 up->uart_dma.rx_buf_dma_phys),
1266 curr_transmitted_size);
1267 tty_flip_buffer_push(up->port.state->port.tty);
1268 up->uart_dma.prev_rx_dma_pos = curr_dma_pos;
1269 if (up->uart_dma.rx_buf_size +
1270 up->uart_dma.rx_buf_dma_phys == curr_dma_pos) {
1271 ret = serial_omap_start_rxdma(up);
1272 if (ret < 0) {
1273 serial_omap_stop_rxdma(up);
1274 up->ier |= (UART_IER_RDI | UART_IER_RLSI);
1275 serial_out(up, UART_IER, up->ier);
1276 }
1277 } else {
1278 mod_timer(&up->uart_dma.rx_timer, jiffies +
Jon Huntera9e210e2011-11-09 17:34:49 +05301279 usecs_to_jiffies(up->uart_dma.rx_poll_rate));
Govindraj.Rb6126332010-09-27 20:20:49 +05301280 }
1281 up->port_activity = jiffies;
1282}
1283
1284static void uart_rx_dma_callback(int lch, u16 ch_status, void *data)
1285{
1286 return;
1287}
1288
1289static int serial_omap_start_rxdma(struct uart_omap_port *up)
1290{
1291 int ret = 0;
1292
1293 if (up->uart_dma.rx_dma_channel == -1) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301294 pm_runtime_get_sync(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301295 ret = omap_request_dma(up->uart_dma.uart_dma_rx,
1296 "UART Rx DMA",
1297 (void *)uart_rx_dma_callback, up,
1298 &(up->uart_dma.rx_dma_channel));
1299 if (ret < 0)
1300 return ret;
1301
1302 omap_set_dma_src_params(up->uart_dma.rx_dma_channel, 0,
1303 OMAP_DMA_AMODE_CONSTANT,
1304 up->uart_dma.uart_base, 0, 0);
1305 omap_set_dma_dest_params(up->uart_dma.rx_dma_channel, 0,
1306 OMAP_DMA_AMODE_POST_INC,
1307 up->uart_dma.rx_buf_dma_phys, 0, 0);
1308 omap_set_dma_transfer_params(up->uart_dma.rx_dma_channel,
1309 OMAP_DMA_DATA_TYPE_S8,
1310 up->uart_dma.rx_buf_size, 1,
1311 OMAP_DMA_SYNC_ELEMENT,
1312 up->uart_dma.uart_dma_rx, 0);
1313 }
1314 up->uart_dma.prev_rx_dma_pos = up->uart_dma.rx_buf_dma_phys;
1315 /* FIXME: Cache maintenance needed here? */
1316 omap_start_dma(up->uart_dma.rx_dma_channel);
1317 mod_timer(&up->uart_dma.rx_timer, jiffies +
Jon Huntera9e210e2011-11-09 17:34:49 +05301318 usecs_to_jiffies(up->uart_dma.rx_poll_rate));
Govindraj.Rb6126332010-09-27 20:20:49 +05301319 up->uart_dma.rx_dma_used = true;
1320 return ret;
1321}
1322
1323static void serial_omap_continue_tx(struct uart_omap_port *up)
1324{
1325 struct circ_buf *xmit = &up->port.state->xmit;
1326 unsigned int start = up->uart_dma.tx_buf_dma_phys
1327 + (xmit->tail & (UART_XMIT_SIZE - 1));
1328
1329 if (uart_circ_empty(xmit))
1330 return;
1331
1332 up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
1333 /*
1334 * It is a circular buffer. See if the buffer has wounded back.
1335 * If yes it will have to be transferred in two separate dma
1336 * transfers
1337 */
1338 if (start + up->uart_dma.tx_buf_size >=
1339 up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
1340 up->uart_dma.tx_buf_size =
1341 (up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE) - start;
1342 omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
1343 OMAP_DMA_AMODE_CONSTANT,
1344 up->uart_dma.uart_base, 0, 0);
1345 omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
1346 OMAP_DMA_AMODE_POST_INC, start, 0, 0);
1347 omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
1348 OMAP_DMA_DATA_TYPE_S8,
1349 up->uart_dma.tx_buf_size, 1,
1350 OMAP_DMA_SYNC_ELEMENT,
1351 up->uart_dma.uart_dma_tx, 0);
1352 /* FIXME: Cache maintenance needed here? */
1353 omap_start_dma(up->uart_dma.tx_dma_channel);
1354}
1355
1356static void uart_tx_dma_callback(int lch, u16 ch_status, void *data)
1357{
1358 struct uart_omap_port *up = (struct uart_omap_port *)data;
1359 struct circ_buf *xmit = &up->port.state->xmit;
1360
1361 xmit->tail = (xmit->tail + up->uart_dma.tx_buf_size) & \
1362 (UART_XMIT_SIZE - 1);
1363 up->port.icount.tx += up->uart_dma.tx_buf_size;
1364
1365 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1366 uart_write_wakeup(&up->port);
1367
1368 if (uart_circ_empty(xmit)) {
1369 spin_lock(&(up->uart_dma.tx_lock));
1370 serial_omap_stop_tx(&up->port);
1371 up->uart_dma.tx_dma_used = false;
1372 spin_unlock(&(up->uart_dma.tx_lock));
1373 } else {
1374 omap_stop_dma(up->uart_dma.tx_dma_channel);
1375 serial_omap_continue_tx(up);
1376 }
1377 up->port_activity = jiffies;
1378 return;
1379}
1380
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301381static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1382{
1383 u32 mvr, scheme;
1384 u16 revision, major, minor;
1385
1386 mvr = serial_in(up, UART_OMAP_MVER);
1387
1388 /* Check revision register scheme */
1389 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1390
1391 switch (scheme) {
1392 case 0: /* Legacy Scheme: OMAP2/3 */
1393 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1394 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1395 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1396 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1397 break;
1398 case 1:
1399 /* New Scheme: OMAP4+ */
1400 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1401 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1402 OMAP_UART_MVR_MAJ_SHIFT;
1403 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1404 break;
1405 default:
1406 dev_warn(&up->pdev->dev,
1407 "Unknown %s revision, defaulting to highest\n",
1408 up->name);
1409 /* highest possible revision */
1410 major = 0xff;
1411 minor = 0xff;
1412 }
1413
1414 /* normalize revision for the driver */
1415 revision = UART_BUILD_REVISION(major, minor);
1416
1417 switch (revision) {
1418 case OMAP_UART_REV_46:
1419 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1420 UART_ERRATA_i291_DMA_FORCEIDLE);
1421 break;
1422 case OMAP_UART_REV_52:
1423 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1424 UART_ERRATA_i291_DMA_FORCEIDLE);
1425 break;
1426 case OMAP_UART_REV_63:
1427 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1428 break;
1429 default:
1430 break;
1431 }
1432}
1433
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301434static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1435{
1436 struct omap_uart_port_info *omap_up_info;
1437
1438 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1439 if (!omap_up_info)
1440 return NULL; /* out of memory */
1441
1442 of_property_read_u32(dev->of_node, "clock-frequency",
1443 &omap_up_info->uartclk);
1444 return omap_up_info;
1445}
1446
Govindraj.Rb6126332010-09-27 20:20:49 +05301447static int serial_omap_probe(struct platform_device *pdev)
1448{
1449 struct uart_omap_port *up;
1450 struct resource *mem, *irq, *dma_tx, *dma_rx;
1451 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001452 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301453
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301454 if (pdev->dev.of_node)
1455 omap_up_info = of_get_uart_port_info(&pdev->dev);
1456
Govindraj.Rb6126332010-09-27 20:20:49 +05301457 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1458 if (!mem) {
1459 dev_err(&pdev->dev, "no mem resource?\n");
1460 return -ENODEV;
1461 }
1462
1463 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1464 if (!irq) {
1465 dev_err(&pdev->dev, "no irq resource?\n");
1466 return -ENODEV;
1467 }
1468
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301469 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001470 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301471 dev_err(&pdev->dev, "memory region already claimed\n");
1472 return -EBUSY;
1473 }
1474
1475 dma_rx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301476 if (!dma_rx)
1477 return -ENXIO;
Govindraj.Rb6126332010-09-27 20:20:49 +05301478
1479 dma_tx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301480 if (!dma_tx)
1481 return -ENXIO;
Govindraj.Rb6126332010-09-27 20:20:49 +05301482
NeilBrown9574f362012-07-30 10:30:26 +10001483 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1484 omap_up_info->DTR_present) {
1485 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1486 if (ret < 0)
1487 return ret;
1488 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1489 omap_up_info->DTR_inverted);
1490 if (ret < 0)
1491 return ret;
1492 }
1493
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301494 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1495 if (!up)
1496 return -ENOMEM;
1497
NeilBrown9574f362012-07-30 10:30:26 +10001498 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1499 omap_up_info->DTR_present) {
1500 up->DTR_gpio = omap_up_info->DTR_gpio;
1501 up->DTR_inverted = omap_up_info->DTR_inverted;
1502 } else
1503 up->DTR_gpio = -EINVAL;
1504 up->DTR_active = 0;
1505
Govindraj.Rb6126332010-09-27 20:20:49 +05301506 up->pdev = pdev;
1507 up->port.dev = &pdev->dev;
1508 up->port.type = PORT_OMAP;
1509 up->port.iotype = UPIO_MEM;
1510 up->port.irq = irq->start;
1511
1512 up->port.regshift = 2;
1513 up->port.fifosize = 64;
1514 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301515
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301516 if (pdev->dev.of_node)
1517 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1518 else
1519 up->port.line = pdev->id;
1520
1521 if (up->port.line < 0) {
1522 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1523 up->port.line);
1524 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301525 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301526 }
1527
1528 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301529 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301530 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1531 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301532 if (!up->port.membase) {
1533 dev_err(&pdev->dev, "can't ioremap UART\n");
1534 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301535 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301536 }
1537
Govindraj.Rb6126332010-09-27 20:20:49 +05301538 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301539 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301540 if (!up->port.uartclk) {
1541 up->port.uartclk = DEFAULT_CLK_SPEED;
1542 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1543 "%d\n", DEFAULT_CLK_SPEED);
1544 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301545 up->uart_dma.uart_base = mem->start;
1546
1547 if (omap_up_info->dma_enabled) {
1548 up->uart_dma.uart_dma_tx = dma_tx->start;
1549 up->uart_dma.uart_dma_rx = dma_rx->start;
1550 up->use_dma = 1;
Deepak Kc86845db2011-11-09 17:33:38 +05301551 up->uart_dma.rx_buf_size = omap_up_info->dma_rx_buf_size;
1552 up->uart_dma.rx_timeout = omap_up_info->dma_rx_timeout;
Jon Huntera9e210e2011-11-09 17:34:49 +05301553 up->uart_dma.rx_poll_rate = omap_up_info->dma_rx_poll_rate;
Govindraj.Rb6126332010-09-27 20:20:49 +05301554 spin_lock_init(&(up->uart_dma.tx_lock));
1555 spin_lock_init(&(up->uart_dma.rx_lock));
1556 up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
1557 up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
1558 }
1559
Govindraj.R2fd14962011-11-09 17:41:21 +05301560 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1561 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1562 pm_qos_add_request(&up->pm_qos_request,
1563 PM_QOS_CPU_DMA_LATENCY, up->latency);
1564 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1565 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1566
Govindraj.Rfcdca752011-02-28 18:12:23 +05301567 pm_runtime_use_autosuspend(&pdev->dev);
1568 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301569 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301570
1571 pm_runtime_irq_safe(&pdev->dev);
1572 pm_runtime_enable(&pdev->dev);
1573 pm_runtime_get_sync(&pdev->dev);
1574
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301575 omap_serial_fill_features_erratas(up);
1576
Rajendra Nayakba774332011-12-14 17:25:43 +05301577 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301578 serial_omap_add_console_port(up);
1579
1580 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1581 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301582 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301583
Govindraj.Rfcdca752011-02-28 18:12:23 +05301584 pm_runtime_put(&pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301585 platform_set_drvdata(pdev, up);
1586 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301587
1588err_add_port:
1589 pm_runtime_put(&pdev->dev);
1590 pm_runtime_disable(&pdev->dev);
1591err_ioremap:
1592err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301593 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1594 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301595 return ret;
1596}
1597
1598static int serial_omap_remove(struct platform_device *dev)
1599{
1600 struct uart_omap_port *up = platform_get_drvdata(dev);
1601
Govindraj.Rb6126332010-09-27 20:20:49 +05301602 if (up) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301603 pm_runtime_disable(&up->pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301604 uart_remove_one_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301605 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rb6126332010-09-27 20:20:49 +05301606 }
Govindraj.Rfcdca752011-02-28 18:12:23 +05301607
1608 platform_set_drvdata(dev, NULL);
Govindraj.Rb6126332010-09-27 20:20:49 +05301609 return 0;
1610}
1611
Govindraj.R94734742011-11-07 19:00:33 +05301612/*
1613 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1614 * The access to uart register after MDR1 Access
1615 * causes UART to corrupt data.
1616 *
1617 * Need a delay =
1618 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1619 * give 10 times as much
1620 */
1621static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1622{
1623 u8 timeout = 255;
1624
1625 serial_out(up, UART_OMAP_MDR1, mdr1);
1626 udelay(2);
1627 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1628 UART_FCR_CLEAR_RCVR);
1629 /*
1630 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1631 * TX_FIFO_E bit is 1.
1632 */
1633 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1634 (UART_LSR_THRE | UART_LSR_DR))) {
1635 timeout--;
1636 if (!timeout) {
1637 /* Should *never* happen. we warn and carry on */
1638 dev_crit(&up->pdev->dev, "Errata i202: timedout %x\n",
1639 serial_in(up, UART_LSR));
1640 break;
1641 }
1642 udelay(1);
1643 }
1644}
1645
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301646#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301647static void serial_omap_restore_context(struct uart_omap_port *up)
1648{
Govindraj.R94734742011-11-07 19:00:33 +05301649 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1650 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1651 else
1652 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1653
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301654 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1655 serial_out(up, UART_EFR, UART_EFR_ECB);
1656 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1657 serial_out(up, UART_IER, 0x0);
1658 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301659 serial_out(up, UART_DLL, up->dll);
1660 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301661 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1662 serial_out(up, UART_IER, up->ier);
1663 serial_out(up, UART_FCR, up->fcr);
1664 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1665 serial_out(up, UART_MCR, up->mcr);
1666 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301667 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301668 serial_out(up, UART_EFR, up->efr);
1669 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301670 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1671 serial_omap_mdr1_errataset(up, up->mdr1);
1672 else
1673 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301674}
1675
Govindraj.Rfcdca752011-02-28 18:12:23 +05301676static int serial_omap_runtime_suspend(struct device *dev)
1677{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301678 struct uart_omap_port *up = dev_get_drvdata(dev);
1679 struct omap_uart_port_info *pdata = dev->platform_data;
1680
1681 if (!up)
1682 return -EINVAL;
1683
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301684 if (!pdata || !pdata->enable_wakeup)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301685 return 0;
1686
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301687 if (pdata->get_context_loss_count)
1688 up->context_loss_cnt = pdata->get_context_loss_count(dev);
1689
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301690 if (device_may_wakeup(dev)) {
1691 if (!up->wakeups_enabled) {
1692 pdata->enable_wakeup(up->pdev, true);
1693 up->wakeups_enabled = true;
1694 }
1695 } else {
1696 if (up->wakeups_enabled) {
1697 pdata->enable_wakeup(up->pdev, false);
1698 up->wakeups_enabled = false;
1699 }
1700 }
1701
Govindraj.R94734742011-11-07 19:00:33 +05301702 /* Errata i291 */
1703 if (up->use_dma && pdata->set_forceidle &&
1704 (up->errata & UART_ERRATA_i291_DMA_FORCEIDLE))
1705 pdata->set_forceidle(up->pdev);
1706
Govindraj.R2fd14962011-11-09 17:41:21 +05301707 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1708 schedule_work(&up->qos_work);
1709
Govindraj.Rfcdca752011-02-28 18:12:23 +05301710 return 0;
1711}
1712
1713static int serial_omap_runtime_resume(struct device *dev)
1714{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301715 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301716 struct omap_uart_port_info *pdata = dev->platform_data;
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301717
Cousson, Benoita5f43132012-02-28 18:22:12 +01001718 if (up && pdata) {
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301719 if (pdata->get_context_loss_count) {
1720 u32 loss_cnt = pdata->get_context_loss_count(dev);
1721
1722 if (up->context_loss_cnt != loss_cnt)
1723 serial_omap_restore_context(up);
1724 }
Govindraj.R94734742011-11-07 19:00:33 +05301725
1726 /* Errata i291 */
1727 if (up->use_dma && pdata->set_noidle &&
1728 (up->errata & UART_ERRATA_i291_DMA_FORCEIDLE))
1729 pdata->set_noidle(up->pdev);
Govindraj.R2fd14962011-11-09 17:41:21 +05301730
1731 up->latency = up->calc_latency;
1732 schedule_work(&up->qos_work);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301733 }
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301734
Govindraj.Rfcdca752011-02-28 18:12:23 +05301735 return 0;
1736}
1737#endif
1738
1739static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1740 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1741 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1742 serial_omap_runtime_resume, NULL)
1743};
1744
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301745#if defined(CONFIG_OF)
1746static const struct of_device_id omap_serial_of_match[] = {
1747 { .compatible = "ti,omap2-uart" },
1748 { .compatible = "ti,omap3-uart" },
1749 { .compatible = "ti,omap4-uart" },
1750 {},
1751};
1752MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1753#endif
1754
Govindraj.Rb6126332010-09-27 20:20:49 +05301755static struct platform_driver serial_omap_driver = {
1756 .probe = serial_omap_probe,
1757 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301758 .driver = {
1759 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301760 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301761 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301762 },
1763};
1764
1765static int __init serial_omap_init(void)
1766{
1767 int ret;
1768
1769 ret = uart_register_driver(&serial_omap_reg);
1770 if (ret != 0)
1771 return ret;
1772 ret = platform_driver_register(&serial_omap_driver);
1773 if (ret != 0)
1774 uart_unregister_driver(&serial_omap_reg);
1775 return ret;
1776}
1777
1778static void __exit serial_omap_exit(void)
1779{
1780 platform_driver_unregister(&serial_omap_driver);
1781 uart_unregister_driver(&serial_omap_reg);
1782}
1783
1784module_init(serial_omap_init);
1785module_exit(serial_omap_exit);
1786
1787MODULE_DESCRIPTION("OMAP High Speed UART driver");
1788MODULE_LICENSE("GPL");
1789MODULE_AUTHOR("Texas Instruments Inc");