blob: 197ed91f6a0c31fe03c1c13f9ecdb3c759d2d0bf [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * include/linux/mmc/sh_mmcif.h
3 *
4 * platform data for eMMC driver
5 *
6 * Copyright (C) 2010 Renesas Solutions Corp.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
11 *
12 */
13
Robert P. J. Day100e9182011-05-27 16:04:03 -040014#ifndef LINUX_MMC_SH_MMCIF_H
15#define LINUX_MMC_SH_MMCIF_H
Yusuke Godafdc50a92010-05-26 14:41:59 -070016
Magnus Damm487d9fc2010-05-18 14:42:51 +000017#include <linux/io.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000018#include <linux/platform_device.h>
Magnus Damm487d9fc2010-05-18 14:42:51 +000019
Yusuke Godafdc50a92010-05-26 14:41:59 -070020/*
21 * MMCIF : CE_CLK_CTRL [19:16]
22 * 1000 : Peripheral clock / 512
23 * 0111 : Peripheral clock / 256
24 * 0110 : Peripheral clock / 128
25 * 0101 : Peripheral clock / 64
26 * 0100 : Peripheral clock / 32
27 * 0011 : Peripheral clock / 16
28 * 0010 : Peripheral clock / 8
29 * 0001 : Peripheral clock / 4
30 * 0000 : Peripheral clock / 2
31 * 1111 : Peripheral clock (sup_pclk set '1')
32 */
33
34struct sh_mmcif_plat_data {
Arnd Hannemann777271d2010-08-24 17:27:01 +020035 int (*get_cd)(struct platform_device *pdef);
Guennadi Liakhovetski916001f2012-05-09 17:09:15 +020036 unsigned int slave_id_tx; /* embedded slave_id_[tr]x */
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +020037 unsigned int slave_id_rx;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020038 bool use_cd_gpio : 1;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +020039 bool ccs_unsupported : 1;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020040 unsigned int cd_gpio;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000041 u8 sup_pclk; /* 1 :SH7757, 0: SH7724/SH7372 */
42 unsigned long caps;
43 u32 ocr;
Yusuke Godafdc50a92010-05-26 14:41:59 -070044};
45
Magnus Damm487d9fc2010-05-18 14:42:51 +000046#define MMCIF_CE_CMD_SET 0x00000000
47#define MMCIF_CE_ARG 0x00000008
48#define MMCIF_CE_ARG_CMD12 0x0000000C
49#define MMCIF_CE_CMD_CTRL 0x00000010
50#define MMCIF_CE_BLOCK_SET 0x00000014
51#define MMCIF_CE_CLK_CTRL 0x00000018
52#define MMCIF_CE_BUF_ACC 0x0000001C
53#define MMCIF_CE_RESP3 0x00000020
54#define MMCIF_CE_RESP2 0x00000024
55#define MMCIF_CE_RESP1 0x00000028
56#define MMCIF_CE_RESP0 0x0000002C
57#define MMCIF_CE_RESP_CMD12 0x00000030
58#define MMCIF_CE_DATA 0x00000034
59#define MMCIF_CE_INT 0x00000040
60#define MMCIF_CE_INT_MASK 0x00000044
61#define MMCIF_CE_HOST_STS1 0x00000048
62#define MMCIF_CE_HOST_STS2 0x0000004C
63#define MMCIF_CE_VERSION 0x0000007C
64
Simon Hormanda1d39e2010-11-09 17:47:02 +090065/* CE_BUF_ACC */
66#define BUF_ACC_DMAWEN (1 << 25)
67#define BUF_ACC_DMAREN (1 << 24)
68#define BUF_ACC_BUSW_32 (0 << 17)
69#define BUF_ACC_BUSW_16 (1 << 17)
70#define BUF_ACC_ATYP (1 << 16)
71
72/* CE_CLK_CTRL */
73#define CLK_ENABLE (1 << 24) /* 1: output mmc clock */
Guennadi Liakhovetski135111c2012-03-16 12:49:04 +010074#define CLK_CLEAR (0xf << 16)
75#define CLK_SUP_PCLK (0xf << 16)
76#define CLKDIV_4 (1 << 16) /* mmc clock frequency.
77 * n: bus clock/(2^(n+1)) */
78#define CLKDIV_256 (7 << 16) /* mmc clock frequency. (see above) */
79#define SRSPTO_256 (2 << 12) /* resp timeout */
80#define SRBSYTO_29 (0xf << 8) /* resp busy timeout */
81#define SRWDTO_29 (0xf << 4) /* read/write timeout */
82#define SCCSTO_29 (0xf << 0) /* ccs timeout */
Simon Hormanda1d39e2010-11-09 17:47:02 +090083
84/* CE_VERSION */
85#define SOFT_RST_ON (1 << 31)
Simon Horman1ae0aff2010-11-26 23:02:58 +000086#define SOFT_RST_OFF 0
Simon Hormanda1d39e2010-11-09 17:47:02 +090087
Paul Mundt2f6ba572010-11-04 12:21:25 +090088static inline u32 sh_mmcif_readl(void __iomem *addr, int reg)
Magnus Damm487d9fc2010-05-18 14:42:51 +000089{
Paul Mundtbba95872011-01-14 15:57:47 +090090 return __raw_readl(addr + reg);
Magnus Damm487d9fc2010-05-18 14:42:51 +000091}
92
Paul Mundt2f6ba572010-11-04 12:21:25 +090093static inline void sh_mmcif_writel(void __iomem *addr, int reg, u32 val)
Magnus Damm487d9fc2010-05-18 14:42:51 +000094{
Paul Mundtbba95872011-01-14 15:57:47 +090095 __raw_writel(val, addr + reg);
Magnus Damm487d9fc2010-05-18 14:42:51 +000096}
97
Magnus Damm8a768952010-05-18 14:43:04 +000098#define SH_MMCIF_BBS 512 /* boot block size */
99
Paul Mundt2f6ba572010-11-04 12:21:25 +0900100static inline void sh_mmcif_boot_cmd_send(void __iomem *base,
Magnus Damm8a768952010-05-18 14:43:04 +0000101 unsigned long cmd, unsigned long arg)
102{
103 sh_mmcif_writel(base, MMCIF_CE_INT, 0);
104 sh_mmcif_writel(base, MMCIF_CE_ARG, arg);
105 sh_mmcif_writel(base, MMCIF_CE_CMD_SET, cmd);
106}
107
Paul Mundt2f6ba572010-11-04 12:21:25 +0900108static inline int sh_mmcif_boot_cmd_poll(void __iomem *base, unsigned long mask)
Magnus Damm8a768952010-05-18 14:43:04 +0000109{
110 unsigned long tmp;
111 int cnt;
112
113 for (cnt = 0; cnt < 1000000; cnt++) {
114 tmp = sh_mmcif_readl(base, MMCIF_CE_INT);
115 if (tmp & mask) {
116 sh_mmcif_writel(base, MMCIF_CE_INT, tmp & ~mask);
117 return 0;
118 }
119 }
120
121 return -1;
122}
123
Paul Mundt2f6ba572010-11-04 12:21:25 +0900124static inline int sh_mmcif_boot_cmd(void __iomem *base,
Magnus Damm8a768952010-05-18 14:43:04 +0000125 unsigned long cmd, unsigned long arg)
126{
127 sh_mmcif_boot_cmd_send(base, cmd, arg);
128 return sh_mmcif_boot_cmd_poll(base, 0x00010000);
129}
130
Paul Mundt2f6ba572010-11-04 12:21:25 +0900131static inline int sh_mmcif_boot_do_read_single(void __iomem *base,
Magnus Damm8a768952010-05-18 14:43:04 +0000132 unsigned int block_nr,
133 unsigned long *buf)
134{
135 int k;
136
137 /* CMD13 - Status */
138 sh_mmcif_boot_cmd(base, 0x0d400000, 0x00010000);
139
140 if (sh_mmcif_readl(base, MMCIF_CE_RESP0) != 0x0900)
141 return -1;
142
143 /* CMD17 - Read */
144 sh_mmcif_boot_cmd(base, 0x11480000, block_nr * SH_MMCIF_BBS);
145 if (sh_mmcif_boot_cmd_poll(base, 0x00100000) < 0)
146 return -1;
147
148 for (k = 0; k < (SH_MMCIF_BBS / 4); k++)
149 buf[k] = sh_mmcif_readl(base, MMCIF_CE_DATA);
150
151 return 0;
152}
153
Paul Mundt2f6ba572010-11-04 12:21:25 +0900154static inline int sh_mmcif_boot_do_read(void __iomem *base,
Magnus Damm8a768952010-05-18 14:43:04 +0000155 unsigned long first_block,
156 unsigned long nr_blocks,
157 void *buf)
158{
159 unsigned long k;
160 int ret = 0;
161
Simon Horman54b38462010-12-06 00:12:45 +0000162 /* In data transfer mode: Set clock to Bus clock/4 (about 20Mhz) */
163 sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL,
164 CLK_ENABLE | CLKDIV_4 | SRSPTO_256 |
165 SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
166
167 /* CMD9 - Get CSD */
168 sh_mmcif_boot_cmd(base, 0x09806000, 0x00010000);
169
170 /* CMD7 - Select the card */
171 sh_mmcif_boot_cmd(base, 0x07400000, 0x00010000);
172
Magnus Damm8a768952010-05-18 14:43:04 +0000173 /* CMD16 - Set the block size */
174 sh_mmcif_boot_cmd(base, 0x10400000, SH_MMCIF_BBS);
175
176 for (k = 0; !ret && k < nr_blocks; k++)
177 ret = sh_mmcif_boot_do_read_single(base, first_block + k,
178 buf + (k * SH_MMCIF_BBS));
179
180 return ret;
181}
182
Paul Mundt2f6ba572010-11-04 12:21:25 +0900183static inline void sh_mmcif_boot_init(void __iomem *base)
Magnus Damm8a768952010-05-18 14:43:04 +0000184{
Magnus Damm8a768952010-05-18 14:43:04 +0000185 /* reset */
Simon Horman1ae0aff2010-11-26 23:02:58 +0000186 sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_ON);
187 sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_OFF);
Magnus Damm8a768952010-05-18 14:43:04 +0000188
189 /* byte swap */
Simon Hormanda1d39e2010-11-09 17:47:02 +0900190 sh_mmcif_writel(base, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
Magnus Damm8a768952010-05-18 14:43:04 +0000191
192 /* Set block size in MMCIF hardware */
193 sh_mmcif_writel(base, MMCIF_CE_BLOCK_SET, SH_MMCIF_BBS);
194
Simon Horman22efa0f2010-11-27 00:11:55 +0000195 /* Enable the clock, set it to Bus clock/256 (about 325Khz). */
Simon Hormanda1d39e2010-11-09 17:47:02 +0900196 sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL,
Simon Horman22efa0f2010-11-27 00:11:55 +0000197 CLK_ENABLE | CLKDIV_256 | SRSPTO_256 |
198 SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
Magnus Damm8a768952010-05-18 14:43:04 +0000199
200 /* CMD0 */
201 sh_mmcif_boot_cmd(base, 0x00000040, 0);
202
203 /* CMD1 - Get OCR */
204 do {
205 sh_mmcif_boot_cmd(base, 0x01405040, 0x40300000); /* CMD1 */
206 } while ((sh_mmcif_readl(base, MMCIF_CE_RESP0) & 0x80000000)
207 != 0x80000000);
208
209 /* CMD2 - Get CID */
210 sh_mmcif_boot_cmd(base, 0x02806040, 0);
211
212 /* CMD3 - Set card relative address */
213 sh_mmcif_boot_cmd(base, 0x03400040, 0x00010000);
214}
215
Robert P. J. Day100e9182011-05-27 16:04:03 -0400216#endif /* LINUX_MMC_SH_MMCIF_H */