blob: 16cb125eb117bb43dcf1b34d60a49289985bbf30 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004enum {
5 RCS = 0x0,
6 VCS,
7 BCS,
8 I915_NUM_RINGS,
9};
10
Zou Nan hai8187a2b2010-05-21 09:08:55 +080011struct intel_hw_status_page {
Chris Wilson78501ea2010-10-27 12:18:21 +010012 u32 __iomem *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080013 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000014 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080015};
16
Chris Wilson91355832011-03-04 19:22:40 +000017#define I915_RING_READ(reg) i915_gt_read(dev_priv, reg)
18#define I915_RING_WRITE(reg, val) i915_gt_write(dev_priv, reg, val)
Zou Nan haicae58522010-11-09 17:17:32 +080019
Chris Wilson9862e602011-01-04 22:22:17 +000020#define I915_READ_TAIL(ring) I915_RING_READ(RING_TAIL((ring)->mmio_base))
Chris Wilson91355832011-03-04 19:22:40 +000021#define I915_WRITE_TAIL(ring, val) I915_RING_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080022
Chris Wilson9862e602011-01-04 22:22:17 +000023#define I915_READ_START(ring) I915_RING_READ(RING_START((ring)->mmio_base))
Chris Wilson91355832011-03-04 19:22:40 +000024#define I915_WRITE_START(ring, val) I915_RING_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080025
Chris Wilson9862e602011-01-04 22:22:17 +000026#define I915_READ_HEAD(ring) I915_RING_READ(RING_HEAD((ring)->mmio_base))
Chris Wilson91355832011-03-04 19:22:40 +000027#define I915_WRITE_HEAD(ring, val) I915_RING_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080028
Chris Wilson9862e602011-01-04 22:22:17 +000029#define I915_READ_CTL(ring) I915_RING_READ(RING_CTL((ring)->mmio_base))
Chris Wilson91355832011-03-04 19:22:40 +000030#define I915_WRITE_CTL(ring, val) I915_RING_WRITE(RING_CTL((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020031
Chris Wilson9862e602011-01-04 22:22:17 +000032#define I915_READ_IMR(ring) I915_RING_READ(RING_IMR((ring)->mmio_base))
Chris Wilson91355832011-03-04 19:22:40 +000033#define I915_WRITE_IMR(ring, val) I915_RING_WRITE(RING_IMR((ring)->mmio_base), val)
Chris Wilson0f468322011-01-04 17:35:21 +000034
Chris Wilson9862e602011-01-04 22:22:17 +000035#define I915_READ_NOPID(ring) I915_RING_READ(RING_NOPID((ring)->mmio_base))
36#define I915_READ_SYNC_0(ring) I915_RING_READ(RING_SYNC_0((ring)->mmio_base))
37#define I915_READ_SYNC_1(ring) I915_RING_READ(RING_SYNC_1((ring)->mmio_base))
Chris Wilson1ec14ad2010-12-04 11:30:53 +000038
Zou Nan hai8187a2b2010-05-21 09:08:55 +080039struct intel_ring_buffer {
40 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +010041 enum intel_ring_id {
42 RING_RENDER = 0x1,
43 RING_BSD = 0x2,
Chris Wilson549f7362010-10-19 11:19:32 +010044 RING_BLT = 0x4,
Chris Wilson92204342010-09-18 11:02:01 +010045 } id;
Daniel Vetter333e9fe2010-08-02 16:24:01 +020046 u32 mmio_base;
Chris Wilson311bd682011-01-13 19:06:50 +000047 void __iomem *virtual_start;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080048 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080050
Chris Wilson8c0a6bf2010-12-09 12:56:37 +000051 u32 head;
52 u32 tail;
Chris Wilson780f0ca2010-09-23 17:45:39 +010053 int space;
Chris Wilsonc2c347a92010-10-27 15:11:53 +010054 int size;
Chris Wilson55249ba2010-12-22 14:04:47 +000055 int effective_size;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080056 struct intel_hw_status_page status_page;
57
Chris Wilson0dc79fb2011-01-05 10:32:24 +000058 spinlock_t irq_lock;
Chris Wilson01a03332011-01-04 22:22:56 +000059 u32 irq_refcount;
Chris Wilson0f468322011-01-04 17:35:21 +000060 u32 irq_mask;
Chris Wilsonb2223492010-10-27 15:27:33 +010061 u32 irq_seqno; /* last seq seem at irq time */
Chris Wilsondb53a302011-02-03 11:57:46 +000062 u32 trace_irq_seqno;
Chris Wilsonb2223492010-10-27 15:27:33 +010063 u32 waiting_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000064 u32 sync_seqno[I915_NUM_RINGS-1];
Chris Wilsonb13c2b92010-12-13 16:54:50 +000065 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +000066 void (*irq_put)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080067
Chris Wilson78501ea2010-10-27 12:18:21 +010068 int (*init)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080069
Chris Wilson78501ea2010-10-27 12:18:21 +010070 void (*write_tail)(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +010071 u32 value);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000072 int __must_check (*flush)(struct intel_ring_buffer *ring,
73 u32 invalidate_domains,
74 u32 flush_domains);
Chris Wilson3cce4692010-10-27 16:11:02 +010075 int (*add_request)(struct intel_ring_buffer *ring,
76 u32 *seqno);
Chris Wilson78501ea2010-10-27 12:18:21 +010077 u32 (*get_seqno)(struct intel_ring_buffer *ring);
78 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +000079 u32 offset, u32 length);
Zou Nan hai8d192152010-11-02 16:31:01 +080080 void (*cleanup)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080081
82 /**
83 * List of objects currently involved in rendering from the
84 * ringbuffer.
85 *
86 * Includes buffers having the contents of their GPU caches
87 * flushed, not necessarily primitives. last_rendering_seqno
88 * represents when the rendering involved will be completed.
89 *
90 * A reference is held on the buffer while on this list.
91 */
92 struct list_head active_list;
93
94 /**
95 * List of breadcrumbs associated with GPU requests currently
96 * outstanding.
97 */
98 struct list_head request_list;
99
Chris Wilsona56ba562010-09-28 10:07:56 +0100100 /**
Chris Wilson64193402010-10-24 12:38:05 +0100101 * List of objects currently pending a GPU write flush.
102 *
103 * All elements on this list will belong to either the
104 * active_list or flushing_list, last_rendering_seqno can
105 * be used to differentiate between the two elements.
106 */
107 struct list_head gpu_write_list;
108
109 /**
Chris Wilsona56ba562010-09-28 10:07:56 +0100110 * Do we have some not yet emitted requests outstanding?
111 */
Chris Wilson5d97eb62010-11-10 20:40:02 +0000112 u32 outstanding_lazy_request;
Chris Wilsona56ba562010-09-28 10:07:56 +0100113
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800114 wait_queue_head_t irq_queue;
115 drm_local_map_t map;
Zou Nan hai8d192152010-11-02 16:31:01 +0800116
117 void *private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800118};
119
120static inline u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000121intel_ring_sync_index(struct intel_ring_buffer *ring,
122 struct intel_ring_buffer *other)
123{
124 int idx;
125
126 /*
127 * cs -> 0 = vcs, 1 = bcs
128 * vcs -> 0 = bcs, 1 = cs,
129 * bcs -> 0 = cs, 1 = vcs.
130 */
131
132 idx = (other - ring) - 1;
133 if (idx < 0)
134 idx += I915_NUM_RINGS;
135
136 return idx;
137}
138
139static inline u32
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800140intel_read_status_page(struct intel_ring_buffer *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100141 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800142{
Chris Wilson78501ea2010-10-27 12:18:21 +0100143 return ioread32(ring->status_page.page_addr + reg);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800144}
145
Chris Wilson311bd682011-01-13 19:06:50 +0000146/**
147 * Reads a dword out of the status page, which is written to from the command
148 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
149 * MI_STORE_DATA_IMM.
150 *
151 * The following dwords have a reserved meaning:
152 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
153 * 0x04: ring 0 head pointer
154 * 0x05: ring 1 head pointer (915-class)
155 * 0x06: ring 2 head pointer (915-class)
156 * 0x10-0x1b: Context status DWords (GM45)
157 * 0x1f: Last written status offset. (GM45)
158 *
159 * The area from dword 0x20 to 0x3ff is available for driver usage.
160 */
161#define READ_HWSP(dev_priv, reg) intel_read_status_page(LP_RING(dev_priv), reg)
162#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
163#define I915_GEM_HWS_INDEX 0x20
164#define I915_BREADCRUMB_INDEX 0x21
165
Chris Wilson78501ea2010-10-27 12:18:21 +0100166void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700167
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100168int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700169static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring)
170{
171 return intel_wait_ring_buffer(ring, ring->space - 8);
172}
173
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100174int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
Chris Wilsone898cd22010-08-04 15:18:14 +0100175
Chris Wilson78501ea2010-10-27 12:18:21 +0100176static inline void intel_ring_emit(struct intel_ring_buffer *ring,
177 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100178{
Chris Wilson78501ea2010-10-27 12:18:21 +0100179 iowrite32(data, ring->virtual_start + ring->tail);
Chris Wilsone898cd22010-08-04 15:18:14 +0100180 ring->tail += 4;
181}
182
Chris Wilson78501ea2010-10-27 12:18:21 +0100183void intel_ring_advance(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800184
Chris Wilson78501ea2010-10-27 12:18:21 +0100185u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000186int intel_ring_sync(struct intel_ring_buffer *ring,
187 struct intel_ring_buffer *to,
188 u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800189
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800190int intel_init_render_ring_buffer(struct drm_device *dev);
191int intel_init_bsd_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100192int intel_init_blt_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800193
Chris Wilson78501ea2010-10-27 12:18:21 +0100194u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
195void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200196
Chris Wilsondb53a302011-02-03 11:57:46 +0000197static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
198{
199 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
200 ring->trace_irq_seqno = seqno;
201}
202
Chris Wilsone8616b62011-01-20 09:57:11 +0000203/* DRI warts */
204int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
205
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800206#endif /* _INTEL_RINGBUFFER_H_ */