blob: 7681b132997601bdbfc3503b6c35411b245785d5 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/arch/arm/mach-omap2/irq.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010014#include <linux/module.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000015#include <linux/init.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000016#include <linux/interrupt.h>
Paul Walmsley2e7509e2008-10-09 17:51:28 +030017#include <linux/io.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080018
Marc Zyngier2db14992011-09-06 09:56:17 +010019#include <asm/exception.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010020#include <linux/irqdomain.h>
21#include <linux/of.h>
22#include <linux/of_address.h>
R Sricharanc4082d42012-06-05 16:31:06 +053023#include <linux/of_irq.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Felipe Balbi85980662014-09-15 16:15:02 -050025#include "irqchip.h"
26
27/* Define these here for now until we drop all board-files */
28#define OMAP24XX_IC_BASE 0x480fe000
29#define OMAP34XX_IC_BASE 0x48200000
Paul Walmsley2e7509e2008-10-09 17:51:28 +030030
31/* selected INTC register offsets */
32
33#define INTC_REVISION 0x0000
34#define INTC_SYSCONFIG 0x0010
35#define INTC_SYSSTATUS 0x0014
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080036#define INTC_SIR 0x0040
Paul Walmsley2e7509e2008-10-09 17:51:28 +030037#define INTC_CONTROL 0x0048
Rajendra Nayak0addd612008-09-26 17:48:20 +053038#define INTC_PROTECTION 0x004C
39#define INTC_IDLE 0x0050
40#define INTC_THRESHOLD 0x0068
41#define INTC_MIR0 0x0084
Paul Walmsley2e7509e2008-10-09 17:51:28 +030042#define INTC_MIR_CLEAR0 0x0088
43#define INTC_MIR_SET0 0x008c
44#define INTC_PENDING_IRQ0 0x0098
Felipe Balbi11983652014-09-08 17:54:37 -070045#define INTC_PENDING_IRQ1 0x00b8
46#define INTC_PENDING_IRQ2 0x00d8
47#define INTC_PENDING_IRQ3 0x00f8
Felipe Balbi33c7c7b2014-09-08 17:54:32 -070048#define INTC_ILR0 0x0100
Tony Lindgren1dbae812005-11-10 14:26:51 +000049
Marc Zyngier2db14992011-09-06 09:56:17 +010050#define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
Felipe Balbia88ab432014-09-08 17:54:35 -070051#define INTCPS_NR_ILR_REGS 128
Tony Lindgren3003ce32012-09-04 17:43:29 -070052#define INTCPS_NR_MIR_REGS 3
Marc Zyngier2db14992011-09-06 09:56:17 +010053
Felipe Balbi9836ee92014-09-15 16:15:06 -050054#define INTC_PROTECTION_ENABLE (1 << 0)
55
Tony Lindgren1dbae812005-11-10 14:26:51 +000056/*
57 * OMAP2 has a number of different interrupt controllers, each interrupt
58 * controller is identified as its own "bank". Register definitions are
59 * fairly consistent for each bank, but not all registers are implemented
60 * for each bank.. when in doubt, consult the TRM.
61 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000062
Rajendra Nayak0addd612008-09-26 17:48:20 +053063/* Structure to save interrupt controller context */
Felipe Balbi272a8b02014-09-08 17:54:38 -070064struct omap_intc_regs {
Rajendra Nayak0addd612008-09-26 17:48:20 +053065 u32 sysconfig;
66 u32 protection;
67 u32 idle;
68 u32 threshold;
Felipe Balbia88ab432014-09-08 17:54:35 -070069 u32 ilr[INTCPS_NR_ILR_REGS];
Rajendra Nayak0addd612008-09-26 17:48:20 +053070 u32 mir[INTCPS_NR_MIR_REGS];
71};
Felipe Balbi131b48c2014-09-08 17:54:42 -070072static struct omap_intc_regs intc_context;
73
74static struct irq_domain *domain;
75static void __iomem *omap_irq_base;
Felipe Balbi52b1e122014-09-08 17:54:57 -070076static int omap_nr_pending = 3;
Felipe Balbi131b48c2014-09-08 17:54:42 -070077static int omap_nr_irqs = 96;
Rajendra Nayak0addd612008-09-26 17:48:20 +053078
Paul Walmsley2e7509e2008-10-09 17:51:28 +030079/* INTC bank register get/set */
Felipe Balbi71be00c2014-09-08 17:54:32 -070080static void intc_writel(u32 reg, u32 val)
Paul Walmsley2e7509e2008-10-09 17:51:28 +030081{
Felipe Balbi71be00c2014-09-08 17:54:32 -070082 writel_relaxed(val, omap_irq_base + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030083}
84
Felipe Balbi71be00c2014-09-08 17:54:32 -070085static u32 intc_readl(u32 reg)
Paul Walmsley2e7509e2008-10-09 17:51:28 +030086{
Felipe Balbi71be00c2014-09-08 17:54:32 -070087 return readl_relaxed(omap_irq_base + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030088}
89
Felipe Balbi131b48c2014-09-08 17:54:42 -070090void omap_intc_save_context(void)
91{
92 int i;
93
94 intc_context.sysconfig =
95 intc_readl(INTC_SYSCONFIG);
96 intc_context.protection =
97 intc_readl(INTC_PROTECTION);
98 intc_context.idle =
99 intc_readl(INTC_IDLE);
100 intc_context.threshold =
101 intc_readl(INTC_THRESHOLD);
102
103 for (i = 0; i < omap_nr_irqs; i++)
104 intc_context.ilr[i] =
105 intc_readl((INTC_ILR0 + 0x4 * i));
106 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
107 intc_context.mir[i] =
108 intc_readl(INTC_MIR0 + (0x20 * i));
109}
110
111void omap_intc_restore_context(void)
112{
113 int i;
114
115 intc_writel(INTC_SYSCONFIG, intc_context.sysconfig);
116 intc_writel(INTC_PROTECTION, intc_context.protection);
117 intc_writel(INTC_IDLE, intc_context.idle);
118 intc_writel(INTC_THRESHOLD, intc_context.threshold);
119
120 for (i = 0; i < omap_nr_irqs; i++)
121 intc_writel(INTC_ILR0 + 0x4 * i,
122 intc_context.ilr[i]);
123
124 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
125 intc_writel(INTC_MIR0 + 0x20 * i,
126 intc_context.mir[i]);
127 /* MIRs are saved and restore with other PRCM registers */
128}
129
130void omap3_intc_prepare_idle(void)
131{
132 /*
133 * Disable autoidle as it can stall interrupt controller,
134 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
135 */
136 intc_writel(INTC_SYSCONFIG, 0);
137}
138
139void omap3_intc_resume_idle(void)
140{
141 /* Re-enable autoidle */
142 intc_writel(INTC_SYSCONFIG, 1);
143}
144
Tony Lindgren1dbae812005-11-10 14:26:51 +0000145/* XXX: FIQ and additional INTC support (only MPU at the moment) */
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100146static void omap_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000147{
Felipe Balbi71be00c2014-09-08 17:54:32 -0700148 intc_writel(INTC_CONTROL, 0x1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000149}
150
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100151static void omap_mask_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000152{
Tony Lindgren667a11f2011-05-16 02:07:38 -0700153 irq_gc_mask_disable_reg(d);
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100154 omap_ack_irq(d);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000155}
156
Felipe Balbia88ab432014-09-08 17:54:35 -0700157static void __init omap_irq_soft_reset(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000158{
159 unsigned long tmp;
160
Felipe Balbi71be00c2014-09-08 17:54:32 -0700161 tmp = intc_readl(INTC_REVISION) & 0xff;
Felipe Balbia88ab432014-09-08 17:54:35 -0700162
Paul Walmsley7852ec02012-07-26 00:54:26 -0600163 pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
Felipe Balbia88ab432014-09-08 17:54:35 -0700164 omap_irq_base, tmp >> 4, tmp & 0xf, omap_nr_irqs);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000165
Felipe Balbi71be00c2014-09-08 17:54:32 -0700166 tmp = intc_readl(INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000167 tmp |= 1 << 1; /* soft reset */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700168 intc_writel(INTC_SYSCONFIG, tmp);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000169
Felipe Balbi71be00c2014-09-08 17:54:32 -0700170 while (!(intc_readl(INTC_SYSSTATUS) & 0x1))
Tony Lindgren1dbae812005-11-10 14:26:51 +0000171 /* Wait for reset to complete */;
Juha Yrjola375e12a2006-12-06 17:13:50 -0800172
173 /* Enable autoidle */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700174 intc_writel(INTC_SYSCONFIG, 1 << 0);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000175}
176
Jouni Hogander94434532009-02-03 15:49:04 -0800177int omap_irq_pending(void)
178{
Felipe Balbi6bd0f162014-09-15 16:15:03 -0500179 int i;
Jouni Hogander94434532009-02-03 15:49:04 -0800180
Felipe Balbi6bd0f162014-09-15 16:15:03 -0500181 for (i = 0; i < omap_nr_pending; i++)
182 if (intc_readl(INTC_PENDING_IRQ0 + (0x20 * i)))
Felipe Balbia88ab432014-09-08 17:54:35 -0700183 return 1;
Jouni Hogander94434532009-02-03 15:49:04 -0800184 return 0;
185}
186
Felipe Balbi131b48c2014-09-08 17:54:42 -0700187void omap3_intc_suspend(void)
188{
189 /* A pending interrupt would prevent OMAP from entering suspend */
190 omap_ack_irq(NULL);
191}
192
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700193static int __init omap_alloc_gc_of(struct irq_domain *d, void __iomem *base)
194{
195 int ret;
196 int i;
197
198 ret = irq_alloc_domain_generic_chips(d, 32, 1, "INTC",
199 handle_level_irq, IRQ_NOREQUEST | IRQ_NOPROBE,
200 IRQ_LEVEL, 0);
201 if (ret) {
202 pr_warn("Failed to allocate irq chips\n");
203 return ret;
204 }
205
206 for (i = 0; i < omap_nr_pending; i++) {
207 struct irq_chip_generic *gc;
208 struct irq_chip_type *ct;
209
210 gc = irq_get_domain_generic_chip(d, 32 * i);
211 gc->reg_base = base;
212 ct = gc->chip_types;
213
214 ct->type = IRQ_TYPE_LEVEL_MASK;
215 ct->handler = handle_level_irq;
216
217 ct->chip.irq_ack = omap_mask_ack_irq;
218 ct->chip.irq_mask = irq_gc_mask_disable_reg;
219 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
220
221 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
222
223 ct->regs.enable = INTC_MIR_CLEAR0 + 32 * i;
224 ct->regs.disable = INTC_MIR_SET0 + 32 * i;
225 }
226
227 return 0;
228}
229
230static void __init omap_alloc_gc_legacy(void __iomem *base,
231 unsigned int irq_start, unsigned int num)
Tony Lindgren667a11f2011-05-16 02:07:38 -0700232{
233 struct irq_chip_generic *gc;
234 struct irq_chip_type *ct;
235
236 gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700237 handle_level_irq);
Tony Lindgren667a11f2011-05-16 02:07:38 -0700238 ct = gc->chip_types;
239 ct->chip.irq_ack = omap_mask_ack_irq;
240 ct->chip.irq_mask = irq_gc_mask_disable_reg;
241 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
NeilBrowne3c83c22012-04-25 13:05:24 +1000242 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
Tony Lindgren667a11f2011-05-16 02:07:38 -0700243
Tony Lindgren667a11f2011-05-16 02:07:38 -0700244 ct->regs.enable = INTC_MIR_CLEAR0;
245 ct->regs.disable = INTC_MIR_SET0;
246 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700247 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
Tony Lindgren667a11f2011-05-16 02:07:38 -0700248}
249
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700250static int __init omap_init_irq_of(struct device_node *node)
251{
252 int ret;
253
254 omap_irq_base = of_iomap(node, 0);
255 if (WARN_ON(!omap_irq_base))
256 return -ENOMEM;
257
258 domain = irq_domain_add_linear(node, omap_nr_irqs,
259 &irq_generic_chip_ops, NULL);
260
261 omap_irq_soft_reset();
262
263 ret = omap_alloc_gc_of(domain, omap_irq_base);
264 if (ret < 0)
265 irq_domain_remove(domain);
266
267 return ret;
268}
269
270static int __init omap_init_irq_legacy(u32 base)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000271{
Felipe Balbia88ab432014-09-08 17:54:35 -0700272 int j, irq_base;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000273
Tony Lindgren741e3a82011-05-17 03:51:26 -0700274 omap_irq_base = ioremap(base, SZ_4K);
275 if (WARN_ON(!omap_irq_base))
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700276 return -ENOMEM;
Tony Lindgren741e3a82011-05-17 03:51:26 -0700277
Felipe Balbia74f0a12014-09-08 17:54:55 -0700278 irq_base = irq_alloc_descs(-1, 0, omap_nr_irqs, 0);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100279 if (irq_base < 0) {
280 pr_warn("Couldn't allocate IRQ numbers\n");
281 irq_base = 0;
282 }
283
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700284 domain = irq_domain_add_legacy(NULL, omap_nr_irqs, irq_base, 0,
Felipe Balbia88ab432014-09-08 17:54:35 -0700285 &irq_domain_simple_ops, NULL);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100286
Felipe Balbia88ab432014-09-08 17:54:35 -0700287 omap_irq_soft_reset();
Tony Lindgren1dbae812005-11-10 14:26:51 +0000288
Felipe Balbia88ab432014-09-08 17:54:35 -0700289 for (j = 0; j < omap_nr_irqs; j += 32)
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700290 omap_alloc_gc_legacy(omap_irq_base + j, j + irq_base, 32);
291
292 return 0;
293}
294
Felipe Balbi9836ee92014-09-15 16:15:06 -0500295static void __init omap_irq_enable_protection(void)
296{
297 u32 reg;
298
299 reg = intc_readl(INTC_PROTECTION);
300 reg |= INTC_PROTECTION_ENABLE;
301 intc_writel(INTC_PROTECTION, reg);
302}
303
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700304static int __init omap_init_irq(u32 base, struct device_node *node)
305{
Felipe Balbi9836ee92014-09-15 16:15:06 -0500306 int ret;
307
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700308 if (node)
Felipe Balbi9836ee92014-09-15 16:15:06 -0500309 ret = omap_init_irq_of(node);
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700310 else
Felipe Balbi9836ee92014-09-15 16:15:06 -0500311 ret = omap_init_irq_legacy(base);
312
313 if (ret == 0)
314 omap_irq_enable_protection();
315
316 return ret;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000317}
318
Felipe Balbi2aced892014-09-08 17:54:52 -0700319static asmlinkage void __exception_irq_entry
320omap_intc_handle_irq(struct pt_regs *regs)
Marc Zyngier2db14992011-09-06 09:56:17 +0100321{
Felipe Balbid6a7c5c2014-09-08 17:54:57 -0700322 u32 irqnr = 0;
Stefan Sørensen698b4852014-03-06 16:27:15 +0100323 int handled_irq = 0;
Felipe Balbid6a7c5c2014-09-08 17:54:57 -0700324 int i;
Marc Zyngier2db14992011-09-06 09:56:17 +0100325
326 do {
Felipe Balbid6a7c5c2014-09-08 17:54:57 -0700327 for (i = 0; i < omap_nr_pending; i++) {
328 irqnr = intc_readl(INTC_PENDING_IRQ0 + (0x20 * i));
329 if (irqnr)
330 goto out;
331 }
Marc Zyngier2db14992011-09-06 09:56:17 +0100332
333out:
334 if (!irqnr)
335 break;
336
Felipe Balbi11983652014-09-08 17:54:37 -0700337 irqnr = intc_readl(INTC_SIR);
Marc Zyngier2db14992011-09-06 09:56:17 +0100338 irqnr &= ACTIVEIRQ_MASK;
339
Benoit Cousson52fa2122011-11-30 19:21:07 +0100340 if (irqnr) {
341 irqnr = irq_find_mapping(domain, irqnr);
Marc Zyngier2db14992011-09-06 09:56:17 +0100342 handle_IRQ(irqnr, regs);
Stefan Sørensen698b4852014-03-06 16:27:15 +0100343 handled_irq = 1;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100344 }
Marc Zyngier2db14992011-09-06 09:56:17 +0100345 } while (irqnr);
Stefan Sørensen698b4852014-03-06 16:27:15 +0100346
Felipe Balbi503b8d12014-09-15 16:15:04 -0500347 /*
348 * If an irq is masked or deasserted while active, we will
Stefan Sørensen698b4852014-03-06 16:27:15 +0100349 * keep ending up here with no irq handled. So remove it from
Felipe Balbi503b8d12014-09-15 16:15:04 -0500350 * the INTC with an ack.
351 */
Stefan Sørensen698b4852014-03-06 16:27:15 +0100352 if (!handled_irq)
353 omap_ack_irq(NULL);
Marc Zyngier2db14992011-09-06 09:56:17 +0100354}
355
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700356void __init omap2_init_irq(void)
357{
Felipe Balbia74f0a12014-09-08 17:54:55 -0700358 omap_nr_irqs = 96;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700359 omap_nr_pending = 3;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700360 omap_init_irq(OMAP24XX_IC_BASE, NULL);
Felipe Balbi2aced892014-09-08 17:54:52 -0700361 set_handle_irq(omap_intc_handle_irq);
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700362}
363
364void __init omap3_init_irq(void)
365{
Felipe Balbia74f0a12014-09-08 17:54:55 -0700366 omap_nr_irqs = 96;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700367 omap_nr_pending = 3;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700368 omap_init_irq(OMAP34XX_IC_BASE, NULL);
Felipe Balbi2aced892014-09-08 17:54:52 -0700369 set_handle_irq(omap_intc_handle_irq);
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700370}
371
372void __init ti81xx_init_irq(void)
373{
Felipe Balbia74f0a12014-09-08 17:54:55 -0700374 omap_nr_irqs = 96;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700375 omap_nr_pending = 4;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700376 omap_init_irq(OMAP34XX_IC_BASE, NULL);
Felipe Balbi2aced892014-09-08 17:54:52 -0700377 set_handle_irq(omap_intc_handle_irq);
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700378}
379
Felipe Balbi00b6b032014-09-08 17:54:43 -0700380static int __init intc_of_init(struct device_node *node,
Benoit Cousson52fa2122011-11-30 19:21:07 +0100381 struct device_node *parent)
382{
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700383 int ret;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700384
Felipe Balbi52b1e122014-09-08 17:54:57 -0700385 omap_nr_pending = 3;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700386 omap_nr_irqs = 96;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100387
388 if (WARN_ON(!node))
389 return -ENODEV;
390
Felipe Balbi52b1e122014-09-08 17:54:57 -0700391 if (of_device_is_compatible(node, "ti,am33xx-intc")) {
Felipe Balbia74f0a12014-09-08 17:54:55 -0700392 omap_nr_irqs = 128;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700393 omap_nr_pending = 4;
394 }
Felipe Balbi470f30d2014-09-08 17:54:47 -0700395
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700396 ret = omap_init_irq(-1, of_node_get(node));
397 if (ret < 0)
398 return ret;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100399
Felipe Balbi2aced892014-09-08 17:54:52 -0700400 set_handle_irq(omap_intc_handle_irq);
Felipe Balbib15c76b2014-09-08 17:54:43 -0700401
Benoit Cousson52fa2122011-11-30 19:21:07 +0100402 return 0;
403}
404
Felipe Balbia35db9a2014-09-08 17:54:46 -0700405IRQCHIP_DECLARE(omap2_intc, "ti,omap2-intc", intc_of_init);
406IRQCHIP_DECLARE(omap3_intc, "ti,omap3-intc", intc_of_init);
407IRQCHIP_DECLARE(am33xx_intc, "ti,am33xx-intc", intc_of_init);