blob: fbe288a8da656a5ad6b17250d9fc1f99dbe73931 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/arm/mach-ixp4xx/common.c
3 *
4 * Generic code shared across all IXP4XX platforms
5 *
6 * Maintainer: Deepak Saxena <dsaxena@plexity.net>
7 *
8 * Copyright 2002 (c) Intel Corporation
9 * Copyright 2003-2004 (c) MontaVista, Software, Inc.
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/kernel.h>
17#include <linux/mm.h>
18#include <linux/init.h>
19#include <linux/serial.h>
20#include <linux/sched.h>
21#include <linux/tty.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010022#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/serial_core.h>
24#include <linux/bootmem.h>
25#include <linux/interrupt.h>
26#include <linux/bitops.h>
27#include <linux/time.h>
28#include <linux/timex.h>
Kevin Hilman84904d02006-09-22 00:58:57 +010029#include <linux/clocksource.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31#include <asm/hardware.h>
32#include <asm/uaccess.h>
33#include <asm/io.h>
34#include <asm/pgtable.h>
35#include <asm/page.h>
36#include <asm/irq.h>
37
38#include <asm/mach/map.h>
39#include <asm/mach/irq.h>
40#include <asm/mach/time.h>
41
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/*************************************************************************
43 * IXP4xx chipset I/O mapping
44 *************************************************************************/
45static struct map_desc ixp4xx_io_desc[] __initdata = {
46 { /* UART, Interrupt ctrl, GPIO, timers, NPEs, MACs, USB .... */
47 .virtual = IXP4XX_PERIPHERAL_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010048 .pfn = __phys_to_pfn(IXP4XX_PERIPHERAL_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 .length = IXP4XX_PERIPHERAL_REGION_SIZE,
50 .type = MT_DEVICE
51 }, { /* Expansion Bus Config Registers */
52 .virtual = IXP4XX_EXP_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010053 .pfn = __phys_to_pfn(IXP4XX_EXP_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 .length = IXP4XX_EXP_CFG_REGION_SIZE,
55 .type = MT_DEVICE
56 }, { /* PCI Registers */
57 .virtual = IXP4XX_PCI_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010058 .pfn = __phys_to_pfn(IXP4XX_PCI_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 .length = IXP4XX_PCI_CFG_REGION_SIZE,
60 .type = MT_DEVICE
Deepak Saxena5932ae32005-06-24 20:54:35 +010061 },
62#ifdef CONFIG_DEBUG_LL
63 { /* Debug UART mapping */
64 .virtual = IXP4XX_DEBUG_UART_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010065 .pfn = __phys_to_pfn(IXP4XX_DEBUG_UART_BASE_PHYS),
Deepak Saxena5932ae32005-06-24 20:54:35 +010066 .length = IXP4XX_DEBUG_UART_REGION_SIZE,
67 .type = MT_DEVICE
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 }
Deepak Saxena5932ae32005-06-24 20:54:35 +010069#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070070};
71
72void __init ixp4xx_map_io(void)
73{
74 iotable_init(ixp4xx_io_desc, ARRAY_SIZE(ixp4xx_io_desc));
75}
76
77
78/*************************************************************************
79 * IXP4xx chipset IRQ handling
80 *
81 * TODO: GPIO IRQs should be marked invalid until the user of the IRQ
82 * (be it PCI or something else) configures that GPIO line
83 * as an IRQ.
84 **************************************************************************/
Deepak Saxenabdf82b52005-08-29 22:46:30 +010085enum ixp4xx_irq_type {
86 IXP4XX_IRQ_LEVEL, IXP4XX_IRQ_EDGE
87};
88
Kevin Hilman984d1152006-11-03 01:47:20 +010089/* Each bit represents an IRQ: 1: edge-triggered, 0: level triggered */
90static unsigned long long ixp4xx_irq_edge = 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +010091
92/*
93 * IRQ -> GPIO mapping table
94 */
Lennert Buytenhek6cc1b652006-04-20 21:24:38 +010095static signed char irq2gpio[32] = {
Deepak Saxenabdf82b52005-08-29 22:46:30 +010096 -1, -1, -1, -1, -1, -1, 0, 1,
97 -1, -1, -1, -1, -1, -1, -1, -1,
98 -1, -1, -1, 2, 3, 4, 5, 6,
99 7, 8, 9, 10, 11, 12, -1, -1,
100};
101
102static int ixp4xx_set_irq_type(unsigned int irq, unsigned int type)
103{
104 int line = irq2gpio[irq];
105 u32 int_style;
106 enum ixp4xx_irq_type irq_type;
107 volatile u32 *int_reg;
108
109 /*
110 * Only for GPIO IRQs
111 */
112 if (line < 0)
113 return -EINVAL;
114
Mårten Wikström06e44792006-02-22 22:27:23 +0000115 switch (type){
116 case IRQT_BOTHEDGE:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100117 int_style = IXP4XX_GPIO_STYLE_TRANSITIONAL;
118 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000119 break;
120 case IRQT_RISING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100121 int_style = IXP4XX_GPIO_STYLE_RISING_EDGE;
122 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000123 break;
124 case IRQT_FALLING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100125 int_style = IXP4XX_GPIO_STYLE_FALLING_EDGE;
126 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000127 break;
128 case IRQT_HIGH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100129 int_style = IXP4XX_GPIO_STYLE_ACTIVE_HIGH;
130 irq_type = IXP4XX_IRQ_LEVEL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000131 break;
132 case IRQT_LOW:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100133 int_style = IXP4XX_GPIO_STYLE_ACTIVE_LOW;
134 irq_type = IXP4XX_IRQ_LEVEL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000135 break;
136 default:
David Vrabel6132f9e2005-09-26 19:52:56 +0100137 return -EINVAL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000138 }
Kevin Hilman984d1152006-11-03 01:47:20 +0100139
140 if (irq_type == IXP4XX_IRQ_EDGE)
141 ixp4xx_irq_edge |= (1 << irq);
142 else
143 ixp4xx_irq_edge &= ~(1 << irq);
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100144
145 if (line >= 8) { /* pins 8-15 */
146 line -= 8;
147 int_reg = IXP4XX_GPIO_GPIT2R;
148 } else { /* pins 0-7 */
149 int_reg = IXP4XX_GPIO_GPIT1R;
150 }
151
152 /* Clear the style for the appropriate pin */
153 *int_reg &= ~(IXP4XX_GPIO_STYLE_CLEAR <<
154 (line * IXP4XX_GPIO_STYLE_SIZE));
155
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000156 *IXP4XX_GPIO_GPISR = (1 << line);
157
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100158 /* Set the new style */
159 *int_reg |= (int_style << (line * IXP4XX_GPIO_STYLE_SIZE));
David Vrabel6132f9e2005-09-26 19:52:56 +0100160
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000161 /* Configure the line as an input */
162 gpio_line_config(line, IXP4XX_GPIO_IN);
163
David Vrabel6132f9e2005-09-26 19:52:56 +0100164 return 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100165}
166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167static void ixp4xx_irq_mask(unsigned int irq)
168{
169 if (cpu_is_ixp46x() && irq >= 32)
170 *IXP4XX_ICMR2 &= ~(1 << (irq - 32));
171 else
172 *IXP4XX_ICMR &= ~(1 << irq);
173}
174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175static void ixp4xx_irq_ack(unsigned int irq)
176{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 int line = (irq < 32) ? irq2gpio[irq] : -1;
178
179 if (line >= 0)
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000180 *IXP4XX_GPIO_GPISR = (1 << line);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
183/*
184 * Level triggered interrupts on GPIO lines can only be cleared when the
185 * interrupt condition disappears.
186 */
Kevin Hilman984d1152006-11-03 01:47:20 +0100187static void ixp4xx_irq_unmask(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188{
Kevin Hilman984d1152006-11-03 01:47:20 +0100189 if (!(ixp4xx_irq_edge & (1 << irq)))
190 ixp4xx_irq_ack(irq);
191
192 if (cpu_is_ixp46x() && irq >= 32)
193 *IXP4XX_ICMR2 |= (1 << (irq - 32));
194 else
195 *IXP4XX_ICMR |= (1 << irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197
Kevin Hilman984d1152006-11-03 01:47:20 +0100198static struct irqchip ixp4xx_irq_chip = {
199 .name = "IXP4xx",
Russell King2be863c2005-09-06 23:13:17 +0100200 .ack = ixp4xx_irq_ack,
201 .mask = ixp4xx_irq_mask,
202 .unmask = ixp4xx_irq_unmask,
203 .set_type = ixp4xx_set_irq_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204};
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206void __init ixp4xx_init_irq(void)
207{
208 int i = 0;
209
210 /* Route all sources to IRQ instead of FIQ */
211 *IXP4XX_ICLR = 0x0;
212
213 /* Disable all interrupt */
214 *IXP4XX_ICMR = 0x0;
215
216 if (cpu_is_ixp46x()) {
217 /* Route upper 32 sources to IRQ instead of FIQ */
218 *IXP4XX_ICLR2 = 0x00;
219
220 /* Disable upper 32 interrupts */
221 *IXP4XX_ICMR2 = 0x00;
222 }
223
224 /* Default to all level triggered */
Kevin Hilman984d1152006-11-03 01:47:20 +0100225 for(i = 0; i < NR_IRQS; i++) {
226 set_irq_chip(i, &ixp4xx_irq_chip);
227 set_irq_handler(i, do_level_IRQ);
228 set_irq_flags(i, IRQF_VALID);
229 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
232
233/*************************************************************************
234 * IXP4xx timer tick
235 * We use OS timer1 on the CPU for the timer tick and the timestamp
236 * counter as a source of real clock ticks to account for missed jiffies.
237 *************************************************************************/
238
239static unsigned volatile last_jiffy_time;
240
241#define CLOCK_TICKS_PER_USEC ((CLOCK_TICK_RATE + USEC_PER_SEC/2) / USEC_PER_SEC)
242
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700243static irqreturn_t ixp4xx_timer_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 write_seqlock(&xtime_lock);
246
247 /* Clear Pending Interrupt by writing '1' to it */
248 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
249
250 /*
251 * Catch up with the real idea of time
252 */
Lennert Buytenhekf869afa2006-06-22 10:30:53 +0100253 while ((signed long)(*IXP4XX_OSTS - last_jiffy_time) >= LATCH) {
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700254 timer_tick();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 last_jiffy_time += LATCH;
256 }
257
258 write_sequnlock(&xtime_lock);
259
260 return IRQ_HANDLED;
261}
262
263static struct irqaction ixp4xx_timer_irq = {
264 .name = "IXP4xx Timer Tick",
Thomas Gleixner52e405e2006-07-03 02:20:05 +0200265 .flags = IRQF_DISABLED | IRQF_TIMER,
Russell King09b8b5f2005-06-26 17:06:36 +0100266 .handler = ixp4xx_timer_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267};
268
269static void __init ixp4xx_timer_init(void)
270{
271 /* Clear Pending Interrupt by writing '1' to it */
272 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
273
274 /* Setup the Timer counter value */
275 *IXP4XX_OSRT1 = (LATCH & ~IXP4XX_OST_RELOAD_MASK) | IXP4XX_OST_ENABLE;
276
277 /* Reset time-stamp counter */
278 *IXP4XX_OSTS = 0;
279 last_jiffy_time = 0;
280
281 /* Connect the interrupt handler and enable the interrupt */
282 setup_irq(IRQ_IXP4XX_TIMER1, &ixp4xx_timer_irq);
283}
284
285struct sys_timer ixp4xx_timer = {
286 .init = ixp4xx_timer_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287};
288
289static struct resource ixp46x_i2c_resources[] = {
290 [0] = {
291 .start = 0xc8011000,
292 .end = 0xc801101c,
293 .flags = IORESOURCE_MEM,
294 },
295 [1] = {
296 .start = IRQ_IXP4XX_I2C,
297 .end = IRQ_IXP4XX_I2C,
298 .flags = IORESOURCE_IRQ
299 }
300};
301
302/*
303 * I2C controller. The IXP46x uses the same block as the IOP3xx, so
304 * we just use the same device name.
305 */
306static struct platform_device ixp46x_i2c_controller = {
307 .name = "IOP3xx-I2C",
308 .id = 0,
309 .num_resources = 2,
310 .resource = ixp46x_i2c_resources
311};
312
313static struct platform_device *ixp46x_devices[] __initdata = {
314 &ixp46x_i2c_controller
315};
316
Deepak Saxena54e269e2006-01-05 20:59:29 +0000317unsigned long ixp4xx_exp_bus_size;
David Vrabel1e74c892006-01-18 22:46:43 +0000318EXPORT_SYMBOL(ixp4xx_exp_bus_size);
Deepak Saxena54e269e2006-01-05 20:59:29 +0000319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320void __init ixp4xx_sys_init(void)
321{
Deepak Saxena54e269e2006-01-05 20:59:29 +0000322 ixp4xx_exp_bus_size = SZ_16M;
323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 if (cpu_is_ixp46x()) {
Deepak Saxena54e269e2006-01-05 20:59:29 +0000325 int region;
326
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 platform_add_devices(ixp46x_devices,
328 ARRAY_SIZE(ixp46x_devices));
Deepak Saxena54e269e2006-01-05 20:59:29 +0000329
330 for (region = 0; region < 7; region++) {
331 if((*(IXP4XX_EXP_REG(0x4 * region)) & 0x200)) {
332 ixp4xx_exp_bus_size = SZ_32M;
333 break;
334 }
335 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 }
Deepak Saxena54e269e2006-01-05 20:59:29 +0000337
David Vrabel1e74c892006-01-18 22:46:43 +0000338 printk("IXP4xx: Using %luMiB expansion bus window size\n",
Deepak Saxena54e269e2006-01-05 20:59:29 +0000339 ixp4xx_exp_bus_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340}
341
Kevin Hilman84904d02006-09-22 00:58:57 +0100342cycle_t ixp4xx_get_cycles(void)
343{
344 return *IXP4XX_OSTS;
345}
346
347static struct clocksource clocksource_ixp4xx = {
348 .name = "OSTS",
349 .rating = 200,
350 .read = ixp4xx_get_cycles,
351 .mask = CLOCKSOURCE_MASK(32),
352 .shift = 20,
353 .is_continuous = 1,
354};
355
356unsigned long ixp4xx_timer_freq = FREQ;
357static int __init ixp4xx_clocksource_init(void)
358{
359 clocksource_ixp4xx.mult =
360 clocksource_hz2mult(ixp4xx_timer_freq,
361 clocksource_ixp4xx.shift);
362 clocksource_register(&clocksource_ixp4xx);
363
364 return 0;
365}
366
367device_initcall(ixp4xx_clocksource_init);