blob: 1e5078bd03444481b1e64794d9d7944398b91d80 [file] [log] [blame]
Sujith394cf0a2009-02-09 13:26:54 +05301/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Sujith394cf0a2009-02-09 13:26:54 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef DEBUG_H
18#define DEBUG_H
19
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -070020#include "hw.h"
Felix Fietkau545750d2009-11-23 22:21:01 +010021#include "rc.h"
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -070022
Sujithfec247c2009-07-27 12:08:16 +053023struct ath_txq;
24struct ath_buf;
25
Felix Fietkaua830df02009-11-23 22:33:27 +010026#ifdef CONFIG_ATH9K_DEBUGFS
Sujithfec247c2009-07-27 12:08:16 +053027#define TX_STAT_INC(q, c) sc->debug.stats.txstats[q].c++
28#else
29#define TX_STAT_INC(q, c) do { } while (0)
30#endif
31
Felix Fietkaua830df02009-11-23 22:33:27 +010032#ifdef CONFIG_ATH9K_DEBUGFS
Sujith394cf0a2009-02-09 13:26:54 +053033
34/**
35 * struct ath_interrupt_stats - Contains statistics about interrupts
36 * @total: Total no. of interrupts generated so far
37 * @rxok: RX with no errors
Luis R. Rodrigueza9616f42010-04-15 17:39:30 -040038 * @rxlp: RX with low priority RX
39 * @rxhp: RX with high priority, uapsd only
Sujith394cf0a2009-02-09 13:26:54 +053040 * @rxeol: RX with no more RXDESC available
41 * @rxorn: RX FIFO overrun
42 * @txok: TX completed at the requested rate
43 * @txurn: TX FIFO underrun
44 * @mib: MIB regs reaching its threshold
45 * @rxphyerr: RX with phy errors
46 * @rx_keycache_miss: RX with key cache misses
47 * @swba: Software Beacon Alert
48 * @bmiss: Beacon Miss
49 * @bnr: Beacon Not Ready
50 * @cst: Carrier Sense TImeout
51 * @gtt: Global TX Timeout
52 * @tim: RX beacon TIM occurrence
53 * @cabend: RX End of CAB traffic
54 * @dtimsync: DTIM sync lossage
55 * @dtim: RX Beacon with DTIM
Luis R. Rodriguez08578b82010-05-13 13:33:44 -040056 * @bb_watchdog: Baseband watchdog
Sujith394cf0a2009-02-09 13:26:54 +053057 */
58struct ath_interrupt_stats {
59 u32 total;
60 u32 rxok;
Luis R. Rodrigueza9616f42010-04-15 17:39:30 -040061 u32 rxlp;
62 u32 rxhp;
Sujith394cf0a2009-02-09 13:26:54 +053063 u32 rxeol;
64 u32 rxorn;
65 u32 txok;
66 u32 txeol;
67 u32 txurn;
68 u32 mib;
69 u32 rxphyerr;
70 u32 rx_keycache_miss;
71 u32 swba;
72 u32 bmiss;
73 u32 bnr;
74 u32 cst;
75 u32 gtt;
76 u32 tim;
77 u32 cabend;
78 u32 dtimsync;
79 u32 dtim;
Luis R. Rodriguez08578b82010-05-13 13:33:44 -040080 u32 bb_watchdog;
Sujith394cf0a2009-02-09 13:26:54 +053081};
82
Sujithfec247c2009-07-27 12:08:16 +053083/**
84 * struct ath_tx_stats - Statistics about TX
Ben Greear99c15bf2010-10-01 12:26:30 -070085 * @tx_pkts_all: No. of total frames transmitted, including ones that
86 may have had errors.
87 * @tx_bytes_all: No. of total bytes transmitted, including ones that
88 may have had errors.
Sujithfec247c2009-07-27 12:08:16 +053089 * @queued: Total MPDUs (non-aggr) queued
90 * @completed: Total MPDUs (non-aggr) completed
91 * @a_aggr: Total no. of aggregates queued
92 * @a_queued: Total AMPDUs queued
93 * @a_completed: Total AMPDUs completed
94 * @a_retries: No. of AMPDUs retried (SW)
95 * @a_xretries: No. of AMPDUs dropped due to xretries
96 * @fifo_underrun: FIFO underrun occurrences
97 Valid only for:
98 - non-aggregate condition.
99 - first packet of aggregate.
100 * @xtxop: No. of frames filtered because of TXOP limit
101 * @timer_exp: Transmit timer expiry
102 * @desc_cfg_err: Descriptor configuration errors
103 * @data_urn: TX data underrun errors
104 * @delim_urn: TX delimiter underrun errors
105 */
106struct ath_tx_stats {
Ben Greear99c15bf2010-10-01 12:26:30 -0700107 u32 tx_pkts_all;
108 u32 tx_bytes_all;
Sujithfec247c2009-07-27 12:08:16 +0530109 u32 queued;
110 u32 completed;
111 u32 a_aggr;
112 u32 a_queued;
113 u32 a_completed;
114 u32 a_retries;
115 u32 a_xretries;
116 u32 fifo_underrun;
117 u32 xtxop;
118 u32 timer_exp;
119 u32 desc_cfg_err;
120 u32 data_underrun;
121 u32 delim_underrun;
122};
123
Sujith1395d3f2010-01-08 10:36:11 +0530124/**
125 * struct ath_rx_stats - RX Statistics
Ben Greear99c15bf2010-10-01 12:26:30 -0700126 * @rx_pkts_all: No. of total frames received, including ones that
127 may have had errors.
128 * @rx_bytes_all: No. of total bytes received, including ones that
129 may have had errors.
Sujith1395d3f2010-01-08 10:36:11 +0530130 * @crc_err: No. of frames with incorrect CRC value
131 * @decrypt_crc_err: No. of frames whose CRC check failed after
132 decryption process completed
133 * @phy_err: No. of frames whose reception failed because the PHY
134 encountered an error
135 * @mic_err: No. of frames with incorrect TKIP MIC verification failure
136 * @pre_delim_crc_err: Pre-Frame delimiter CRC error detections
137 * @post_delim_crc_err: Post-Frame delimiter CRC error detections
138 * @decrypt_busy_err: Decryption interruptions counter
139 * @phy_err_stats: Individual PHY error statistics
140 */
141struct ath_rx_stats {
Ben Greear99c15bf2010-10-01 12:26:30 -0700142 u32 rx_pkts_all;
143 u32 rx_bytes_all;
Sujith1395d3f2010-01-08 10:36:11 +0530144 u32 crc_err;
145 u32 decrypt_crc_err;
146 u32 phy_err;
147 u32 mic_err;
148 u32 pre_delim_crc_err;
149 u32 post_delim_crc_err;
150 u32 decrypt_busy_err;
151 u32 phy_err_stats[ATH9K_PHYERR_MAX];
152};
153
Sujith394cf0a2009-02-09 13:26:54 +0530154struct ath_stats {
155 struct ath_interrupt_stats istats;
Sujithfec247c2009-07-27 12:08:16 +0530156 struct ath_tx_stats txstats[ATH9K_NUM_TX_QUEUES];
Sujith1395d3f2010-01-08 10:36:11 +0530157 struct ath_rx_stats rxstats;
Sujith394cf0a2009-02-09 13:26:54 +0530158};
159
160struct ath9k_debug {
Sujith394cf0a2009-02-09 13:26:54 +0530161 struct dentry *debugfs_phy;
Felix Fietkau9bff0bc2010-05-11 17:23:02 +0200162 u32 regidx;
Sujith394cf0a2009-02-09 13:26:54 +0530163 struct ath_stats stats;
164};
165
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700166int ath9k_init_debug(struct ath_hw *ah);
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700167
Sujith394cf0a2009-02-09 13:26:54 +0530168void ath_debug_stat_interrupt(struct ath_softc *sc, enum ath9k_int status);
Felix Fietkau066dae92010-11-07 14:59:39 +0100169void ath_debug_stat_tx(struct ath_softc *sc, struct ath_buf *bf,
170 struct ath_tx_status *ts);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700171void ath_debug_stat_rx(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith394cf0a2009-02-09 13:26:54 +0530172
173#else
174
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700175static inline int ath9k_init_debug(struct ath_hw *ah)
Sujith394cf0a2009-02-09 13:26:54 +0530176{
177 return 0;
178}
179
Sujith394cf0a2009-02-09 13:26:54 +0530180static inline void ath_debug_stat_interrupt(struct ath_softc *sc,
181 enum ath9k_int status)
182{
183}
184
Sujithfec247c2009-07-27 12:08:16 +0530185static inline void ath_debug_stat_tx(struct ath_softc *sc,
Felix Fietkau32ffb1f2010-03-31 15:41:36 -0700186 struct ath_buf *bf,
187 struct ath_tx_status *ts)
Sujithfec247c2009-07-27 12:08:16 +0530188{
189}
190
Sujith1395d3f2010-01-08 10:36:11 +0530191static inline void ath_debug_stat_rx(struct ath_softc *sc,
Felix Fietkau32ffb1f2010-03-31 15:41:36 -0700192 struct ath_rx_status *rs)
Sujith1395d3f2010-01-08 10:36:11 +0530193{
194}
195
Felix Fietkaua830df02009-11-23 22:33:27 +0100196#endif /* CONFIG_ATH9K_DEBUGFS */
Sujith394cf0a2009-02-09 13:26:54 +0530197
198#endif /* DEBUG_H */