blob: 5b59ce5728778d92ee76643bbc680a3311a65e25 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King0ddbccd2008-09-25 15:59:19 +01002 * linux/arch/arm/mm/dma-mapping.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2000-2004 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * DMA uncached mapping support.
11 */
12#include <linux/module.h>
13#include <linux/mm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090014#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/errno.h>
16#include <linux/list.h>
17#include <linux/init.h>
18#include <linux/device.h>
19#include <linux/dma-mapping.h>
Nicolas Pitre39af22a2010-12-15 15:14:45 -050020#include <linux/highmem.h>
Jon Medhurst99d17172011-08-02 17:28:27 +010021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Lennert Buytenhek23759dc2006-04-02 00:07:39 +010023#include <asm/memory.h>
Nicolas Pitre43377452009-03-12 22:52:09 -040024#include <asm/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/cacheflush.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/tlbflush.h>
Kevin Hilman37134cd2006-01-12 16:12:21 +000027#include <asm/sizes.h>
Jon Medhurst99d17172011-08-02 17:28:27 +010028#include <asm/mach/arch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Russell King022ae532011-07-08 21:26:59 +010030#include "mm.h"
31
Catalin Marinasab6494f2009-07-24 12:35:02 +010032static u64 get_coherent_dma_mask(struct device *dev)
33{
Russell King022ae532011-07-08 21:26:59 +010034 u64 mask = (u64)arm_dma_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Catalin Marinasab6494f2009-07-24 12:35:02 +010036 if (dev) {
37 mask = dev->coherent_dma_mask;
38
39 /*
40 * Sanity check the DMA mask - it must be non-zero, and
41 * must be able to be satisfied by a DMA allocation.
42 */
43 if (mask == 0) {
44 dev_warn(dev, "coherent DMA mask is unset\n");
45 return 0;
46 }
47
Russell King022ae532011-07-08 21:26:59 +010048 if ((~mask) & (u64)arm_dma_limit) {
Catalin Marinasab6494f2009-07-24 12:35:02 +010049 dev_warn(dev, "coherent DMA mask %#llx is smaller "
50 "than system GFP_DMA mask %#llx\n",
Russell King022ae532011-07-08 21:26:59 +010051 mask, (u64)arm_dma_limit);
Catalin Marinasab6494f2009-07-24 12:35:02 +010052 return 0;
53 }
54 }
55
56 return mask;
57}
58
Russell King7a9a32a2009-11-19 15:31:07 +000059/*
60 * Allocate a DMA buffer for 'dev' of size 'size' using the
61 * specified gfp mask. Note that 'size' must be page aligned.
62 */
63static struct page *__dma_alloc_buffer(struct device *dev, size_t size, gfp_t gfp)
64{
65 unsigned long order = get_order(size);
66 struct page *page, *p, *e;
67 void *ptr;
68 u64 mask = get_coherent_dma_mask(dev);
69
70#ifdef CONFIG_DMA_API_DEBUG
71 u64 limit = (mask + 1) & ~mask;
72 if (limit && size >= limit) {
73 dev_warn(dev, "coherent allocation too big (requested %#x mask %#llx)\n",
74 size, mask);
75 return NULL;
76 }
77#endif
78
79 if (!mask)
80 return NULL;
81
82 if (mask < 0xffffffffULL)
83 gfp |= GFP_DMA;
84
85 page = alloc_pages(gfp, order);
86 if (!page)
87 return NULL;
88
89 /*
90 * Now split the huge page and free the excess pages
91 */
92 split_page(page, order);
93 for (p = page + (size >> PAGE_SHIFT), e = page + (1 << order); p < e; p++)
94 __free_page(p);
95
96 /*
97 * Ensure that the allocated pages are zeroed, and that any data
98 * lurking in the kernel direct-mapped region is invalidated.
99 */
100 ptr = page_address(page);
101 memset(ptr, 0, size);
102 dmac_flush_range(ptr, ptr + size);
103 outer_flush_range(__pa(ptr), __pa(ptr) + size);
104
105 return page;
106}
107
108/*
109 * Free a DMA buffer. 'size' must be page aligned.
110 */
111static void __dma_free_buffer(struct page *page, size_t size)
112{
113 struct page *e = page + (size >> PAGE_SHIFT);
114
115 while (page < e) {
116 __free_page(page);
117 page++;
118 }
119}
120
Catalin Marinasab6494f2009-07-24 12:35:02 +0100121#ifdef CONFIG_MMU
Catalin Marinasa5e9d382010-06-21 15:09:06 +0100122
Jon Medhurst99d17172011-08-02 17:28:27 +0100123
124#define CONSISTENT_OFFSET(x) (((unsigned long)(x) - consistent_base) >> PAGE_SHIFT)
125#define CONSISTENT_PTE_INDEX(x) (((unsigned long)(x) - consistent_base) >> PGDIR_SHIFT)
Catalin Marinasa5e9d382010-06-21 15:09:06 +0100126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/*
Kevin Hilman37134cd2006-01-12 16:12:21 +0000128 * These are the page tables (2MB each) covering uncached, DMA consistent allocations
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 */
Jon Medhurst99d17172011-08-02 17:28:27 +0100130static pte_t **consistent_pte;
131
132#ifdef CONSISTENT_DMA_SIZE
133#define DEFAULT_CONSISTENT_DMA_SIZE CONSISTENT_DMA_SIZE
134#else
135#define DEFAULT_CONSISTENT_DMA_SIZE SZ_2M
136#endif
137
138unsigned long consistent_base = CONSISTENT_END - DEFAULT_CONSISTENT_DMA_SIZE;
139
140void __init init_consistent_dma_size(unsigned long size)
141{
142 unsigned long base = CONSISTENT_END - ALIGN(size, SZ_2M);
143
144 BUG_ON(consistent_pte); /* Check we're called before DMA region init */
145 BUG_ON(base < VMALLOC_END);
146
147 /* Grow region to accommodate specified size */
148 if (base < consistent_base)
149 consistent_base = base;
150}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Russell King13ccf3a2009-11-19 15:07:04 +0000152#include "vmregion.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Russell King13ccf3a2009-11-19 15:07:04 +0000154static struct arm_vmregion_head consistent_head = {
155 .vm_lock = __SPIN_LOCK_UNLOCKED(&consistent_head.vm_lock),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 .vm_list = LIST_HEAD_INIT(consistent_head.vm_list),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 .vm_end = CONSISTENT_END,
158};
159
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160#ifdef CONFIG_HUGETLB_PAGE
161#error ARM Coherent DMA allocator does not (yet) support huge TLB
162#endif
163
Russell King88c58f32009-11-19 16:46:02 +0000164/*
165 * Initialise the consistent memory allocation.
166 */
167static int __init consistent_init(void)
168{
169 int ret = 0;
170 pgd_t *pgd;
Russell King516295e2010-11-21 16:27:49 +0000171 pud_t *pud;
Russell King88c58f32009-11-19 16:46:02 +0000172 pmd_t *pmd;
173 pte_t *pte;
174 int i = 0;
Jon Medhurst99d17172011-08-02 17:28:27 +0100175 unsigned long base = consistent_base;
176 unsigned long num_ptes = (CONSISTENT_END - base) >> PGDIR_SHIFT;
177
178 consistent_pte = kmalloc(num_ptes * sizeof(pte_t), GFP_KERNEL);
179 if (!consistent_pte) {
180 pr_err("%s: no memory\n", __func__);
181 return -ENOMEM;
182 }
183
184 pr_debug("DMA memory: 0x%08lx - 0x%08lx:\n", base, CONSISTENT_END);
185 consistent_head.vm_start = base;
Russell King88c58f32009-11-19 16:46:02 +0000186
187 do {
188 pgd = pgd_offset(&init_mm, base);
Russell King516295e2010-11-21 16:27:49 +0000189
190 pud = pud_alloc(&init_mm, pgd, base);
191 if (!pud) {
192 printk(KERN_ERR "%s: no pud tables\n", __func__);
193 ret = -ENOMEM;
194 break;
195 }
196
197 pmd = pmd_alloc(&init_mm, pud, base);
Russell King88c58f32009-11-19 16:46:02 +0000198 if (!pmd) {
199 printk(KERN_ERR "%s: no pmd tables\n", __func__);
200 ret = -ENOMEM;
201 break;
202 }
203 WARN_ON(!pmd_none(*pmd));
204
205 pte = pte_alloc_kernel(pmd, base);
206 if (!pte) {
207 printk(KERN_ERR "%s: no pte tables\n", __func__);
208 ret = -ENOMEM;
209 break;
210 }
211
212 consistent_pte[i++] = pte;
213 base += (1 << PGDIR_SHIFT);
214 } while (base < CONSISTENT_END);
215
216 return ret;
217}
218
219core_initcall(consistent_init);
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221static void *
Russell King31ebf942009-11-19 21:12:17 +0000222__dma_alloc_remap(struct page *page, size_t size, gfp_t gfp, pgprot_t prot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223{
Russell King13ccf3a2009-11-19 15:07:04 +0000224 struct arm_vmregion *c;
Russell King5bc23d32010-07-25 08:57:02 +0100225 size_t align;
226 int bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
Jon Medhurst99d17172011-08-02 17:28:27 +0100228 if (!consistent_pte) {
Russell Kingebd7a842009-11-19 20:58:31 +0000229 printk(KERN_ERR "%s: not initialised\n", __func__);
230 dump_stack();
Russell Kingebd7a842009-11-19 20:58:31 +0000231 return NULL;
232 }
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 /*
Russell King5bc23d32010-07-25 08:57:02 +0100235 * Align the virtual region allocation - maximum alignment is
236 * a section size, minimum is a page size. This helps reduce
237 * fragmentation of the DMA space, and also prevents allocations
238 * smaller than a section from crossing a section boundary.
239 */
Russell Kingc947f692010-11-03 16:00:15 +0000240 bit = fls(size - 1);
Russell King5bc23d32010-07-25 08:57:02 +0100241 if (bit > SECTION_SHIFT)
242 bit = SECTION_SHIFT;
243 align = 1 << bit;
244
245 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 * Allocate a virtual address in the consistent mapping region.
247 */
Russell King5bc23d32010-07-25 08:57:02 +0100248 c = arm_vmregion_alloc(&consistent_head, align, size,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 gfp & ~(__GFP_DMA | __GFP_HIGHMEM));
250 if (c) {
Kevin Hilman37134cd2006-01-12 16:12:21 +0000251 pte_t *pte;
Kevin Hilman37134cd2006-01-12 16:12:21 +0000252 int idx = CONSISTENT_PTE_INDEX(c->vm_start);
253 u32 off = CONSISTENT_OFFSET(c->vm_start) & (PTRS_PER_PTE-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Kevin Hilman37134cd2006-01-12 16:12:21 +0000255 pte = consistent_pte[idx] + off;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 c->vm_pages = page;
257
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 do {
259 BUG_ON(!pte_none(*pte));
260
Russell Kingad1ae2f2006-12-13 14:34:43 +0000261 set_pte_ext(pte, mk_pte(page, prot), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 page++;
263 pte++;
Kevin Hilman37134cd2006-01-12 16:12:21 +0000264 off++;
265 if (off >= PTRS_PER_PTE) {
266 off = 0;
267 pte = consistent_pte[++idx];
268 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 } while (size -= PAGE_SIZE);
270
Russell King2be23c42010-09-08 16:27:56 +0100271 dsb();
272
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 return (void *)c->vm_start;
274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 return NULL;
276}
Russell King695ae0a2009-11-19 16:31:39 +0000277
278static void __dma_free_remap(void *cpu_addr, size_t size)
279{
280 struct arm_vmregion *c;
281 unsigned long addr;
282 pte_t *ptep;
283 int idx;
284 u32 off;
285
286 c = arm_vmregion_find_remove(&consistent_head, (unsigned long)cpu_addr);
287 if (!c) {
288 printk(KERN_ERR "%s: trying to free invalid coherent area: %p\n",
289 __func__, cpu_addr);
290 dump_stack();
291 return;
292 }
293
294 if ((c->vm_end - c->vm_start) != size) {
295 printk(KERN_ERR "%s: freeing wrong coherent size (%ld != %d)\n",
296 __func__, c->vm_end - c->vm_start, size);
297 dump_stack();
298 size = c->vm_end - c->vm_start;
299 }
300
301 idx = CONSISTENT_PTE_INDEX(c->vm_start);
302 off = CONSISTENT_OFFSET(c->vm_start) & (PTRS_PER_PTE-1);
303 ptep = consistent_pte[idx] + off;
304 addr = c->vm_start;
305 do {
306 pte_t pte = ptep_get_and_clear(&init_mm, addr, ptep);
Russell King695ae0a2009-11-19 16:31:39 +0000307
308 ptep++;
309 addr += PAGE_SIZE;
310 off++;
311 if (off >= PTRS_PER_PTE) {
312 off = 0;
313 ptep = consistent_pte[++idx];
314 }
315
Russell Kingacaac252009-11-20 18:19:52 +0000316 if (pte_none(pte) || !pte_present(pte))
317 printk(KERN_CRIT "%s: bad page in kernel page table\n",
318 __func__);
Russell King695ae0a2009-11-19 16:31:39 +0000319 } while (size -= PAGE_SIZE);
320
321 flush_tlb_kernel_range(c->vm_start, c->vm_end);
322
323 arm_vmregion_free(&consistent_head, c);
324}
325
Catalin Marinasab6494f2009-07-24 12:35:02 +0100326#else /* !CONFIG_MMU */
Russell King695ae0a2009-11-19 16:31:39 +0000327
Russell King31ebf942009-11-19 21:12:17 +0000328#define __dma_alloc_remap(page, size, gfp, prot) page_address(page)
329#define __dma_free_remap(addr, size) do { } while (0)
330
331#endif /* CONFIG_MMU */
332
Catalin Marinasab6494f2009-07-24 12:35:02 +0100333static void *
334__dma_alloc(struct device *dev, size_t size, dma_addr_t *handle, gfp_t gfp,
335 pgprot_t prot)
336{
Russell King04da5692009-11-19 15:54:45 +0000337 struct page *page;
Russell King31ebf942009-11-19 21:12:17 +0000338 void *addr;
Catalin Marinasab6494f2009-07-24 12:35:02 +0100339
Catalin Marinasab6494f2009-07-24 12:35:02 +0100340 *handle = ~0;
Russell King04da5692009-11-19 15:54:45 +0000341 size = PAGE_ALIGN(size);
342
343 page = __dma_alloc_buffer(dev, size, gfp);
344 if (!page)
345 return NULL;
346
Russell King31ebf942009-11-19 21:12:17 +0000347 if (!arch_is_coherent())
348 addr = __dma_alloc_remap(page, size, gfp, prot);
349 else
350 addr = page_address(page);
351
352 if (addr)
Russell King9eedd962011-01-03 00:00:17 +0000353 *handle = pfn_to_dma(dev, page_to_pfn(page));
Russell King31ebf942009-11-19 21:12:17 +0000354
355 return addr;
Catalin Marinasab6494f2009-07-24 12:35:02 +0100356}
Russell King695ae0a2009-11-19 16:31:39 +0000357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358/*
359 * Allocate DMA-coherent memory space and return both the kernel remapped
360 * virtual and bus address for that space.
361 */
362void *
Al Virof9e32142005-10-21 03:20:58 -0400363dma_alloc_coherent(struct device *dev, size_t size, dma_addr_t *handle, gfp_t gfp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
Dmitry Baryshkov1fe53262008-07-18 13:30:14 +0400365 void *memory;
366
367 if (dma_alloc_from_coherent(dev, size, handle, &memory))
368 return memory;
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 return __dma_alloc(dev, size, handle, gfp,
Russell King26a26d32009-11-20 21:06:43 +0000371 pgprot_dmacoherent(pgprot_kernel));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372}
373EXPORT_SYMBOL(dma_alloc_coherent);
374
375/*
376 * Allocate a writecombining region, in much the same way as
377 * dma_alloc_coherent above.
378 */
379void *
Al Virof9e32142005-10-21 03:20:58 -0400380dma_alloc_writecombine(struct device *dev, size_t size, dma_addr_t *handle, gfp_t gfp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381{
382 return __dma_alloc(dev, size, handle, gfp,
383 pgprot_writecombine(pgprot_kernel));
384}
385EXPORT_SYMBOL(dma_alloc_writecombine);
386
387static int dma_mmap(struct device *dev, struct vm_area_struct *vma,
388 void *cpu_addr, dma_addr_t dma_addr, size_t size)
389{
Catalin Marinasab6494f2009-07-24 12:35:02 +0100390 int ret = -ENXIO;
391#ifdef CONFIG_MMU
Russell King13ccf3a2009-11-19 15:07:04 +0000392 unsigned long user_size, kern_size;
393 struct arm_vmregion *c;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
395 user_size = (vma->vm_end - vma->vm_start) >> PAGE_SHIFT;
396
Russell King13ccf3a2009-11-19 15:07:04 +0000397 c = arm_vmregion_find(&consistent_head, (unsigned long)cpu_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 if (c) {
399 unsigned long off = vma->vm_pgoff;
400
401 kern_size = (c->vm_end - c->vm_start) >> PAGE_SHIFT;
402
403 if (off < kern_size &&
404 user_size <= (kern_size - off)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 ret = remap_pfn_range(vma, vma->vm_start,
406 page_to_pfn(c->vm_pages) + off,
407 user_size << PAGE_SHIFT,
408 vma->vm_page_prot);
409 }
410 }
Catalin Marinasab6494f2009-07-24 12:35:02 +0100411#endif /* CONFIG_MMU */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 return ret;
414}
415
416int dma_mmap_coherent(struct device *dev, struct vm_area_struct *vma,
417 void *cpu_addr, dma_addr_t dma_addr, size_t size)
418{
Russell King26a26d32009-11-20 21:06:43 +0000419 vma->vm_page_prot = pgprot_dmacoherent(vma->vm_page_prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 return dma_mmap(dev, vma, cpu_addr, dma_addr, size);
421}
422EXPORT_SYMBOL(dma_mmap_coherent);
423
424int dma_mmap_writecombine(struct device *dev, struct vm_area_struct *vma,
425 void *cpu_addr, dma_addr_t dma_addr, size_t size)
426{
427 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
428 return dma_mmap(dev, vma, cpu_addr, dma_addr, size);
429}
430EXPORT_SYMBOL(dma_mmap_writecombine);
431
432/*
433 * free a page as defined by the above mapping.
Russell King5edf71a2005-11-25 15:52:51 +0000434 * Must not be called with IRQs disabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 */
436void dma_free_coherent(struct device *dev, size_t size, void *cpu_addr, dma_addr_t handle)
437{
Russell King5edf71a2005-11-25 15:52:51 +0000438 WARN_ON(irqs_disabled());
439
Dmitry Baryshkov1fe53262008-07-18 13:30:14 +0400440 if (dma_release_from_coherent(dev, get_order(size), cpu_addr))
441 return;
442
Russell King3e82d012009-11-19 15:38:12 +0000443 size = PAGE_ALIGN(size);
444
Russell King695ae0a2009-11-19 16:31:39 +0000445 if (!arch_is_coherent())
446 __dma_free_remap(cpu_addr, size);
Russell King7a9a32a2009-11-19 15:31:07 +0000447
Russell King9eedd962011-01-03 00:00:17 +0000448 __dma_free_buffer(pfn_to_page(dma_to_pfn(dev, handle)), size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449}
450EXPORT_SYMBOL(dma_free_coherent);
451
452/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 * Make an area consistent for devices.
Dan Williams105ef9a2006-11-21 22:57:23 +0100454 * Note: Drivers should NOT use this function directly, as it will break
455 * platforms with CONFIG_DMABOUNCE.
456 * Use the driver DMA support - see dma-mapping.h (dma_sync_*)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 */
Russell King4ea0d732009-11-24 16:27:17 +0000458void ___dma_single_cpu_to_dev(const void *kaddr, size_t size,
459 enum dma_data_direction dir)
460{
Russell King2ffe2da2009-10-31 16:52:16 +0000461 unsigned long paddr;
462
Russell Kinga9c91472009-11-26 16:19:58 +0000463 BUG_ON(!virt_addr_valid(kaddr) || !virt_addr_valid(kaddr + size - 1));
464
465 dmac_map_area(kaddr, size, dir);
Russell King2ffe2da2009-10-31 16:52:16 +0000466
467 paddr = __pa(kaddr);
468 if (dir == DMA_FROM_DEVICE) {
469 outer_inv_range(paddr, paddr + size);
470 } else {
471 outer_clean_range(paddr, paddr + size);
472 }
473 /* FIXME: non-speculating: flush on bidirectional mappings? */
Russell King4ea0d732009-11-24 16:27:17 +0000474}
475EXPORT_SYMBOL(___dma_single_cpu_to_dev);
476
477void ___dma_single_dev_to_cpu(const void *kaddr, size_t size,
478 enum dma_data_direction dir)
479{
Russell Kinga9c91472009-11-26 16:19:58 +0000480 BUG_ON(!virt_addr_valid(kaddr) || !virt_addr_valid(kaddr + size - 1));
481
Russell King2ffe2da2009-10-31 16:52:16 +0000482 /* FIXME: non-speculating: not required */
483 /* don't bother invalidating if DMA to device */
484 if (dir != DMA_TO_DEVICE) {
485 unsigned long paddr = __pa(kaddr);
486 outer_inv_range(paddr, paddr + size);
487 }
488
Russell Kinga9c91472009-11-26 16:19:58 +0000489 dmac_unmap_area(kaddr, size, dir);
Russell King4ea0d732009-11-24 16:27:17 +0000490}
491EXPORT_SYMBOL(___dma_single_dev_to_cpu);
Russell Kingafd1a322008-09-25 16:30:57 +0100492
Russell King65af1912009-11-24 17:53:33 +0000493static void dma_cache_maint_page(struct page *page, unsigned long offset,
Russell Kinga9c91472009-11-26 16:19:58 +0000494 size_t size, enum dma_data_direction dir,
495 void (*op)(const void *, size_t, int))
Russell King65af1912009-11-24 17:53:33 +0000496{
497 /*
498 * A single sg entry may refer to multiple physically contiguous
499 * pages. But we still need to process highmem pages individually.
500 * If highmem is not configured then the bulk of this loop gets
501 * optimized out.
502 */
503 size_t left = size;
504 do {
505 size_t len = left;
Russell King93f1d622009-11-24 14:41:01 +0000506 void *vaddr;
507
508 if (PageHighMem(page)) {
509 if (len + offset > PAGE_SIZE) {
510 if (offset >= PAGE_SIZE) {
511 page += offset / PAGE_SIZE;
512 offset %= PAGE_SIZE;
513 }
514 len = PAGE_SIZE - offset;
Russell King65af1912009-11-24 17:53:33 +0000515 }
Russell King93f1d622009-11-24 14:41:01 +0000516 vaddr = kmap_high_get(page);
517 if (vaddr) {
518 vaddr += offset;
Russell Kinga9c91472009-11-26 16:19:58 +0000519 op(vaddr, len, dir);
Russell King93f1d622009-11-24 14:41:01 +0000520 kunmap_high(page);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100521 } else if (cache_is_vipt()) {
Nicolas Pitre39af22a2010-12-15 15:14:45 -0500522 /* unmapped pages might still be cached */
523 vaddr = kmap_atomic(page);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100524 op(vaddr + offset, len, dir);
Nicolas Pitre39af22a2010-12-15 15:14:45 -0500525 kunmap_atomic(vaddr);
Russell King93f1d622009-11-24 14:41:01 +0000526 }
527 } else {
528 vaddr = page_address(page) + offset;
Russell Kinga9c91472009-11-26 16:19:58 +0000529 op(vaddr, len, dir);
Russell King65af1912009-11-24 17:53:33 +0000530 }
Russell King65af1912009-11-24 17:53:33 +0000531 offset = 0;
532 page++;
533 left -= len;
534 } while (left);
535}
536
537void ___dma_page_cpu_to_dev(struct page *page, unsigned long off,
538 size_t size, enum dma_data_direction dir)
539{
Nicolas Pitre43377452009-03-12 22:52:09 -0400540 unsigned long paddr;
Nicolas Pitre43377452009-03-12 22:52:09 -0400541
Russell Kinga9c91472009-11-26 16:19:58 +0000542 dma_cache_maint_page(page, off, size, dir, dmac_map_area);
Nicolas Pitre43377452009-03-12 22:52:09 -0400543
Russell King65af1912009-11-24 17:53:33 +0000544 paddr = page_to_phys(page) + off;
Russell King2ffe2da2009-10-31 16:52:16 +0000545 if (dir == DMA_FROM_DEVICE) {
546 outer_inv_range(paddr, paddr + size);
547 } else {
548 outer_clean_range(paddr, paddr + size);
549 }
550 /* FIXME: non-speculating: flush on bidirectional mappings? */
Nicolas Pitre43377452009-03-12 22:52:09 -0400551}
Russell King4ea0d732009-11-24 16:27:17 +0000552EXPORT_SYMBOL(___dma_page_cpu_to_dev);
553
554void ___dma_page_dev_to_cpu(struct page *page, unsigned long off,
555 size_t size, enum dma_data_direction dir)
556{
Russell King2ffe2da2009-10-31 16:52:16 +0000557 unsigned long paddr = page_to_phys(page) + off;
558
559 /* FIXME: non-speculating: not required */
560 /* don't bother invalidating if DMA to device */
561 if (dir != DMA_TO_DEVICE)
562 outer_inv_range(paddr, paddr + size);
563
Russell Kinga9c91472009-11-26 16:19:58 +0000564 dma_cache_maint_page(page, off, size, dir, dmac_unmap_area);
Catalin Marinasc0177802010-09-13 15:57:36 +0100565
566 /*
567 * Mark the D-cache clean for this page to avoid extra flushing.
568 */
569 if (dir != DMA_TO_DEVICE && off == 0 && size >= PAGE_SIZE)
570 set_bit(PG_dcache_clean, &page->flags);
Russell King4ea0d732009-11-24 16:27:17 +0000571}
572EXPORT_SYMBOL(___dma_page_dev_to_cpu);
Nicolas Pitre43377452009-03-12 22:52:09 -0400573
Russell Kingafd1a322008-09-25 16:30:57 +0100574/**
575 * dma_map_sg - map a set of SG buffers for streaming mode DMA
576 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
577 * @sg: list of buffers
578 * @nents: number of buffers to map
579 * @dir: DMA transfer direction
580 *
581 * Map a set of buffers described by scatterlist in streaming mode for DMA.
582 * This is the scatter-gather version of the dma_map_single interface.
583 * Here the scatter gather list elements are each tagged with the
584 * appropriate dma address and length. They are obtained via
585 * sg_dma_{address,length}.
586 *
587 * Device ownership issues as mentioned for dma_map_single are the same
588 * here.
589 */
590int dma_map_sg(struct device *dev, struct scatterlist *sg, int nents,
591 enum dma_data_direction dir)
592{
593 struct scatterlist *s;
Russell King01135d922008-09-25 21:05:02 +0100594 int i, j;
Russell Kingafd1a322008-09-25 16:30:57 +0100595
Russell King24056f52011-01-03 11:29:28 +0000596 BUG_ON(!valid_dma_direction(dir));
597
Russell Kingafd1a322008-09-25 16:30:57 +0100598 for_each_sg(sg, s, nents, i) {
Russell King24056f52011-01-03 11:29:28 +0000599 s->dma_address = __dma_map_page(dev, sg_page(s), s->offset,
Russell King01135d922008-09-25 21:05:02 +0100600 s->length, dir);
601 if (dma_mapping_error(dev, s->dma_address))
602 goto bad_mapping;
Russell Kingafd1a322008-09-25 16:30:57 +0100603 }
Russell King24056f52011-01-03 11:29:28 +0000604 debug_dma_map_sg(dev, sg, nents, nents, dir);
Russell Kingafd1a322008-09-25 16:30:57 +0100605 return nents;
Russell King01135d922008-09-25 21:05:02 +0100606
607 bad_mapping:
608 for_each_sg(sg, s, i, j)
Russell King24056f52011-01-03 11:29:28 +0000609 __dma_unmap_page(dev, sg_dma_address(s), sg_dma_len(s), dir);
Russell King01135d922008-09-25 21:05:02 +0100610 return 0;
Russell Kingafd1a322008-09-25 16:30:57 +0100611}
612EXPORT_SYMBOL(dma_map_sg);
613
614/**
615 * dma_unmap_sg - unmap a set of SG buffers mapped by dma_map_sg
616 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
617 * @sg: list of buffers
Linus Walleij0adfca62011-01-12 18:50:37 +0100618 * @nents: number of buffers to unmap (same as was passed to dma_map_sg)
Russell Kingafd1a322008-09-25 16:30:57 +0100619 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
620 *
621 * Unmap a set of streaming mode DMA translations. Again, CPU access
622 * rules concerning calls here are the same as for dma_unmap_single().
623 */
624void dma_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
625 enum dma_data_direction dir)
626{
Russell King01135d922008-09-25 21:05:02 +0100627 struct scatterlist *s;
628 int i;
629
Russell King24056f52011-01-03 11:29:28 +0000630 debug_dma_unmap_sg(dev, sg, nents, dir);
631
Russell King01135d922008-09-25 21:05:02 +0100632 for_each_sg(sg, s, nents, i)
Russell King24056f52011-01-03 11:29:28 +0000633 __dma_unmap_page(dev, sg_dma_address(s), sg_dma_len(s), dir);
Russell Kingafd1a322008-09-25 16:30:57 +0100634}
635EXPORT_SYMBOL(dma_unmap_sg);
636
637/**
638 * dma_sync_sg_for_cpu
639 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
640 * @sg: list of buffers
641 * @nents: number of buffers to map (returned from dma_map_sg)
642 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
643 */
644void dma_sync_sg_for_cpu(struct device *dev, struct scatterlist *sg,
645 int nents, enum dma_data_direction dir)
646{
647 struct scatterlist *s;
648 int i;
649
650 for_each_sg(sg, s, nents, i) {
Russell King18eabe22009-10-31 16:52:16 +0000651 if (!dmabounce_sync_for_cpu(dev, sg_dma_address(s), 0,
652 sg_dma_len(s), dir))
653 continue;
654
655 __dma_page_dev_to_cpu(sg_page(s), s->offset,
656 s->length, dir);
Russell Kingafd1a322008-09-25 16:30:57 +0100657 }
Russell King24056f52011-01-03 11:29:28 +0000658
659 debug_dma_sync_sg_for_cpu(dev, sg, nents, dir);
Russell Kingafd1a322008-09-25 16:30:57 +0100660}
661EXPORT_SYMBOL(dma_sync_sg_for_cpu);
662
663/**
664 * dma_sync_sg_for_device
665 * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
666 * @sg: list of buffers
667 * @nents: number of buffers to map (returned from dma_map_sg)
668 * @dir: DMA transfer direction (same as was passed to dma_map_sg)
669 */
670void dma_sync_sg_for_device(struct device *dev, struct scatterlist *sg,
671 int nents, enum dma_data_direction dir)
672{
673 struct scatterlist *s;
674 int i;
675
676 for_each_sg(sg, s, nents, i) {
Russell King2638b4d2008-09-25 21:38:41 +0100677 if (!dmabounce_sync_for_device(dev, sg_dma_address(s), 0,
678 sg_dma_len(s), dir))
679 continue;
680
Russell King18eabe22009-10-31 16:52:16 +0000681 __dma_page_cpu_to_dev(sg_page(s), s->offset,
682 s->length, dir);
Russell Kingafd1a322008-09-25 16:30:57 +0100683 }
Russell King24056f52011-01-03 11:29:28 +0000684
685 debug_dma_sync_sg_for_device(dev, sg, nents, dir);
Russell Kingafd1a322008-09-25 16:30:57 +0100686}
687EXPORT_SYMBOL(dma_sync_sg_for_device);
Russell King24056f52011-01-03 11:29:28 +0000688
Russell King022ae532011-07-08 21:26:59 +0100689/*
690 * Return whether the given device DMA address mask can be supported
691 * properly. For example, if your device can only drive the low 24-bits
692 * during bus mastering, then you would pass 0x00ffffff as the mask
693 * to this function.
694 */
695int dma_supported(struct device *dev, u64 mask)
696{
697 if (mask < (u64)arm_dma_limit)
698 return 0;
699 return 1;
700}
701EXPORT_SYMBOL(dma_supported);
702
703int dma_set_mask(struct device *dev, u64 dma_mask)
704{
705 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
706 return -EIO;
707
708#ifndef CONFIG_DMABOUNCE
709 *dev->dma_mask = dma_mask;
710#endif
711
712 return 0;
713}
714EXPORT_SYMBOL(dma_set_mask);
715
Russell King24056f52011-01-03 11:29:28 +0000716#define PREALLOC_DMA_DEBUG_ENTRIES 4096
717
718static int __init dma_debug_do_init(void)
719{
720 dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES);
721 return 0;
722}
723fs_initcall(dma_debug_do_init);