blob: 07e2090d7119eeeda32f07f1c75734eb9ad7f3a5 [file] [log] [blame]
Kevin Hilmanccd5ca72011-03-21 14:08:55 -07001/*
2 * OMAP Voltage Controller (VC) interface
3 *
4 * Copyright (C) 2011 Texas Instruments, Inc.
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
Tony Lindgren4647ca52012-03-08 10:20:14 -080013#include <linux/bug.h>
Kevin Hilmanccd5ca72011-03-21 14:08:55 -070014
Tony Lindgrendbc04162012-08-31 10:59:07 -070015#include "soc.h"
Kevin Hilmanccd5ca72011-03-21 14:08:55 -070016#include "voltage.h"
17#include "vc.h"
18#include "prm-regbits-34xx.h"
19#include "prm-regbits-44xx.h"
20#include "prm44xx.h"
21
Kevin Hilman8abc0b52011-06-02 17:28:13 -070022/**
23 * struct omap_vc_channel_cfg - describe the cfg_channel bitfield
24 * @sa: bit for slave address
25 * @rav: bit for voltage configuration register
26 * @rac: bit for command configuration register
27 * @racen: enable bit for RAC
28 * @cmd: bit for command value set selection
29 *
30 * Channel configuration bits, common for OMAP3+
Kevin Hilman24d31942011-03-29 15:57:16 -070031 * OMAP3 register: PRM_VC_CH_CONF
32 * OMAP4 register: PRM_VC_CFG_CHANNEL
Kevin Hilman8abc0b52011-06-02 17:28:13 -070033 * OMAP5 register: PRM_VC_SMPS_<voltdm>_CONFIG
Kevin Hilman24d31942011-03-29 15:57:16 -070034 */
Kevin Hilman8abc0b52011-06-02 17:28:13 -070035struct omap_vc_channel_cfg {
36 u8 sa;
37 u8 rav;
38 u8 rac;
39 u8 racen;
40 u8 cmd;
41};
42
43static struct omap_vc_channel_cfg vc_default_channel_cfg = {
44 .sa = BIT(0),
45 .rav = BIT(1),
46 .rac = BIT(2),
47 .racen = BIT(3),
48 .cmd = BIT(4),
49};
50
51/*
52 * On OMAP3+, all VC channels have the above default bitfield
53 * configuration, except the OMAP4 MPU channel. This appears
54 * to be a freak accident as every other VC channel has the
55 * default configuration, thus creating a mutant channel config.
56 */
57static struct omap_vc_channel_cfg vc_mutant_channel_cfg = {
58 .sa = BIT(0),
59 .rav = BIT(2),
60 .rac = BIT(3),
61 .racen = BIT(4),
62 .cmd = BIT(1),
63};
64
65static struct omap_vc_channel_cfg *vc_cfg_bits;
66#define CFG_CHANNEL_MASK 0x1f
Kevin Hilman24d31942011-03-29 15:57:16 -070067
68/**
69 * omap_vc_config_channel - configure VC channel to PMIC mappings
70 * @voltdm: pointer to voltagdomain defining the desired VC channel
71 *
72 * Configures the VC channel to PMIC mappings for the following
73 * PMIC settings
74 * - i2c slave address (SA)
75 * - voltage configuration address (RAV)
76 * - command configuration address (RAC) and enable bit (RACEN)
77 * - command values for ON, ONLP, RET and OFF (CMD)
78 *
79 * This function currently only allows flexible configuration of the
80 * non-default channel. Starting with OMAP4, there are more than 2
81 * channels, with one defined as the default (on OMAP4, it's MPU.)
82 * Only the non-default channel can be configured.
83 */
84static int omap_vc_config_channel(struct voltagedomain *voltdm)
85{
86 struct omap_vc_channel *vc = voltdm->vc;
87
88 /*
89 * For default channel, the only configurable bit is RACEN.
90 * All others must stay at zero (see function comment above.)
91 */
92 if (vc->flags & OMAP_VC_CHANNEL_DEFAULT)
Kevin Hilman8abc0b52011-06-02 17:28:13 -070093 vc->cfg_channel &= vc_cfg_bits->racen;
Kevin Hilman24d31942011-03-29 15:57:16 -070094
95 voltdm->rmw(CFG_CHANNEL_MASK << vc->cfg_channel_sa_shift,
96 vc->cfg_channel << vc->cfg_channel_sa_shift,
Kevin Hilman5876c942011-07-20 16:35:46 -070097 vc->cfg_channel_reg);
Kevin Hilman24d31942011-03-29 15:57:16 -070098
99 return 0;
100}
101
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700102/* Voltage scale and accessory APIs */
103int omap_vc_pre_scale(struct voltagedomain *voltdm,
104 unsigned long target_volt,
105 u8 *target_vsel, u8 *current_vsel)
106{
Kevin Hilmand84adcf2011-03-22 16:14:57 -0700107 struct omap_vc_channel *vc = voltdm->vc;
Kevin Hilman76ea7422011-04-05 15:15:31 -0700108 u32 vc_cmdval;
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700109
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700110 /* Check if sufficient pmic info is available for this vdd */
Kevin Hilmance8ebe02011-03-30 11:01:10 -0700111 if (!voltdm->pmic) {
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700112 pr_err("%s: Insufficient pmic info to scale the vdd_%s\n",
113 __func__, voltdm->name);
114 return -EINVAL;
115 }
116
Kevin Hilmance8ebe02011-03-30 11:01:10 -0700117 if (!voltdm->pmic->uv_to_vsel) {
Paul Walmsley7852ec02012-07-26 00:54:26 -0600118 pr_err("%s: PMIC function to convert voltage in uV to vsel not registered. Hence unable to scale voltage for vdd_%s\n",
119 __func__, voltdm->name);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700120 return -ENODATA;
121 }
122
Kevin Hilman4bcc4752011-03-28 10:40:15 -0700123 if (!voltdm->read || !voltdm->write) {
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700124 pr_err("%s: No read/write API for accessing vdd_%s regs\n",
125 __func__, voltdm->name);
126 return -EINVAL;
127 }
128
Kevin Hilmance8ebe02011-03-30 11:01:10 -0700129 *target_vsel = voltdm->pmic->uv_to_vsel(target_volt);
Kevin Hilman7590f602011-04-05 16:55:22 -0700130 *current_vsel = voltdm->pmic->uv_to_vsel(voltdm->nominal_volt);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700131
132 /* Setting the ON voltage to the new target voltage */
Kevin Hilman4bcc4752011-03-28 10:40:15 -0700133 vc_cmdval = voltdm->read(vc->cmdval_reg);
Kevin Hilmand84adcf2011-03-22 16:14:57 -0700134 vc_cmdval &= ~vc->common->cmd_on_mask;
135 vc_cmdval |= (*target_vsel << vc->common->cmd_on_shift);
Kevin Hilman4bcc4752011-03-28 10:40:15 -0700136 voltdm->write(vc_cmdval, vc->cmdval_reg);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700137
Tero Kristo8b5d8c02012-09-25 19:33:35 +0300138 voltdm->vc_param->on = target_volt;
139
Kevin Hilman76ea7422011-04-05 15:15:31 -0700140 omap_vp_update_errorgain(voltdm, target_volt);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700141
142 return 0;
143}
144
145void omap_vc_post_scale(struct voltagedomain *voltdm,
146 unsigned long target_volt,
147 u8 target_vsel, u8 current_vsel)
148{
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700149 u32 smps_steps = 0, smps_delay = 0;
150
151 smps_steps = abs(target_vsel - current_vsel);
152 /* SMPS slew rate / step size. 2us added as buffer. */
Kevin Hilmance8ebe02011-03-30 11:01:10 -0700153 smps_delay = ((smps_steps * voltdm->pmic->step_size) /
154 voltdm->pmic->slew_rate) + 2;
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700155 udelay(smps_delay);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700156}
157
Kevin Hilmand84adcf2011-03-22 16:14:57 -0700158/* vc_bypass_scale - VC bypass method of voltage scaling */
159int omap_vc_bypass_scale(struct voltagedomain *voltdm,
160 unsigned long target_volt)
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700161{
Kevin Hilmand84adcf2011-03-22 16:14:57 -0700162 struct omap_vc_channel *vc = voltdm->vc;
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700163 u32 loop_cnt = 0, retries_cnt = 0;
164 u32 vc_valid, vc_bypass_val_reg, vc_bypass_value;
165 u8 target_vsel, current_vsel;
166 int ret;
167
168 ret = omap_vc_pre_scale(voltdm, target_volt, &target_vsel, &current_vsel);
169 if (ret)
170 return ret;
171
Kevin Hilmand84adcf2011-03-22 16:14:57 -0700172 vc_valid = vc->common->valid;
173 vc_bypass_val_reg = vc->common->bypass_val_reg;
174 vc_bypass_value = (target_vsel << vc->common->data_shift) |
Kevin Hilman78614e02011-03-29 14:24:47 -0700175 (vc->volt_reg_addr << vc->common->regaddr_shift) |
176 (vc->i2c_slave_addr << vc->common->slaveaddr_shift);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700177
Kevin Hilman4bcc4752011-03-28 10:40:15 -0700178 voltdm->write(vc_bypass_value, vc_bypass_val_reg);
179 voltdm->write(vc_bypass_value | vc_valid, vc_bypass_val_reg);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700180
Kevin Hilman4bcc4752011-03-28 10:40:15 -0700181 vc_bypass_value = voltdm->read(vc_bypass_val_reg);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700182 /*
183 * Loop till the bypass command is acknowledged from the SMPS.
184 * NOTE: This is legacy code. The loop count and retry count needs
185 * to be revisited.
186 */
187 while (!(vc_bypass_value & vc_valid)) {
188 loop_cnt++;
189
190 if (retries_cnt > 10) {
191 pr_warning("%s: Retry count exceeded\n", __func__);
192 return -ETIMEDOUT;
193 }
194
195 if (loop_cnt > 50) {
196 retries_cnt++;
197 loop_cnt = 0;
198 udelay(10);
199 }
Kevin Hilman4bcc4752011-03-28 10:40:15 -0700200 vc_bypass_value = voltdm->read(vc_bypass_val_reg);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700201 }
202
203 omap_vc_post_scale(voltdm, target_volt, target_vsel, current_vsel);
204 return 0;
205}
206
Tero Kristoc589eb32012-09-25 19:33:36 +0300207/**
208 * omap3_set_i2c_timings - sets i2c sleep timings for a channel
209 * @voltdm: channel to configure
210 * @off_mode: select whether retention or off mode values used
211 *
212 * Calculates and sets up voltage controller to use I2C based
213 * voltage scaling for sleep modes. This can be used for either off mode
214 * or retention. Off mode has additionally an option to use sys_off_mode
215 * pad, which uses a global signal to program the whole power IC to
216 * off-mode.
217 */
218static void omap3_set_i2c_timings(struct voltagedomain *voltdm, bool off_mode)
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700219{
Tero Kristoc589eb32012-09-25 19:33:36 +0300220 unsigned long voltsetup1;
221 u32 tgt_volt;
222
223 if (off_mode)
224 tgt_volt = voltdm->vc_param->off;
225 else
226 tgt_volt = voltdm->vc_param->ret;
227
228 voltsetup1 = (voltdm->vc_param->on - tgt_volt) /
229 voltdm->pmic->slew_rate;
230
231 voltsetup1 = voltsetup1 * voltdm->sys_clk.rate / 8 / 1000000 + 1;
232
233 voltdm->rmw(voltdm->vfsm->voltsetup_mask,
234 voltsetup1 << __ffs(voltdm->vfsm->voltsetup_mask),
235 voltdm->vfsm->voltsetup_reg);
236
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700237 /*
Tero Kristoc589eb32012-09-25 19:33:36 +0300238 * pmic is not controlling the voltage scaling during retention,
239 * thus set voltsetup2 to 0
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700240 */
Tero Kristoc589eb32012-09-25 19:33:36 +0300241 voltdm->write(0, OMAP3_PRM_VOLTSETUP2_OFFSET);
242}
243
244/**
245 * omap3_set_off_timings - sets off-mode timings for a channel
246 * @voltdm: channel to configure
247 *
248 * Calculates and sets up off-mode timings for a channel. Off-mode
249 * can use either I2C based voltage scaling, or alternatively
250 * sys_off_mode pad can be used to send a global command to power IC.
251 * This function first checks which mode is being used, and calls
252 * omap3_set_i2c_timings() if the system is using I2C control mode.
253 * sys_off_mode has the additional benefit that voltages can be
254 * scaled to zero volt level with TWL4030 / TWL5030, I2C can only
255 * scale to 600mV.
256 */
257static void omap3_set_off_timings(struct voltagedomain *voltdm)
258{
259 unsigned long clksetup;
260 unsigned long voltsetup2;
261 unsigned long voltsetup2_old;
262 u32 val;
263
264 /* check if sys_off_mode is used to control off-mode voltages */
265 val = voltdm->read(OMAP3_PRM_VOLTCTRL_OFFSET);
266 if (!(val & OMAP3430_SEL_OFF_MASK)) {
267 /* No, omap is controlling them over I2C */
268 omap3_set_i2c_timings(voltdm, true);
269 return;
270 }
271
272 clksetup = voltdm->read(OMAP3_PRM_CLKSETUP_OFFSET);
273
274 /* voltsetup 2 in us */
275 voltsetup2 = voltdm->vc_param->on / voltdm->pmic->slew_rate;
276
277 /* convert to 32k clk cycles */
278 voltsetup2 = DIV_ROUND_UP(voltsetup2 * 32768, 1000000);
279
280 voltsetup2_old = voltdm->read(OMAP3_PRM_VOLTSETUP2_OFFSET);
281
282 /*
283 * Update voltsetup2 if higher than current value (needed because
284 * we have multiple channels with different ramp times), also
285 * update voltoffset always to value recommended by TRM
286 */
287 if (voltsetup2 > voltsetup2_old) {
288 voltdm->write(voltsetup2, OMAP3_PRM_VOLTSETUP2_OFFSET);
289 voltdm->write(clksetup - voltsetup2,
290 OMAP3_PRM_VOLTOFFSET_OFFSET);
291 } else
292 voltdm->write(clksetup - voltsetup2_old,
293 OMAP3_PRM_VOLTOFFSET_OFFSET);
294
295 /*
296 * omap is not controlling voltage scaling during off-mode,
297 * thus set voltsetup1 to 0
298 */
299 voltdm->rmw(voltdm->vfsm->voltsetup_mask, 0,
300 voltdm->vfsm->voltsetup_reg);
301
302 /* voltoffset must be clksetup minus voltsetup2 according to TRM */
303 voltdm->write(clksetup - voltsetup2, OMAP3_PRM_VOLTOFFSET_OFFSET);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700304}
305
306static void __init omap3_vc_init_channel(struct voltagedomain *voltdm)
307{
Tero Kristoc589eb32012-09-25 19:33:36 +0300308 omap3_set_off_timings(voltdm);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700309}
310
Tero Kristo9a1729c2012-09-25 19:33:38 +0300311/**
312 * omap4_calc_volt_ramp - calculates voltage ramping delays on omap4
313 * @voltdm: channel to calculate values for
314 * @voltage_diff: voltage difference in microvolts
315 *
316 * Calculates voltage ramp prescaler + counter values for a voltage
317 * difference on omap4. Returns a field value suitable for writing to
318 * VOLTSETUP register for a channel in following format:
319 * bits[8:9] prescaler ... bits[0:5] counter. See OMAP4 TRM for reference.
320 */
321static u32 omap4_calc_volt_ramp(struct voltagedomain *voltdm, u32 voltage_diff)
322{
323 u32 prescaler;
324 u32 cycles;
325 u32 time;
326
327 time = voltage_diff / voltdm->pmic->slew_rate;
328
329 cycles = voltdm->sys_clk.rate / 1000 * time / 1000;
330
331 cycles /= 64;
332 prescaler = 0;
333
334 /* shift to next prescaler until no overflow */
335
336 /* scale for div 256 = 64 * 4 */
337 if (cycles > 63) {
338 cycles /= 4;
339 prescaler++;
340 }
341
342 /* scale for div 512 = 256 * 2 */
343 if (cycles > 63) {
344 cycles /= 2;
345 prescaler++;
346 }
347
348 /* scale for div 2048 = 512 * 4 */
349 if (cycles > 63) {
350 cycles /= 4;
351 prescaler++;
352 }
353
354 /* check for overflow => invalid ramp time */
355 if (cycles > 63) {
356 pr_warn("%s: invalid setuptime for vdd_%s\n", __func__,
357 voltdm->name);
358 return 0;
359 }
360
361 cycles++;
362
363 return (prescaler << OMAP4430_RAMP_UP_PRESCAL_SHIFT) |
364 (cycles << OMAP4430_RAMP_UP_COUNT_SHIFT);
365}
366
367/**
368 * omap4_set_timings - set voltage ramp timings for a channel
369 * @voltdm: channel to configure
370 * @off_mode: whether off-mode values are used
371 *
372 * Calculates and sets the voltage ramp up / down values for a channel.
373 */
374static void omap4_set_timings(struct voltagedomain *voltdm, bool off_mode)
375{
376 u32 val;
377 u32 ramp;
378 int offset;
379
380 if (off_mode) {
381 ramp = omap4_calc_volt_ramp(voltdm,
382 voltdm->vc_param->on - voltdm->vc_param->off);
383 offset = voltdm->vfsm->voltsetup_off_reg;
384 } else {
385 ramp = omap4_calc_volt_ramp(voltdm,
386 voltdm->vc_param->on - voltdm->vc_param->ret);
387 offset = voltdm->vfsm->voltsetup_reg;
388 }
389
390 if (!ramp)
391 return;
392
393 val = voltdm->read(offset);
394
395 val |= ramp << OMAP4430_RAMP_DOWN_COUNT_SHIFT;
396
397 val |= ramp << OMAP4430_RAMP_UP_COUNT_SHIFT;
398
399 voltdm->write(val, offset);
400}
401
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700402/* OMAP4 specific voltage init functions */
403static void __init omap4_vc_init_channel(struct voltagedomain *voltdm)
404{
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700405 static bool is_initialized;
406 u32 vc_val;
407
Tero Kristo9a1729c2012-09-25 19:33:38 +0300408 omap4_set_timings(voltdm, true);
409 omap4_set_timings(voltdm, false);
410
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700411 if (is_initialized)
412 return;
413
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700414 /* XXX These are magic numbers and do not belong! */
415 vc_val = (0x60 << OMAP4430_SCLL_SHIFT | 0x26 << OMAP4430_SCLH_SHIFT);
Kevin Hilman4bcc4752011-03-28 10:40:15 -0700416 voltdm->write(vc_val, OMAP4_PRM_VC_CFG_I2C_CLK_OFFSET);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700417
418 is_initialized = true;
419}
420
Kevin Hilmanf5395482011-03-30 16:36:30 -0700421/**
422 * omap_vc_i2c_init - initialize I2C interface to PMIC
423 * @voltdm: voltage domain containing VC data
424 *
Russell King2d5b4792012-02-07 10:13:02 +0000425 * Use PMIC supplied settings for I2C high-speed mode and
Kevin Hilmanf5395482011-03-30 16:36:30 -0700426 * master code (if set) and program the VC I2C configuration
427 * register.
428 *
429 * The VC I2C configuration is common to all VC channels,
430 * so this function only configures I2C for the first VC
431 * channel registers. All other VC channels will use the
432 * same configuration.
433 */
434static void __init omap_vc_i2c_init(struct voltagedomain *voltdm)
435{
436 struct omap_vc_channel *vc = voltdm->vc;
437 static bool initialized;
438 static bool i2c_high_speed;
439 u8 mcode;
440
441 if (initialized) {
442 if (voltdm->pmic->i2c_high_speed != i2c_high_speed)
Russell King0bf68f52012-02-07 10:23:43 +0000443 pr_warn("%s: I2C config for vdd_%s does not match other channels (%u).",
444 __func__, voltdm->name, i2c_high_speed);
Kevin Hilmanf5395482011-03-30 16:36:30 -0700445 return;
446 }
447
448 i2c_high_speed = voltdm->pmic->i2c_high_speed;
449 if (i2c_high_speed)
450 voltdm->rmw(vc->common->i2c_cfg_hsen_mask,
451 vc->common->i2c_cfg_hsen_mask,
452 vc->common->i2c_cfg_reg);
453
454 mcode = voltdm->pmic->i2c_mcode;
455 if (mcode)
456 voltdm->rmw(vc->common->i2c_mcode_mask,
457 mcode << __ffs(vc->common->i2c_mcode_mask),
458 vc->common->i2c_cfg_reg);
459
460 initialized = true;
461}
462
Tero Kristo8b5d8c02012-09-25 19:33:35 +0300463/**
464 * omap_vc_calc_vsel - calculate vsel value for a channel
465 * @voltdm: channel to calculate value for
466 * @uvolt: microvolt value to convert to vsel
467 *
468 * Converts a microvolt value to vsel value for the used PMIC.
469 * This checks whether the microvolt value is out of bounds, and
470 * adjusts the value accordingly. If unsupported value detected,
471 * warning is thrown.
472 */
473static u8 omap_vc_calc_vsel(struct voltagedomain *voltdm, u32 uvolt)
474{
475 if (voltdm->pmic->vddmin > uvolt)
476 uvolt = voltdm->pmic->vddmin;
477 if (voltdm->pmic->vddmax < uvolt) {
478 WARN(1, "%s: voltage not supported by pmic: %u vs max %u\n",
479 __func__, uvolt, voltdm->pmic->vddmax);
480 /* Lets try maximum value anyway */
481 uvolt = voltdm->pmic->vddmax;
482 }
483
484 return voltdm->pmic->uv_to_vsel(uvolt);
485}
486
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700487void __init omap_vc_init_channel(struct voltagedomain *voltdm)
488{
Kevin Hilmand84adcf2011-03-22 16:14:57 -0700489 struct omap_vc_channel *vc = voltdm->vc;
Kevin Hilman08d1c9a2011-03-29 15:14:38 -0700490 u8 on_vsel, onlp_vsel, ret_vsel, off_vsel;
491 u32 val;
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700492
Kevin Hilmance8ebe02011-03-30 11:01:10 -0700493 if (!voltdm->pmic || !voltdm->pmic->uv_to_vsel) {
Russell King2d5b4792012-02-07 10:13:02 +0000494 pr_err("%s: No PMIC info for vdd_%s\n", __func__, voltdm->name);
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700495 return;
496 }
497
Kevin Hilman4bcc4752011-03-28 10:40:15 -0700498 if (!voltdm->read || !voltdm->write) {
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700499 pr_err("%s: No read/write API for accessing vdd_%s regs\n",
500 __func__, voltdm->name);
501 return;
502 }
503
Kevin Hilman24d31942011-03-29 15:57:16 -0700504 vc->cfg_channel = 0;
Kevin Hilman8abc0b52011-06-02 17:28:13 -0700505 if (vc->flags & OMAP_VC_CHANNEL_CFG_MUTANT)
506 vc_cfg_bits = &vc_mutant_channel_cfg;
507 else
508 vc_cfg_bits = &vc_default_channel_cfg;
Kevin Hilman24d31942011-03-29 15:57:16 -0700509
Kevin Hilmanba112a42011-03-29 14:02:36 -0700510 /* get PMIC/board specific settings */
Kevin Hilmance8ebe02011-03-30 11:01:10 -0700511 vc->i2c_slave_addr = voltdm->pmic->i2c_slave_addr;
512 vc->volt_reg_addr = voltdm->pmic->volt_reg_addr;
513 vc->cmd_reg_addr = voltdm->pmic->cmd_reg_addr;
Kevin Hilmanba112a42011-03-29 14:02:36 -0700514
515 /* Configure the i2c slave address for this VC */
516 voltdm->rmw(vc->smps_sa_mask,
517 vc->i2c_slave_addr << __ffs(vc->smps_sa_mask),
Kevin Hilman5876c942011-07-20 16:35:46 -0700518 vc->smps_sa_reg);
Kevin Hilman8abc0b52011-06-02 17:28:13 -0700519 vc->cfg_channel |= vc_cfg_bits->sa;
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700520
Kevin Hilmane4e021c2011-06-09 11:01:55 -0700521 /*
522 * Configure the PMIC register addresses.
523 */
524 voltdm->rmw(vc->smps_volra_mask,
525 vc->volt_reg_addr << __ffs(vc->smps_volra_mask),
Kevin Hilman5876c942011-07-20 16:35:46 -0700526 vc->smps_volra_reg);
Kevin Hilman8abc0b52011-06-02 17:28:13 -0700527 vc->cfg_channel |= vc_cfg_bits->rav;
Kevin Hilman24d31942011-03-29 15:57:16 -0700528
529 if (vc->cmd_reg_addr) {
Kevin Hilmane4e021c2011-06-09 11:01:55 -0700530 voltdm->rmw(vc->smps_cmdra_mask,
531 vc->cmd_reg_addr << __ffs(vc->smps_cmdra_mask),
Kevin Hilman5876c942011-07-20 16:35:46 -0700532 vc->smps_cmdra_reg);
Kevin Hilman8abc0b52011-06-02 17:28:13 -0700533 vc->cfg_channel |= vc_cfg_bits->rac | vc_cfg_bits->racen;
Kevin Hilman24d31942011-03-29 15:57:16 -0700534 }
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700535
Kevin Hilman08d1c9a2011-03-29 15:14:38 -0700536 /* Set up the on, inactive, retention and off voltage */
Tero Kristo8b5d8c02012-09-25 19:33:35 +0300537 on_vsel = omap_vc_calc_vsel(voltdm, voltdm->vc_param->on);
538 onlp_vsel = omap_vc_calc_vsel(voltdm, voltdm->vc_param->onlp);
539 ret_vsel = omap_vc_calc_vsel(voltdm, voltdm->vc_param->ret);
540 off_vsel = omap_vc_calc_vsel(voltdm, voltdm->vc_param->off);
541
Kevin Hilman08d1c9a2011-03-29 15:14:38 -0700542 val = ((on_vsel << vc->common->cmd_on_shift) |
543 (onlp_vsel << vc->common->cmd_onlp_shift) |
544 (ret_vsel << vc->common->cmd_ret_shift) |
545 (off_vsel << vc->common->cmd_off_shift));
546 voltdm->write(val, vc->cmdval_reg);
Kevin Hilman8abc0b52011-06-02 17:28:13 -0700547 vc->cfg_channel |= vc_cfg_bits->cmd;
Kevin Hilman24d31942011-03-29 15:57:16 -0700548
549 /* Channel configuration */
550 omap_vc_config_channel(voltdm);
Kevin Hilman08d1c9a2011-03-29 15:14:38 -0700551
Kevin Hilmanf5395482011-03-30 16:36:30 -0700552 omap_vc_i2c_init(voltdm);
553
Kevin Hilmanccd5ca72011-03-21 14:08:55 -0700554 if (cpu_is_omap34xx())
555 omap3_vc_init_channel(voltdm);
556 else if (cpu_is_omap44xx())
557 omap4_vc_init_channel(voltdm);
558}
559