blob: d9495d2fd8082151247858623347e8386f4a71c8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf648d122008-01-13 16:02:57 -050016 * Copyright (c) 2004,2005,2006,2007,2008 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Jeff Garzik8148ff42007-10-16 20:56:09 -040042#define FORCEDETH_VERSION "0.61"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define DRV_NAME "forcedeth"
44
45#include <linux/module.h>
46#include <linux/types.h>
47#include <linux/pci.h>
48#include <linux/interrupt.h>
49#include <linux/netdevice.h>
50#include <linux/etherdevice.h>
51#include <linux/delay.h>
52#include <linux/spinlock.h>
53#include <linux/ethtool.h>
54#include <linux/timer.h>
55#include <linux/skbuff.h>
56#include <linux/mii.h>
57#include <linux/random.h>
58#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020059#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080060#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#include <asm/irq.h>
63#include <asm/io.h>
64#include <asm/uaccess.h>
65#include <asm/system.h>
66
67#if 0
68#define dprintk printk
69#else
70#define dprintk(x...) do { } while (0)
71#endif
72
Stephen Hemmingerbea33482007-10-03 16:41:36 -070073#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
77 * Hardware access:
78 */
79
Ayaz Abdulla9c662432008-08-06 12:11:42 -040080#define DEV_NEED_TIMERIRQ 0x000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x000200 /* device supports hw statistics version 1 */
90#define DEV_HAS_STATISTICS_V2 0x000400 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x000800 /* device supports hw statistics version 3 */
92#define DEV_HAS_TEST_EXTENDED 0x001000 /* device supports extended diagnostic test */
93#define DEV_HAS_MGMT_UNIT 0x002000 /* device supports management unit */
94#define DEV_HAS_CORRECT_MACADDR 0x004000 /* device supports correct mac address order */
95#define DEV_HAS_COLLISION_FIX 0x008000 /* device supports tx collision fix */
96#define DEV_HAS_PAUSEFRAME_TX_V1 0x010000 /* device supports tx pause frames version 1 */
97#define DEV_HAS_PAUSEFRAME_TX_V2 0x020000 /* device supports tx pause frames version 2 */
98#define DEV_HAS_PAUSEFRAME_TX_V3 0x040000 /* device supports tx pause frames version 3 */
99#define DEV_NEED_TX_LIMIT 0x080000 /* device needs to limit tx */
100#define DEV_HAS_GEAR_MODE 0x100000 /* device supports gear mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102enum {
103 NvRegIrqStatus = 0x000,
104#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500105#define NVREG_IRQSTAT_MASK 0x81ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 NvRegIrqMask = 0x004,
107#define NVREG_IRQ_RX_ERROR 0x0001
108#define NVREG_IRQ_RX 0x0002
109#define NVREG_IRQ_RX_NOBUF 0x0004
110#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200111#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#define NVREG_IRQ_TIMER 0x0020
113#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500114#define NVREG_IRQ_RX_FORCED 0x0080
115#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500116#define NVREG_IRQ_RECOVER_ERROR 0x8000
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500117#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400118#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500119#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
120#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500121#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200122
123#define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500124 NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500125 NVREG_IRQ_TX_FORCED|NVREG_IRQ_RECOVER_ERROR))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
127 NvRegUnknownSetupReg6 = 0x008,
128#define NVREG_UNKSETUP6_VAL 3
129
130/*
131 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
132 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
133 */
134 NvRegPollingInterval = 0x00c,
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -0500135#define NVREG_POLL_DEFAULT_THROUGHPUT 970 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500136#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500137 NvRegMSIMap0 = 0x020,
138 NvRegMSIMap1 = 0x024,
139 NvRegMSIIrqMask = 0x030,
140#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400142#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#define NVREG_MISC1_HD 0x02
144#define NVREG_MISC1_FORCE 0x3b0f3c
145
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500146 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400147#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 NvRegTransmitterControl = 0x084,
149#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500150#define NVREG_XMITCTL_MGMT_ST 0x40000000
151#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
152#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
153#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
154#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
155#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
156#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
157#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
158#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500159#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 NvRegTransmitterStatus = 0x088,
161#define NVREG_XMITSTAT_BUSY 0x01
162
163 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400164#define NVREG_PFF_PAUSE_RX 0x08
165#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166#define NVREG_PFF_PROMISC 0x80
167#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400168#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 NvRegOffloadConfig = 0x90,
171#define NVREG_OFFLOAD_HOMEPHY 0x601
172#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
173 NvRegReceiverControl = 0x094,
174#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500175#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 NvRegReceiverStatus = 0x98,
177#define NVREG_RCVSTAT_BUSY 0x01
178
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700179 NvRegSlotTime = 0x9c,
180#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
181#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
182#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
183#define NVREG_SLOTTIME_HALF 0x0000ff00
184#define NVREG_SLOTTIME_DEFAULT 0x00007f00
185#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400187 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500188#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
189#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
190#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
191#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
192#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
193#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400194 NvRegRxDeferral = 0xA4,
195#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 NvRegMacAddrA = 0xA8,
197 NvRegMacAddrB = 0xAC,
198 NvRegMulticastAddrA = 0xB0,
199#define NVREG_MCASTADDRA_FORCE 0x01
200 NvRegMulticastAddrB = 0xB4,
201 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500202#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500204#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
206 NvRegPhyInterface = 0xC0,
207#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700208 NvRegBackOffControl = 0xC4,
209#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
210#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
211#define NVREG_BKOFFCTRL_SELECT 24
212#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214 NvRegTxRingPhysAddr = 0x100,
215 NvRegRxRingPhysAddr = 0x104,
216 NvRegRingSizes = 0x108,
217#define NVREG_RINGSZ_TXSHIFT 0
218#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400219 NvRegTransmitPoll = 0x10c,
220#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 NvRegLinkSpeed = 0x110,
222#define NVREG_LINKSPEED_FORCE 0x10000
223#define NVREG_LINKSPEED_10 1000
224#define NVREG_LINKSPEED_100 100
225#define NVREG_LINKSPEED_1000 50
226#define NVREG_LINKSPEED_MASK (0xFFF)
227 NvRegUnknownSetupReg5 = 0x130,
228#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400229 NvRegTxWatermark = 0x13c,
230#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
231#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
232#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 NvRegTxRxControl = 0x144,
234#define NVREG_TXRXCTL_KICK 0x0001
235#define NVREG_TXRXCTL_BIT1 0x0002
236#define NVREG_TXRXCTL_BIT2 0x0004
237#define NVREG_TXRXCTL_IDLE 0x0008
238#define NVREG_TXRXCTL_RESET 0x0010
239#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400240#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500241#define NVREG_TXRXCTL_DESC_2 0x002100
242#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500243#define NVREG_TXRXCTL_VLANSTRIP 0x00040
244#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500245 NvRegTxRingPhysAddrHigh = 0x148,
246 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400247 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500248#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
249#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
250#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
251#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 NvRegMIIStatus = 0x180,
253#define NVREG_MIISTAT_ERROR 0x0001
254#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500255#define NVREG_MIISTAT_MASK_RW 0x0007
256#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500257 NvRegMIIMask = 0x184,
258#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 NvRegAdapterControl = 0x188,
261#define NVREG_ADAPTCTL_START 0x02
262#define NVREG_ADAPTCTL_LINKUP 0x04
263#define NVREG_ADAPTCTL_PHYVALID 0x40000
264#define NVREG_ADAPTCTL_RUNNING 0x100000
265#define NVREG_ADAPTCTL_PHYSHIFT 24
266 NvRegMIISpeed = 0x18c,
267#define NVREG_MIISPEED_BIT8 (1<<8)
268#define NVREG_MIIDELAY 5
269 NvRegMIIControl = 0x190,
270#define NVREG_MIICTL_INUSE 0x08000
271#define NVREG_MIICTL_WRITE 0x00400
272#define NVREG_MIICTL_ADDRSHIFT 5
273 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400274 NvRegTxUnicast = 0x1a0,
275 NvRegTxMulticast = 0x1a4,
276 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 NvRegWakeUpFlags = 0x200,
278#define NVREG_WAKEUPFLAGS_VAL 0x7770
279#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
280#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
281#define NVREG_WAKEUPFLAGS_D3SHIFT 12
282#define NVREG_WAKEUPFLAGS_D2SHIFT 8
283#define NVREG_WAKEUPFLAGS_D1SHIFT 4
284#define NVREG_WAKEUPFLAGS_D0SHIFT 0
285#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
286#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
287#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
288#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
289
290 NvRegPatternCRC = 0x204,
291 NvRegPatternMask = 0x208,
292 NvRegPowerCap = 0x268,
293#define NVREG_POWERCAP_D3SUPP (1<<30)
294#define NVREG_POWERCAP_D2SUPP (1<<26)
295#define NVREG_POWERCAP_D1SUPP (1<<25)
296 NvRegPowerState = 0x26c,
297#define NVREG_POWERSTATE_POWEREDUP 0x8000
298#define NVREG_POWERSTATE_VALID 0x0100
299#define NVREG_POWERSTATE_MASK 0x0003
300#define NVREG_POWERSTATE_D0 0x0000
301#define NVREG_POWERSTATE_D1 0x0001
302#define NVREG_POWERSTATE_D2 0x0002
303#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400304 NvRegTxCnt = 0x280,
305 NvRegTxZeroReXmt = 0x284,
306 NvRegTxOneReXmt = 0x288,
307 NvRegTxManyReXmt = 0x28c,
308 NvRegTxLateCol = 0x290,
309 NvRegTxUnderflow = 0x294,
310 NvRegTxLossCarrier = 0x298,
311 NvRegTxExcessDef = 0x29c,
312 NvRegTxRetryErr = 0x2a0,
313 NvRegRxFrameErr = 0x2a4,
314 NvRegRxExtraByte = 0x2a8,
315 NvRegRxLateCol = 0x2ac,
316 NvRegRxRunt = 0x2b0,
317 NvRegRxFrameTooLong = 0x2b4,
318 NvRegRxOverflow = 0x2b8,
319 NvRegRxFCSErr = 0x2bc,
320 NvRegRxFrameAlignErr = 0x2c0,
321 NvRegRxLenErr = 0x2c4,
322 NvRegRxUnicast = 0x2c8,
323 NvRegRxMulticast = 0x2cc,
324 NvRegRxBroadcast = 0x2d0,
325 NvRegTxDef = 0x2d4,
326 NvRegTxFrame = 0x2d8,
327 NvRegRxCnt = 0x2dc,
328 NvRegTxPause = 0x2e0,
329 NvRegRxPause = 0x2e4,
330 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500331 NvRegVlanControl = 0x300,
332#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500333 NvRegMSIXMap0 = 0x3e0,
334 NvRegMSIXMap1 = 0x3e4,
335 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400336
337 NvRegPowerState2 = 0x600,
338#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F11
339#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400340#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341};
342
343/* Big endian: should work, but is untested */
344struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700345 __le32 buf;
346 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347};
348
Manfred Spraulee733622005-07-31 18:32:26 +0200349struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700350 __le32 bufhigh;
351 __le32 buflow;
352 __le32 txvlan;
353 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200354};
355
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700356union ring_type {
Manfred Spraulee733622005-07-31 18:32:26 +0200357 struct ring_desc* orig;
358 struct ring_desc_ex* ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700359};
Manfred Spraulee733622005-07-31 18:32:26 +0200360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361#define FLAG_MASK_V1 0xffff0000
362#define FLAG_MASK_V2 0xffffc000
363#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
364#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
365
366#define NV_TX_LASTPACKET (1<<16)
367#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700368#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200369#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370#define NV_TX_DEFERRED (1<<26)
371#define NV_TX_CARRIERLOST (1<<27)
372#define NV_TX_LATECOLLISION (1<<28)
373#define NV_TX_UNDERFLOW (1<<29)
374#define NV_TX_ERROR (1<<30)
375#define NV_TX_VALID (1<<31)
376
377#define NV_TX2_LASTPACKET (1<<29)
378#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700379#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200380#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381#define NV_TX2_DEFERRED (1<<25)
382#define NV_TX2_CARRIERLOST (1<<26)
383#define NV_TX2_LATECOLLISION (1<<27)
384#define NV_TX2_UNDERFLOW (1<<28)
385/* error and valid are the same for both */
386#define NV_TX2_ERROR (1<<30)
387#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400388#define NV_TX2_TSO (1<<28)
389#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800390#define NV_TX2_TSO_MAX_SHIFT 14
391#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400392#define NV_TX2_CHECKSUM_L3 (1<<27)
393#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500395#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397#define NV_RX_DESCRIPTORVALID (1<<16)
398#define NV_RX_MISSEDFRAME (1<<17)
399#define NV_RX_SUBSTRACT1 (1<<18)
400#define NV_RX_ERROR1 (1<<23)
401#define NV_RX_ERROR2 (1<<24)
402#define NV_RX_ERROR3 (1<<25)
403#define NV_RX_ERROR4 (1<<26)
404#define NV_RX_CRCERR (1<<27)
405#define NV_RX_OVERFLOW (1<<28)
406#define NV_RX_FRAMINGERR (1<<29)
407#define NV_RX_ERROR (1<<30)
408#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400409#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500412#define NV_RX2_CHECKSUM_IP (0x10000000)
413#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
414#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415#define NV_RX2_DESCRIPTORVALID (1<<29)
416#define NV_RX2_SUBSTRACT1 (1<<25)
417#define NV_RX2_ERROR1 (1<<18)
418#define NV_RX2_ERROR2 (1<<19)
419#define NV_RX2_ERROR3 (1<<20)
420#define NV_RX2_ERROR4 (1<<21)
421#define NV_RX2_CRCERR (1<<22)
422#define NV_RX2_OVERFLOW (1<<23)
423#define NV_RX2_FRAMINGERR (1<<24)
424/* error and avail are the same for both */
425#define NV_RX2_ERROR (1<<30)
426#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400427#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500429#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
430#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432/* Miscelaneous hardware related defines: */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400433#define NV_PCI_REGSZ_VER1 0x270
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500434#define NV_PCI_REGSZ_VER2 0x2d4
435#define NV_PCI_REGSZ_VER3 0x604
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200436#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438/* various timeout delays: all in usec */
439#define NV_TXRX_RESET_DELAY 4
440#define NV_TXSTOP_DELAY1 10
441#define NV_TXSTOP_DELAY1MAX 500000
442#define NV_TXSTOP_DELAY2 100
443#define NV_RXSTOP_DELAY1 10
444#define NV_RXSTOP_DELAY1MAX 500000
445#define NV_RXSTOP_DELAY2 100
446#define NV_SETUP5_DELAY 5
447#define NV_SETUP5_DELAYMAX 50000
448#define NV_POWERUP_DELAY 5
449#define NV_POWERUP_DELAYMAX 5000
450#define NV_MIIBUSY_DELAY 50
451#define NV_MIIPHY_DELAY 10
452#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400453#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455#define NV_WAKEUPPATTERNS 5
456#define NV_WAKEUPMASKENTRIES 4
457
458/* General driver defaults */
459#define NV_WATCHDOG_TIMEO (5*HZ)
460
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400461#define RX_RING_DEFAULT 128
462#define TX_RING_DEFAULT 256
463#define RX_RING_MIN 128
464#define TX_RING_MIN 64
465#define RING_MAX_DESC_VER_1 1024
466#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200469#define NV_RX_HEADERS (64)
470/* even more slack. */
471#define NV_RX_ALLOC_PAD (64)
472
473/* maximum mtu size */
474#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
475#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
477#define OOM_REFILL (1+HZ/20)
478#define POLL_WAIT (1+HZ/100)
479#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400480#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400482/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400484 * The nic supports three different descriptor types:
485 * - DESC_VER_1: Original
486 * - DESC_VER_2: support for jumbo frames.
487 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400489#define DESC_VER_1 1
490#define DESC_VER_2 2
491#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400494#define PHY_OUI_MARVELL 0x5043
495#define PHY_OUI_CICADA 0x03f1
496#define PHY_OUI_VITESSE 0x01c1
497#define PHY_OUI_REALTEK 0x0732
498#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499#define PHYID1_OUI_MASK 0x03ff
500#define PHYID1_OUI_SHFT 6
501#define PHYID2_OUI_MASK 0xfc00
502#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400503#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400504#define PHY_MODEL_REALTEK_8211 0x0110
505#define PHY_REV_MASK 0x0001
506#define PHY_REV_REALTEK_8211B 0x0000
507#define PHY_REV_REALTEK_8211C 0x0001
508#define PHY_MODEL_REALTEK_8201 0x0200
509#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400510#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400511#define PHY_CICADA_INIT1 0x0f000
512#define PHY_CICADA_INIT2 0x0e00
513#define PHY_CICADA_INIT3 0x01000
514#define PHY_CICADA_INIT4 0x0200
515#define PHY_CICADA_INIT5 0x0004
516#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400517#define PHY_VITESSE_INIT_REG1 0x1f
518#define PHY_VITESSE_INIT_REG2 0x10
519#define PHY_VITESSE_INIT_REG3 0x11
520#define PHY_VITESSE_INIT_REG4 0x12
521#define PHY_VITESSE_INIT_MSK1 0xc
522#define PHY_VITESSE_INIT_MSK2 0x0180
523#define PHY_VITESSE_INIT1 0x52b5
524#define PHY_VITESSE_INIT2 0xaf8a
525#define PHY_VITESSE_INIT3 0x8
526#define PHY_VITESSE_INIT4 0x8f8a
527#define PHY_VITESSE_INIT5 0xaf86
528#define PHY_VITESSE_INIT6 0x8f86
529#define PHY_VITESSE_INIT7 0xaf82
530#define PHY_VITESSE_INIT8 0x0100
531#define PHY_VITESSE_INIT9 0x8f82
532#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400533#define PHY_REALTEK_INIT_REG1 0x1f
534#define PHY_REALTEK_INIT_REG2 0x19
535#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400536#define PHY_REALTEK_INIT_REG4 0x14
537#define PHY_REALTEK_INIT_REG5 0x18
538#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400539#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400540#define PHY_REALTEK_INIT1 0x0000
541#define PHY_REALTEK_INIT2 0x8e00
542#define PHY_REALTEK_INIT3 0x0001
543#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400544#define PHY_REALTEK_INIT5 0xfb54
545#define PHY_REALTEK_INIT6 0xf5c7
546#define PHY_REALTEK_INIT7 0x1000
547#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400548#define PHY_REALTEK_INIT9 0x0008
549#define PHY_REALTEK_INIT10 0x0005
550#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400551#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553#define PHY_GIGABIT 0x0100
554
555#define PHY_TIMEOUT 0x1
556#define PHY_ERROR 0x2
557
558#define PHY_100 0x1
559#define PHY_1000 0x2
560#define PHY_HALF 0x100
561
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400562#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
563#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
564#define NV_PAUSEFRAME_RX_ENABLE 0x0004
565#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400566#define NV_PAUSEFRAME_RX_REQ 0x0010
567#define NV_PAUSEFRAME_TX_REQ 0x0020
568#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500570/* MSI/MSI-X defines */
571#define NV_MSI_X_MAX_VECTORS 8
572#define NV_MSI_X_VECTORS_MASK 0x000f
573#define NV_MSI_CAPABLE 0x0010
574#define NV_MSI_X_CAPABLE 0x0020
575#define NV_MSI_ENABLED 0x0040
576#define NV_MSI_X_ENABLED 0x0080
577
578#define NV_MSI_X_VECTOR_ALL 0x0
579#define NV_MSI_X_VECTOR_RX 0x0
580#define NV_MSI_X_VECTOR_TX 0x1
581#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500583#define NV_RESTART_TX 0x1
584#define NV_RESTART_RX 0x2
585
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500586#define NV_TX_LIMIT_COUNT 16
587
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400588/* statistics */
589struct nv_ethtool_str {
590 char name[ETH_GSTRING_LEN];
591};
592
593static const struct nv_ethtool_str nv_estats_str[] = {
594 { "tx_bytes" },
595 { "tx_zero_rexmt" },
596 { "tx_one_rexmt" },
597 { "tx_many_rexmt" },
598 { "tx_late_collision" },
599 { "tx_fifo_errors" },
600 { "tx_carrier_errors" },
601 { "tx_excess_deferral" },
602 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400603 { "rx_frame_error" },
604 { "rx_extra_byte" },
605 { "rx_late_collision" },
606 { "rx_runt" },
607 { "rx_frame_too_long" },
608 { "rx_over_errors" },
609 { "rx_crc_errors" },
610 { "rx_frame_align_error" },
611 { "rx_length_error" },
612 { "rx_unicast" },
613 { "rx_multicast" },
614 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400615 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500616 { "rx_errors_total" },
617 { "tx_errors_total" },
618
619 /* version 2 stats */
620 { "tx_deferral" },
621 { "tx_packets" },
622 { "rx_bytes" },
623 { "tx_pause" },
624 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400625 { "rx_drop_frame" },
626
627 /* version 3 stats */
628 { "tx_unicast" },
629 { "tx_multicast" },
630 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400631};
632
633struct nv_ethtool_stats {
634 u64 tx_bytes;
635 u64 tx_zero_rexmt;
636 u64 tx_one_rexmt;
637 u64 tx_many_rexmt;
638 u64 tx_late_collision;
639 u64 tx_fifo_errors;
640 u64 tx_carrier_errors;
641 u64 tx_excess_deferral;
642 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400643 u64 rx_frame_error;
644 u64 rx_extra_byte;
645 u64 rx_late_collision;
646 u64 rx_runt;
647 u64 rx_frame_too_long;
648 u64 rx_over_errors;
649 u64 rx_crc_errors;
650 u64 rx_frame_align_error;
651 u64 rx_length_error;
652 u64 rx_unicast;
653 u64 rx_multicast;
654 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400655 u64 rx_packets;
656 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500657 u64 tx_errors_total;
658
659 /* version 2 stats */
660 u64 tx_deferral;
661 u64 tx_packets;
662 u64 rx_bytes;
663 u64 tx_pause;
664 u64 rx_pause;
665 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400666
667 /* version 3 stats */
668 u64 tx_unicast;
669 u64 tx_multicast;
670 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400671};
672
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400673#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
674#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500675#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
676
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400677/* diagnostics */
678#define NV_TEST_COUNT_BASE 3
679#define NV_TEST_COUNT_EXTENDED 4
680
681static const struct nv_ethtool_str nv_etests_str[] = {
682 { "link (online/offline)" },
683 { "register (offline) " },
684 { "interrupt (offline) " },
685 { "loopback (offline) " }
686};
687
688struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000689 __u32 reg;
690 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400691};
692
693static const struct register_test nv_registers_test[] = {
694 { NvRegUnknownSetupReg6, 0x01 },
695 { NvRegMisc1, 0x03c },
696 { NvRegOffloadConfig, 0x03ff },
697 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400698 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400699 { NvRegWakeUpFlags, 0x07777 },
700 { 0,0 }
701};
702
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500703struct nv_skb_map {
704 struct sk_buff *skb;
705 dma_addr_t dma;
706 unsigned int dma_len;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500707 struct ring_desc_ex *first_tx_desc;
708 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500709};
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711/*
712 * SMP locking:
713 * All hardware access under dev->priv->lock, except the performance
714 * critical parts:
715 * - rx is (pseudo-) lockless: it relies on the single-threading provided
716 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700717 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 * needs dev->priv->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700719 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 */
721
722/* in dev: base, irq */
723struct fe_priv {
724 spinlock_t lock;
725
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700726 struct net_device *dev;
727 struct napi_struct napi;
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 /* General data:
730 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400731 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 int in_shutdown;
733 u32 linkspeed;
734 int duplex;
735 int autoneg;
736 int fixed_mode;
737 int phyaddr;
738 int wolenabled;
739 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400740 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400741 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400743 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500744 int recover_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
746 /* General data: RO fields */
747 dma_addr_t ring_addr;
748 struct pci_dev *pci_dev;
749 u32 orig_mac[2];
750 u32 irqmask;
751 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400752 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500753 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400754 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400755 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400756 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400757 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500758 u32 mac_in_use;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
760 void __iomem *base;
761
762 /* rx specific fields.
763 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
764 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500765 union ring_type get_rx, put_rx, first_rx, last_rx;
766 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
767 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
768 struct nv_skb_map *rx_skb;
769
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700770 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200772 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 struct timer_list oom_kick;
774 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400775 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500776 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400777 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
779 /* media detection workaround.
780 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
781 */
782 int need_linktimer;
783 unsigned long link_timeout;
784 /*
785 * tx specific fields.
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_tx, put_tx, first_tx, last_tx;
788 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
789 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
790 struct nv_skb_map *tx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400794 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500795 int tx_limit;
796 u32 tx_pkts_in_progress;
797 struct nv_skb_map *tx_change_owner;
798 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500799 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500800
801 /* vlan fields */
802 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500803
804 /* msi/msi-x fields */
805 u32 msi_flags;
806 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400807
808 /* flow control */
809 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200810
811 /* power saved state */
812 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813};
814
815/*
816 * Maximum number of loops until we assume that a bit in the irq mask
817 * is stuck. Overridable with module param.
818 */
819static int max_interrupt_work = 5;
820
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500821/*
822 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400823 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500824 * Throughput Mode: Every tx and rx packet will generate an interrupt.
825 * CPU Mode: Interrupts are controlled by a timer.
826 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400827enum {
828 NV_OPTIMIZATION_MODE_THROUGHPUT,
829 NV_OPTIMIZATION_MODE_CPU
830};
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500831static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
832
833/*
834 * Poll interval for timer irq
835 *
836 * This interval determines how frequent an interrupt is generated.
837 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
838 * Min = 0, and Max = 65535
839 */
840static int poll_interval = -1;
841
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500842/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400843 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500844 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400845enum {
846 NV_MSI_INT_DISABLED,
847 NV_MSI_INT_ENABLED
848};
849static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500850
851/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400852 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500853 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400854enum {
855 NV_MSIX_INT_DISABLED,
856 NV_MSIX_INT_ENABLED
857};
Ayaz Abdullacaf96462007-02-20 03:34:40 -0500858static int msix = NV_MSIX_INT_DISABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400859
860/*
861 * DMA 64bit
862 */
863enum {
864 NV_DMA_64BIT_DISABLED,
865 NV_DMA_64BIT_ENABLED
866};
867static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500868
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400869/*
870 * Crossover Detection
871 * Realtek 8201 phy + some OEM boards do not work properly.
872 */
873enum {
874 NV_CROSSOVER_DETECTION_DISABLED,
875 NV_CROSSOVER_DETECTION_ENABLED
876};
877static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
878
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879static inline struct fe_priv *get_nvpriv(struct net_device *dev)
880{
881 return netdev_priv(dev);
882}
883
884static inline u8 __iomem *get_hwbase(struct net_device *dev)
885{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400886 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887}
888
889static inline void pci_push(u8 __iomem *base)
890{
891 /* force out pending posted writes */
892 readl(base);
893}
894
895static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
896{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700897 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
899}
900
Manfred Spraulee733622005-07-31 18:32:26 +0200901static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
902{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700903 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200904}
905
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400906static bool nv_optimized(struct fe_priv *np)
907{
908 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
909 return false;
910 return true;
911}
912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
914 int delay, int delaymax, const char *msg)
915{
916 u8 __iomem *base = get_hwbase(dev);
917
918 pci_push(base);
919 do {
920 udelay(delay);
921 delaymax -= delay;
922 if (delaymax < 0) {
923 if (msg)
924 printk(msg);
925 return 1;
926 }
927 } while ((readl(base + offset) & mask) != target);
928 return 0;
929}
930
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500931#define NV_SETUP_RX_RING 0x01
932#define NV_SETUP_TX_RING 0x02
933
Al Viro5bb7ea22007-12-09 16:06:41 +0000934static inline u32 dma_low(dma_addr_t addr)
935{
936 return addr;
937}
938
939static inline u32 dma_high(dma_addr_t addr)
940{
941 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
942}
943
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500944static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
945{
946 struct fe_priv *np = get_nvpriv(dev);
947 u8 __iomem *base = get_hwbase(dev);
948
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400949 if (!nv_optimized(np)) {
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500950 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000951 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500952 }
953 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000954 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500955 }
956 } else {
957 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000958 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
959 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500960 }
961 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000962 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
963 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500964 }
965 }
966}
967
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400968static void free_rings(struct net_device *dev)
969{
970 struct fe_priv *np = get_nvpriv(dev);
971
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400972 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700973 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400974 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
975 np->rx_ring.orig, np->ring_addr);
976 } else {
977 if (np->rx_ring.ex)
978 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
979 np->rx_ring.ex, np->ring_addr);
980 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500981 if (np->rx_skb)
982 kfree(np->rx_skb);
983 if (np->tx_skb)
984 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400985}
986
Ayaz Abdulla84b39322006-05-20 14:59:48 -0700987static int using_multi_irqs(struct net_device *dev)
988{
989 struct fe_priv *np = get_nvpriv(dev);
990
991 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
992 ((np->msi_flags & NV_MSI_X_ENABLED) &&
993 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
994 return 0;
995 else
996 return 1;
997}
998
999static void nv_enable_irq(struct net_device *dev)
1000{
1001 struct fe_priv *np = get_nvpriv(dev);
1002
1003 if (!using_multi_irqs(dev)) {
1004 if (np->msi_flags & NV_MSI_X_ENABLED)
1005 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1006 else
Manfred Spraula7475902007-10-17 21:52:33 +02001007 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001008 } else {
1009 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1010 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1011 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1012 }
1013}
1014
1015static void nv_disable_irq(struct net_device *dev)
1016{
1017 struct fe_priv *np = get_nvpriv(dev);
1018
1019 if (!using_multi_irqs(dev)) {
1020 if (np->msi_flags & NV_MSI_X_ENABLED)
1021 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1022 else
Manfred Spraula7475902007-10-17 21:52:33 +02001023 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001024 } else {
1025 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1026 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1027 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1028 }
1029}
1030
1031/* In MSIX mode, a write to irqmask behaves as XOR */
1032static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1033{
1034 u8 __iomem *base = get_hwbase(dev);
1035
1036 writel(mask, base + NvRegIrqMask);
1037}
1038
1039static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1040{
1041 struct fe_priv *np = get_nvpriv(dev);
1042 u8 __iomem *base = get_hwbase(dev);
1043
1044 if (np->msi_flags & NV_MSI_X_ENABLED) {
1045 writel(mask, base + NvRegIrqMask);
1046 } else {
1047 if (np->msi_flags & NV_MSI_ENABLED)
1048 writel(0, base + NvRegMSIIrqMask);
1049 writel(0, base + NvRegIrqMask);
1050 }
1051}
1052
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053#define MII_READ (-1)
1054/* mii_rw: read/write a register on the PHY.
1055 *
1056 * Caller must guarantee serialization
1057 */
1058static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1059{
1060 u8 __iomem *base = get_hwbase(dev);
1061 u32 reg;
1062 int retval;
1063
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001064 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
1066 reg = readl(base + NvRegMIIControl);
1067 if (reg & NVREG_MIICTL_INUSE) {
1068 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1069 udelay(NV_MIIBUSY_DELAY);
1070 }
1071
1072 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1073 if (value != MII_READ) {
1074 writel(value, base + NvRegMIIData);
1075 reg |= NVREG_MIICTL_WRITE;
1076 }
1077 writel(reg, base + NvRegMIIControl);
1078
1079 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1080 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
1081 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
1082 dev->name, miireg, addr);
1083 retval = -1;
1084 } else if (value != MII_READ) {
1085 /* it was a write operation - fewer failures are detectable */
1086 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
1087 dev->name, value, miireg, addr);
1088 retval = 0;
1089 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1090 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
1091 dev->name, miireg, addr);
1092 retval = -1;
1093 } else {
1094 retval = readl(base + NvRegMIIData);
1095 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
1096 dev->name, miireg, addr, retval);
1097 }
1098
1099 return retval;
1100}
1101
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001102static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001104 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 u32 miicontrol;
1106 unsigned int tries = 0;
1107
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001108 miicontrol = BMCR_RESET | bmcr_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
1110 return -1;
1111 }
1112
1113 /* wait for 500ms */
1114 msleep(500);
1115
1116 /* must wait till reset is deasserted */
1117 while (miicontrol & BMCR_RESET) {
1118 msleep(10);
1119 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1120 /* FIXME: 100 tries seem excessive */
1121 if (tries++ > 100)
1122 return -1;
1123 }
1124 return 0;
1125}
1126
1127static int phy_init(struct net_device *dev)
1128{
1129 struct fe_priv *np = get_nvpriv(dev);
1130 u8 __iomem *base = get_hwbase(dev);
1131 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
1132
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001133 /* phy errata for E3016 phy */
1134 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1135 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1136 reg &= ~PHY_MARVELL_E3016_INITMASK;
1137 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1138 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1139 return PHY_ERROR;
1140 }
1141 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001142 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001143 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1144 np->phy_rev == PHY_REV_REALTEK_8211B) {
1145 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1146 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1147 return PHY_ERROR;
1148 }
1149 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1150 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1151 return PHY_ERROR;
1152 }
1153 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1154 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1155 return PHY_ERROR;
1156 }
1157 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1158 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1159 return PHY_ERROR;
1160 }
1161 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1162 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1163 return PHY_ERROR;
1164 }
1165 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1166 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1167 return PHY_ERROR;
1168 }
1169 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1170 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1171 return PHY_ERROR;
1172 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001173 }
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001174 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1175 np->phy_rev == PHY_REV_REALTEK_8211C) {
1176 u32 powerstate = readl(base + NvRegPowerState2);
1177
1178 /* need to perform hw phy reset */
1179 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1180 writel(powerstate, base + NvRegPowerState2);
1181 msleep(25);
1182
1183 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1184 writel(powerstate, base + NvRegPowerState2);
1185 msleep(25);
1186
1187 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1188 reg |= PHY_REALTEK_INIT9;
1189 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
1190 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1191 return PHY_ERROR;
1192 }
1193 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
1194 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1195 return PHY_ERROR;
1196 }
1197 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1198 if (!(reg & PHY_REALTEK_INIT11)) {
1199 reg |= PHY_REALTEK_INIT11;
1200 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
1201 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1202 return PHY_ERROR;
1203 }
1204 }
1205 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1206 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1207 return PHY_ERROR;
1208 }
1209 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001210 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1211 if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
1212 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
1213 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
1214 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
1215 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
1216 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
1217 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
1218 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
1219 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1220 phy_reserved |= PHY_REALTEK_INIT7;
1221 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1222 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1223 return PHY_ERROR;
1224 }
1225 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001226 }
1227 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001228
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 /* set advertise register */
1230 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001231 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1233 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1234 return PHY_ERROR;
1235 }
1236
1237 /* get phy interface type */
1238 phyinterface = readl(base + NvRegPhyInterface);
1239
1240 /* see if gigabit phy */
1241 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1242 if (mii_status & PHY_GIGABIT) {
1243 np->gigabit = PHY_GIGABIT;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001244 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 mii_control_1000 &= ~ADVERTISE_1000HALF;
1246 if (phyinterface & PHY_RGMII)
1247 mii_control_1000 |= ADVERTISE_1000FULL;
1248 else
1249 mii_control_1000 &= ~ADVERTISE_1000FULL;
1250
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001251 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1253 return PHY_ERROR;
1254 }
1255 }
1256 else
1257 np->gigabit = 0;
1258
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001259 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1260 mii_control |= BMCR_ANENABLE;
1261
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001262 if (np->phy_oui == PHY_OUI_REALTEK &&
1263 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1264 np->phy_rev == PHY_REV_REALTEK_8211C) {
1265 /* start autoneg since we already performed hw reset above */
1266 mii_control |= BMCR_ANRESTART;
1267 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1268 printk(KERN_INFO "%s: phy init failed\n", pci_name(np->pci_dev));
1269 return PHY_ERROR;
1270 }
1271 } else {
1272 /* reset the phy
1273 * (certain phys need bmcr to be setup with reset)
1274 */
1275 if (phy_reset(dev, mii_control)) {
1276 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1277 return PHY_ERROR;
1278 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 }
1280
1281 /* phy vendor specific configuration */
1282 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
1283 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001284 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1285 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1287 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1288 return PHY_ERROR;
1289 }
1290 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001291 phy_reserved |= PHY_CICADA_INIT5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1293 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1294 return PHY_ERROR;
1295 }
1296 }
1297 if (np->phy_oui == PHY_OUI_CICADA) {
1298 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001299 phy_reserved |= PHY_CICADA_INIT6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1301 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1302 return PHY_ERROR;
1303 }
1304 }
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001305 if (np->phy_oui == PHY_OUI_VITESSE) {
1306 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
1307 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1308 return PHY_ERROR;
1309 }
1310 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
1311 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1312 return PHY_ERROR;
1313 }
1314 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1315 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1316 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1317 return PHY_ERROR;
1318 }
1319 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1320 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1321 phy_reserved |= PHY_VITESSE_INIT3;
1322 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1323 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1324 return PHY_ERROR;
1325 }
1326 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
1327 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1328 return PHY_ERROR;
1329 }
1330 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
1331 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1332 return PHY_ERROR;
1333 }
1334 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1335 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1336 phy_reserved |= PHY_VITESSE_INIT3;
1337 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1338 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1339 return PHY_ERROR;
1340 }
1341 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1342 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1343 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1344 return PHY_ERROR;
1345 }
1346 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
1347 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1348 return PHY_ERROR;
1349 }
1350 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
1351 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1352 return PHY_ERROR;
1353 }
1354 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1355 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1356 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1357 return PHY_ERROR;
1358 }
1359 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1360 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1361 phy_reserved |= PHY_VITESSE_INIT8;
1362 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1363 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1364 return PHY_ERROR;
1365 }
1366 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
1367 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1368 return PHY_ERROR;
1369 }
1370 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
1371 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1372 return PHY_ERROR;
1373 }
1374 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001375 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001376 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1377 np->phy_rev == PHY_REV_REALTEK_8211B) {
1378 /* reset could have cleared these out, set them back */
1379 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1380 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1381 return PHY_ERROR;
1382 }
1383 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1384 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1385 return PHY_ERROR;
1386 }
1387 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1388 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1389 return PHY_ERROR;
1390 }
1391 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1392 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1393 return PHY_ERROR;
1394 }
1395 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1396 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1397 return PHY_ERROR;
1398 }
1399 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1400 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1401 return PHY_ERROR;
1402 }
1403 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1404 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1405 return PHY_ERROR;
1406 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001407 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001408 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1409 if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
1410 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
1411 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
1412 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
1413 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
1414 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
1415 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
1416 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
1417 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1418 phy_reserved |= PHY_REALTEK_INIT7;
1419 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1420 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1421 return PHY_ERROR;
1422 }
1423 }
1424 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1425 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1426 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1427 return PHY_ERROR;
1428 }
1429 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
1430 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1431 phy_reserved |= PHY_REALTEK_INIT3;
1432 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
1433 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1434 return PHY_ERROR;
1435 }
1436 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1437 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1438 return PHY_ERROR;
1439 }
1440 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001441 }
1442 }
1443
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001444 /* some phys clear out pause advertisment on reset, set it back */
1445 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
1447 /* restart auto negotiation */
1448 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1449 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
1450 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1451 return PHY_ERROR;
1452 }
1453
1454 return 0;
1455}
1456
1457static void nv_start_rx(struct net_device *dev)
1458{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001459 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001461 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
1463 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
1464 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001465 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1466 rx_ctrl &= ~NVREG_RCVCTL_START;
1467 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 pci_push(base);
1469 }
1470 writel(np->linkspeed, base + NvRegLinkSpeed);
1471 pci_push(base);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001472 rx_ctrl |= NVREG_RCVCTL_START;
1473 if (np->mac_in_use)
1474 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1475 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
1477 dev->name, np->duplex, np->linkspeed);
1478 pci_push(base);
1479}
1480
1481static void nv_stop_rx(struct net_device *dev)
1482{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001483 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001485 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486
1487 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001488 if (!np->mac_in_use)
1489 rx_ctrl &= ~NVREG_RCVCTL_START;
1490 else
1491 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1492 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1494 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
1495 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
1496
1497 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001498 if (!np->mac_in_use)
1499 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500}
1501
1502static void nv_start_tx(struct net_device *dev)
1503{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001504 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001506 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
1508 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001509 tx_ctrl |= NVREG_XMITCTL_START;
1510 if (np->mac_in_use)
1511 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1512 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 pci_push(base);
1514}
1515
1516static void nv_stop_tx(struct net_device *dev)
1517{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001518 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001520 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001523 if (!np->mac_in_use)
1524 tx_ctrl &= ~NVREG_XMITCTL_START;
1525 else
1526 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1527 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1529 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
1530 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
1531
1532 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001533 if (!np->mac_in_use)
1534 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1535 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536}
1537
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001538static void nv_start_rxtx(struct net_device *dev)
1539{
1540 nv_start_rx(dev);
1541 nv_start_tx(dev);
1542}
1543
1544static void nv_stop_rxtx(struct net_device *dev)
1545{
1546 nv_stop_rx(dev);
1547 nv_stop_tx(dev);
1548}
1549
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550static void nv_txrx_reset(struct net_device *dev)
1551{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001552 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 u8 __iomem *base = get_hwbase(dev);
1554
1555 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001556 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 pci_push(base);
1558 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001559 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 pci_push(base);
1561}
1562
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001563static void nv_mac_reset(struct net_device *dev)
1564{
1565 struct fe_priv *np = netdev_priv(dev);
1566 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001567 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001568
1569 dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001570
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001571 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1572 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001573
1574 /* save registers since they will be cleared on reset */
1575 temp1 = readl(base + NvRegMacAddrA);
1576 temp2 = readl(base + NvRegMacAddrB);
1577 temp3 = readl(base + NvRegTransmitPoll);
1578
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001579 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1580 pci_push(base);
1581 udelay(NV_MAC_RESET_DELAY);
1582 writel(0, base + NvRegMacReset);
1583 pci_push(base);
1584 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001585
1586 /* restore saved registers */
1587 writel(temp1, base + NvRegMacAddrA);
1588 writel(temp2, base + NvRegMacAddrB);
1589 writel(temp3, base + NvRegTransmitPoll);
1590
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001591 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1592 pci_push(base);
1593}
1594
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001595static void nv_get_hw_stats(struct net_device *dev)
1596{
1597 struct fe_priv *np = netdev_priv(dev);
1598 u8 __iomem *base = get_hwbase(dev);
1599
1600 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1601 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1602 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1603 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1604 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1605 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1606 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1607 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1608 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1609 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1610 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1611 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1612 np->estats.rx_runt += readl(base + NvRegRxRunt);
1613 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1614 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1615 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1616 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1617 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1618 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1619 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1620 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1621 np->estats.rx_packets =
1622 np->estats.rx_unicast +
1623 np->estats.rx_multicast +
1624 np->estats.rx_broadcast;
1625 np->estats.rx_errors_total =
1626 np->estats.rx_crc_errors +
1627 np->estats.rx_over_errors +
1628 np->estats.rx_frame_error +
1629 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1630 np->estats.rx_late_collision +
1631 np->estats.rx_runt +
1632 np->estats.rx_frame_too_long;
1633 np->estats.tx_errors_total =
1634 np->estats.tx_late_collision +
1635 np->estats.tx_fifo_errors +
1636 np->estats.tx_carrier_errors +
1637 np->estats.tx_excess_deferral +
1638 np->estats.tx_retry_error;
1639
1640 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1641 np->estats.tx_deferral += readl(base + NvRegTxDef);
1642 np->estats.tx_packets += readl(base + NvRegTxFrame);
1643 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1644 np->estats.tx_pause += readl(base + NvRegTxPause);
1645 np->estats.rx_pause += readl(base + NvRegRxPause);
1646 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1647 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001648
1649 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1650 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1651 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1652 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1653 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001654}
1655
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656/*
1657 * nv_get_stats: dev->get_stats function
1658 * Get latest stats value from the nic.
1659 * Called with read_lock(&dev_base_lock) held for read -
1660 * only synchronized against unregister_netdevice.
1661 */
1662static struct net_device_stats *nv_get_stats(struct net_device *dev)
1663{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001664 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
Ayaz Abdulla21828162007-01-23 12:27:21 -05001666 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001667 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001668 nv_get_hw_stats(dev);
1669
1670 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001671 dev->stats.tx_bytes = np->estats.tx_bytes;
1672 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1673 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1674 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1675 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1676 dev->stats.rx_errors = np->estats.rx_errors_total;
1677 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001678 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001679
1680 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681}
1682
1683/*
1684 * nv_alloc_rx: fill rx ring entries.
1685 * Return 1 if the allocations for the skbs failed and the
1686 * rx engine is without Available descriptors
1687 */
1688static int nv_alloc_rx(struct net_device *dev)
1689{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001690 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001691 struct ring_desc* less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001693 less_rx = np->get_rx.orig;
1694 if (less_rx-- == np->first_rx.orig)
1695 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001696
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001697 while (np->put_rx.orig != less_rx) {
1698 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001699 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001700 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001701 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1702 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001703 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001704 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001705 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001706 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1707 wmb();
1708 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001709 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001710 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001711 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001712 np->put_rx_ctx = np->first_rx_ctx;
1713 } else {
1714 return 1;
1715 }
1716 }
1717 return 0;
1718}
1719
1720static int nv_alloc_rx_optimized(struct net_device *dev)
1721{
1722 struct fe_priv *np = netdev_priv(dev);
1723 struct ring_desc_ex* less_rx;
1724
1725 less_rx = np->get_rx.ex;
1726 if (less_rx-- == np->first_rx.ex)
1727 less_rx = np->last_rx.ex;
1728
1729 while (np->put_rx.ex != less_rx) {
1730 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1731 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001732 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001733 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1734 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001735 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001736 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001737 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001738 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1739 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001740 wmb();
1741 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001742 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001743 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001744 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001745 np->put_rx_ctx = np->first_rx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 } else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001747 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 return 0;
1751}
1752
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001753/* If rx bufs are exhausted called after 50ms to attempt to refresh */
1754#ifdef CONFIG_FORCEDETH_NAPI
1755static void nv_do_rx_refill(unsigned long data)
1756{
1757 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001758 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001759
1760 /* Just reschedule NAPI rx processing */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001761 netif_rx_schedule(dev, &np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001762}
1763#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764static void nv_do_rx_refill(unsigned long data)
1765{
1766 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001767 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001768 int retcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001770 if (!using_multi_irqs(dev)) {
1771 if (np->msi_flags & NV_MSI_X_ENABLED)
1772 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1773 else
Manfred Spraula7475902007-10-17 21:52:33 +02001774 disable_irq(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05001775 } else {
1776 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1777 }
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001778 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001779 retcode = nv_alloc_rx(dev);
1780 else
1781 retcode = nv_alloc_rx_optimized(dev);
1782 if (retcode) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001783 spin_lock_irq(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 if (!np->in_shutdown)
1785 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001786 spin_unlock_irq(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001788 if (!using_multi_irqs(dev)) {
1789 if (np->msi_flags & NV_MSI_X_ENABLED)
1790 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1791 else
Manfred Spraula7475902007-10-17 21:52:33 +02001792 enable_irq(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05001793 } else {
1794 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001797#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001799static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001800{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001801 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001802 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001803
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001804 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001805
1806 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001807 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1808 else
1809 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1810 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1811 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001812
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001813 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001814 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001815 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001816 np->rx_ring.orig[i].buf = 0;
1817 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001818 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001819 np->rx_ring.ex[i].txvlan = 0;
1820 np->rx_ring.ex[i].bufhigh = 0;
1821 np->rx_ring.ex[i].buflow = 0;
1822 }
1823 np->rx_skb[i].skb = NULL;
1824 np->rx_skb[i].dma = 0;
1825 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001826}
1827
1828static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001830 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001832
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001833 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001834
1835 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001836 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1837 else
1838 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1839 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1840 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001841 np->tx_pkts_in_progress = 0;
1842 np->tx_change_owner = NULL;
1843 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001845 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001846 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001847 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001848 np->tx_ring.orig[i].buf = 0;
1849 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001850 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001851 np->tx_ring.ex[i].txvlan = 0;
1852 np->tx_ring.ex[i].bufhigh = 0;
1853 np->tx_ring.ex[i].buflow = 0;
1854 }
1855 np->tx_skb[i].skb = NULL;
1856 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001857 np->tx_skb[i].dma_len = 0;
1858 np->tx_skb[i].first_tx_desc = NULL;
1859 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001860 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001861}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862
Manfred Sprauld81c0982005-07-31 18:20:30 +02001863static int nv_init_ring(struct net_device *dev)
1864{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001865 struct fe_priv *np = netdev_priv(dev);
1866
Manfred Sprauld81c0982005-07-31 18:20:30 +02001867 nv_init_tx(dev);
1868 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001869
1870 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001871 return nv_alloc_rx(dev);
1872 else
1873 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874}
1875
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001876static int nv_release_txskb(struct net_device *dev, struct nv_skb_map* tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001877{
1878 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08001879
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001880 if (tx_skb->dma) {
1881 pci_unmap_page(np->pci_dev, tx_skb->dma,
1882 tx_skb->dma_len,
Ayaz Abdullafa454592006-01-05 22:45:45 -08001883 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001884 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001885 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001886 if (tx_skb->skb) {
1887 dev_kfree_skb_any(tx_skb->skb);
1888 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001889 return 1;
1890 } else {
1891 return 0;
1892 }
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001893}
1894
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895static void nv_drain_tx(struct net_device *dev)
1896{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001897 struct fe_priv *np = netdev_priv(dev);
1898 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001899
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001900 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001901 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001902 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001903 np->tx_ring.orig[i].buf = 0;
1904 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001905 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001906 np->tx_ring.ex[i].txvlan = 0;
1907 np->tx_ring.ex[i].bufhigh = 0;
1908 np->tx_ring.ex[i].buflow = 0;
1909 }
1910 if (nv_release_txskb(dev, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001911 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001912 np->tx_skb[i].dma = 0;
1913 np->tx_skb[i].dma_len = 0;
1914 np->tx_skb[i].first_tx_desc = NULL;
1915 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001917 np->tx_pkts_in_progress = 0;
1918 np->tx_change_owner = NULL;
1919 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920}
1921
1922static void nv_drain_rx(struct net_device *dev)
1923{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001924 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001926
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001927 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001928 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001929 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001930 np->rx_ring.orig[i].buf = 0;
1931 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001932 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001933 np->rx_ring.ex[i].txvlan = 0;
1934 np->rx_ring.ex[i].bufhigh = 0;
1935 np->rx_ring.ex[i].buflow = 0;
1936 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001938 if (np->rx_skb[i].skb) {
1939 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001940 (skb_end_pointer(np->rx_skb[i].skb) -
1941 np->rx_skb[i].skb->data),
1942 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001943 dev_kfree_skb(np->rx_skb[i].skb);
1944 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 }
1946 }
1947}
1948
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001949static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950{
1951 nv_drain_tx(dev);
1952 nv_drain_rx(dev);
1953}
1954
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001955static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1956{
1957 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1958}
1959
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001960static void nv_legacybackoff_reseed(struct net_device *dev)
1961{
1962 u8 __iomem *base = get_hwbase(dev);
1963 u32 reg;
1964 u32 low;
1965 int tx_status = 0;
1966
1967 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1968 get_random_bytes(&low, sizeof(low));
1969 reg |= low & NVREG_SLOTTIME_MASK;
1970
1971 /* Need to stop tx before change takes effect.
1972 * Caller has already gained np->lock.
1973 */
1974 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1975 if (tx_status)
1976 nv_stop_tx(dev);
1977 nv_stop_rx(dev);
1978 writel(reg, base + NvRegSlotTime);
1979 if (tx_status)
1980 nv_start_tx(dev);
1981 nv_start_rx(dev);
1982}
1983
1984/* Gear Backoff Seeds */
1985#define BACKOFF_SEEDSET_ROWS 8
1986#define BACKOFF_SEEDSET_LFSRS 15
1987
1988/* Known Good seed sets */
1989static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
1990 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
1991 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
1992 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
1993 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
1994 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
1995 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
1996 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
1997 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184}};
1998
1999static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2000 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2001 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2002 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2003 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2004 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2005 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2006 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2007 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395}};
2008
2009static void nv_gear_backoff_reseed(struct net_device *dev)
2010{
2011 u8 __iomem *base = get_hwbase(dev);
2012 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2013 u32 temp, seedset, combinedSeed;
2014 int i;
2015
2016 /* Setup seed for free running LFSR */
2017 /* We are going to read the time stamp counter 3 times
2018 and swizzle bits around to increase randomness */
2019 get_random_bytes(&miniseed1, sizeof(miniseed1));
2020 miniseed1 &= 0x0fff;
2021 if (miniseed1 == 0)
2022 miniseed1 = 0xabc;
2023
2024 get_random_bytes(&miniseed2, sizeof(miniseed2));
2025 miniseed2 &= 0x0fff;
2026 if (miniseed2 == 0)
2027 miniseed2 = 0xabc;
2028 miniseed2_reversed =
2029 ((miniseed2 & 0xF00) >> 8) |
2030 (miniseed2 & 0x0F0) |
2031 ((miniseed2 & 0x00F) << 8);
2032
2033 get_random_bytes(&miniseed3, sizeof(miniseed3));
2034 miniseed3 &= 0x0fff;
2035 if (miniseed3 == 0)
2036 miniseed3 = 0xabc;
2037 miniseed3_reversed =
2038 ((miniseed3 & 0xF00) >> 8) |
2039 (miniseed3 & 0x0F0) |
2040 ((miniseed3 & 0x00F) << 8);
2041
2042 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2043 (miniseed2 ^ miniseed3_reversed);
2044
2045 /* Seeds can not be zero */
2046 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2047 combinedSeed |= 0x08;
2048 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2049 combinedSeed |= 0x8000;
2050
2051 /* No need to disable tx here */
2052 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2053 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2054 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
2055 writel(temp,base + NvRegBackOffControl);
2056
2057 /* Setup seeds for all gear LFSRs. */
2058 get_random_bytes(&seedset, sizeof(seedset));
2059 seedset = seedset % BACKOFF_SEEDSET_ROWS;
2060 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++)
2061 {
2062 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2063 temp |= main_seedset[seedset][i-1] & 0x3ff;
2064 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2065 writel(temp, base + NvRegBackOffControl);
2066 }
2067}
2068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069/*
2070 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002071 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 */
2073static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
2074{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002075 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002076 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002077 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2078 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002079 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002080 u32 offset = 0;
2081 u32 bcnt;
2082 u32 size = skb->len-skb->data_len;
2083 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002084 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002085 struct ring_desc* put_tx;
2086 struct ring_desc* start_tx;
2087 struct ring_desc* prev_tx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002088 struct nv_skb_map* prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002089 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002090
2091 /* add fragments to entries count */
2092 for (i = 0; i < fragments; i++) {
2093 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2094 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2095 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002097 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002098 if (unlikely(empty_slots <= entries)) {
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002099 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002100 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002101 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002102 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002103 return NETDEV_TX_BUSY;
2104 }
2105
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002106 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002107
Ayaz Abdullafa454592006-01-05 22:45:45 -08002108 /* setup the header buffer */
2109 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002110 prev_tx = put_tx;
2111 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002112 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002113 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002114 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002115 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002116 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2117 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002118
Ayaz Abdullafa454592006-01-05 22:45:45 -08002119 tx_flags = np->tx_flags;
2120 offset += bcnt;
2121 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002122 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002123 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002124 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002125 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002126 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002127
2128 /* setup the fragments */
2129 for (i = 0; i < fragments; i++) {
2130 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2131 u32 size = frag->size;
2132 offset = 0;
2133
2134 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002135 prev_tx = put_tx;
2136 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002137 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002138 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2139 PCI_DMA_TODEVICE);
2140 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002141 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2142 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002143
Ayaz Abdullafa454592006-01-05 22:45:45 -08002144 offset += bcnt;
2145 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002146 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002147 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002148 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002149 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002150 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002151 }
2152
Ayaz Abdullafa454592006-01-05 22:45:45 -08002153 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002154 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002155
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002156 /* save skb in this slot's context area */
2157 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002158
Herbert Xu89114af2006-07-08 13:34:32 -07002159 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002160 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002161 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002162 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002163 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002164
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002165 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002166
Ayaz Abdullafa454592006-01-05 22:45:45 -08002167 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002168 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2169 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002170
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002171 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002172
2173 dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
2174 dev->name, entries, tx_flags_extra);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 {
2176 int j;
2177 for (j=0; j<64; j++) {
2178 if ((j%16) == 0)
2179 dprintk("\n%03x:", j);
2180 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2181 }
2182 dprintk("\n");
2183 }
2184
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 dev->trans_start = jiffies;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002186 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002187 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188}
2189
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002190static int nv_start_xmit_optimized(struct sk_buff *skb, struct net_device *dev)
2191{
2192 struct fe_priv *np = netdev_priv(dev);
2193 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002194 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002195 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2196 unsigned int i;
2197 u32 offset = 0;
2198 u32 bcnt;
2199 u32 size = skb->len-skb->data_len;
2200 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2201 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002202 struct ring_desc_ex* put_tx;
2203 struct ring_desc_ex* start_tx;
2204 struct ring_desc_ex* prev_tx;
2205 struct nv_skb_map* prev_tx_ctx;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002206 struct nv_skb_map* start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002207 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002208
2209 /* add fragments to entries count */
2210 for (i = 0; i < fragments; i++) {
2211 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2212 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2213 }
2214
2215 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002216 if (unlikely(empty_slots <= entries)) {
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002217 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002218 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002219 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002220 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002221 return NETDEV_TX_BUSY;
2222 }
2223
2224 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002225 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002226
2227 /* setup the header buffer */
2228 do {
2229 prev_tx = put_tx;
2230 prev_tx_ctx = np->put_tx_ctx;
2231 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2232 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2233 PCI_DMA_TODEVICE);
2234 np->put_tx_ctx->dma_len = bcnt;
Al Viro5bb7ea22007-12-09 16:06:41 +00002235 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2236 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002237 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002238
2239 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002240 offset += bcnt;
2241 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002242 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002243 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002244 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002245 np->put_tx_ctx = np->first_tx_ctx;
2246 } while (size);
2247
2248 /* setup the fragments */
2249 for (i = 0; i < fragments; i++) {
2250 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2251 u32 size = frag->size;
2252 offset = 0;
2253
2254 do {
2255 prev_tx = put_tx;
2256 prev_tx_ctx = np->put_tx_ctx;
2257 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2258 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2259 PCI_DMA_TODEVICE);
2260 np->put_tx_ctx->dma_len = bcnt;
Al Viro5bb7ea22007-12-09 16:06:41 +00002261 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2262 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002263 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002264
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002265 offset += bcnt;
2266 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002267 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002268 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002269 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002270 np->put_tx_ctx = np->first_tx_ctx;
2271 } while (size);
2272 }
2273
2274 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002275 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002276
2277 /* save skb in this slot's context area */
2278 prev_tx_ctx->skb = skb;
2279
2280 if (skb_is_gso(skb))
2281 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2282 else
2283 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2284 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2285
2286 /* vlan tag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002287 if (likely(!np->vlangrp)) {
2288 start_tx->txvlan = 0;
2289 } else {
2290 if (vlan_tx_tag_present(skb))
2291 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
2292 else
2293 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002294 }
2295
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002296 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002297
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002298 if (np->tx_limit) {
2299 /* Limit the number of outstanding tx. Setup all fragments, but
2300 * do not set the VALID bit on the first descriptor. Save a pointer
2301 * to that descriptor and also for next skb_map element.
2302 */
2303
2304 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2305 if (!np->tx_change_owner)
2306 np->tx_change_owner = start_tx_ctx;
2307
2308 /* remove VALID bit */
2309 tx_flags &= ~NV_TX2_VALID;
2310 start_tx_ctx->first_tx_desc = start_tx;
2311 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2312 np->tx_end_flip = np->put_tx_ctx;
2313 } else {
2314 np->tx_pkts_in_progress++;
2315 }
2316 }
2317
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002318 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002319 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2320 np->put_tx.ex = put_tx;
2321
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002322 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002323
2324 dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
2325 dev->name, entries, tx_flags_extra);
2326 {
2327 int j;
2328 for (j=0; j<64; j++) {
2329 if ((j%16) == 0)
2330 dprintk("\n%03x:", j);
2331 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2332 }
2333 dprintk("\n");
2334 }
2335
2336 dev->trans_start = jiffies;
2337 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002338 return NETDEV_TX_OK;
2339}
2340
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002341static inline void nv_tx_flip_ownership(struct net_device *dev)
2342{
2343 struct fe_priv *np = netdev_priv(dev);
2344
2345 np->tx_pkts_in_progress--;
2346 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002347 np->tx_change_owner->first_tx_desc->flaglen |=
2348 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002349 np->tx_pkts_in_progress++;
2350
2351 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2352 if (np->tx_change_owner == np->tx_end_flip)
2353 np->tx_change_owner = NULL;
2354
2355 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2356 }
2357}
2358
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359/*
2360 * nv_tx_done: check for completed packets, release the skbs.
2361 *
2362 * Caller must own np->lock.
2363 */
2364static void nv_tx_done(struct net_device *dev)
2365{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002366 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002367 u32 flags;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002368 struct ring_desc* orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002370 while ((np->get_tx.orig != np->put_tx.orig) &&
2371 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002373 dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
2374 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002375
2376 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2377 np->get_tx_ctx->dma_len,
2378 PCI_DMA_TODEVICE);
2379 np->get_tx_ctx->dma = 0;
2380
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002382 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002383 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002384 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002385 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002386 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002387 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002388 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2389 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002390 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002391 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002392 dev->stats.tx_packets++;
2393 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002394 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002395 dev_kfree_skb_any(np->get_tx_ctx->skb);
2396 np->get_tx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397 }
2398 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002399 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002400 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002401 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002402 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002403 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002404 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002405 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2406 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002407 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002408 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002409 dev->stats.tx_packets++;
2410 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002411 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002412 dev_kfree_skb_any(np->get_tx_ctx->skb);
2413 np->get_tx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 }
2415 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002416 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002417 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002418 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002419 np->get_tx_ctx = np->first_tx_ctx;
2420 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002421 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002422 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002423 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002424 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002425}
2426
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002427static void nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002428{
2429 struct fe_priv *np = netdev_priv(dev);
2430 u32 flags;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002431 struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002432
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002433 while ((np->get_tx.ex != np->put_tx.ex) &&
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002434 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
2435 (limit-- > 0)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002436
2437 dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
2438 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002439
2440 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2441 np->get_tx_ctx->dma_len,
2442 PCI_DMA_TODEVICE);
2443 np->get_tx_ctx->dma = 0;
2444
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002445 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002446 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002447 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002448 else {
2449 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2450 if (np->driver_data & DEV_HAS_GEAR_MODE)
2451 nv_gear_backoff_reseed(dev);
2452 else
2453 nv_legacybackoff_reseed(dev);
2454 }
2455 }
2456
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002457 dev_kfree_skb_any(np->get_tx_ctx->skb);
2458 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002459
2460 if (np->tx_limit) {
2461 nv_tx_flip_ownership(dev);
2462 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002463 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002464 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002465 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002466 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002467 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002469 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002470 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002472 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473}
2474
2475/*
2476 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002477 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 */
2479static void nv_tx_timeout(struct net_device *dev)
2480{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002481 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002483 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002485 if (np->msi_flags & NV_MSI_X_ENABLED)
2486 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2487 else
2488 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2489
2490 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491
Manfred Spraulc2dba062005-07-31 18:29:47 +02002492 {
2493 int i;
2494
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002495 printk(KERN_INFO "%s: Ring at %lx\n",
2496 dev->name, (unsigned long)np->ring_addr);
Manfred Spraulc2dba062005-07-31 18:29:47 +02002497 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04002498 for (i=0;i<=np->register_size;i+= 32) {
Manfred Spraulc2dba062005-07-31 18:29:47 +02002499 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2500 i,
2501 readl(base + i + 0), readl(base + i + 4),
2502 readl(base + i + 8), readl(base + i + 12),
2503 readl(base + i + 16), readl(base + i + 20),
2504 readl(base + i + 24), readl(base + i + 28));
2505 }
2506 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002507 for (i=0;i<np->tx_ring_size;i+= 4) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002508 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02002509 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002510 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002511 le32_to_cpu(np->tx_ring.orig[i].buf),
2512 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2513 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2514 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2515 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2516 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2517 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2518 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002519 } else {
2520 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002521 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002522 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2523 le32_to_cpu(np->tx_ring.ex[i].buflow),
2524 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2525 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2526 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2527 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2528 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2529 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2530 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2531 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2532 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2533 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002534 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002535 }
2536 }
2537
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 spin_lock_irq(&np->lock);
2539
2540 /* 1) stop tx engine */
2541 nv_stop_tx(dev);
2542
2543 /* 2) check that the packets were not sent already: */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002544 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002545 nv_tx_done(dev);
2546 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002547 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548
2549 /* 3) if there are dead entries: clear everything */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002550 if (np->get_tx_ctx != np->put_tx_ctx) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
2552 nv_drain_tx(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002553 nv_init_tx(dev);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002554 setup_hw_rings(dev, NV_SETUP_TX_RING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 }
2556
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002557 netif_wake_queue(dev);
2558
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 /* 4) restart tx engine */
2560 nv_start_tx(dev);
2561 spin_unlock_irq(&np->lock);
2562}
2563
Manfred Spraul22c6d142005-04-19 21:17:09 +02002564/*
2565 * Called when the nic notices a mismatch between the actual data len on the
2566 * wire and the len indicated in the 802 header
2567 */
2568static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2569{
2570 int hdrlen; /* length of the 802 header */
2571 int protolen; /* length as stored in the proto field */
2572
2573 /* 1) calculate len according to header */
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002574 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002575 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
2576 hdrlen = VLAN_HLEN;
2577 } else {
2578 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
2579 hdrlen = ETH_HLEN;
2580 }
2581 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
2582 dev->name, datalen, protolen, hdrlen);
2583 if (protolen > ETH_DATA_LEN)
2584 return datalen; /* Value in proto field not a len, no checks possible */
2585
2586 protolen += hdrlen;
2587 /* consistency checks: */
2588 if (datalen > ETH_ZLEN) {
2589 if (datalen >= protolen) {
2590 /* more data on wire than in 802 header, trim of
2591 * additional data.
2592 */
2593 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2594 dev->name, protolen);
2595 return protolen;
2596 } else {
2597 /* less data on wire than mentioned in header.
2598 * Discard the packet.
2599 */
2600 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
2601 dev->name);
2602 return -1;
2603 }
2604 } else {
2605 /* short packet. Accept only if 802 values are also short */
2606 if (protolen > ETH_ZLEN) {
2607 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
2608 dev->name);
2609 return -1;
2610 }
2611 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2612 dev->name, datalen);
2613 return datalen;
2614 }
2615}
2616
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002617static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002618{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002619 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002620 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002621 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002622 struct sk_buff *skb;
2623 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002624
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002625 while((np->get_rx.orig != np->put_rx.orig) &&
2626 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002627 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002629 dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
2630 dev->name, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632 /*
2633 * the packet is for us - immediately tear down the pci mapping.
2634 * TODO: check if a prefetch of the first cacheline improves
2635 * the performance.
2636 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002637 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2638 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002640 skb = np->get_rx_ctx->skb;
2641 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642
2643 {
2644 int j;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002645 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 for (j=0; j<64; j++) {
2647 if ((j%16) == 0)
2648 dprintk("\n%03x:", j);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002649 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650 }
2651 dprintk("\n");
2652 }
2653 /* look at what we actually got: */
2654 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002655 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2656 len = flags & LEN_MASK_V1;
2657 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002658 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002659 len = nv_getlen(dev, skb->data, len);
2660 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002661 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002662 dev_kfree_skb(skb);
2663 goto next_pkt;
2664 }
2665 }
2666 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002667 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002668 if (flags & NV_RX_SUBSTRACT1) {
2669 len--;
2670 }
2671 }
2672 /* the rest are hard errors */
2673 else {
2674 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002675 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002676 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002677 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002678 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002679 dev->stats.rx_over_errors++;
2680 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002681 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002682 goto next_pkt;
2683 }
2684 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002685 } else {
2686 dev_kfree_skb(skb);
2687 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002688 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002690 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2691 len = flags & LEN_MASK_V2;
2692 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002693 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002694 len = nv_getlen(dev, skb->data, len);
2695 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002696 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002697 dev_kfree_skb(skb);
2698 goto next_pkt;
2699 }
2700 }
2701 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002702 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002703 if (flags & NV_RX2_SUBSTRACT1) {
2704 len--;
2705 }
2706 }
2707 /* the rest are hard errors */
2708 else {
2709 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002710 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002711 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002712 dev->stats.rx_over_errors++;
2713 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002714 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002715 goto next_pkt;
2716 }
2717 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002718 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2719 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002720 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002721 } else {
2722 dev_kfree_skb(skb);
2723 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 }
2725 }
2726 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727 skb_put(skb, len);
2728 skb->protocol = eth_type_trans(skb, dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002729 dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
2730 dev->name, len, skb->protocol);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002731#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002732 netif_receive_skb(skb);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002733#else
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002734 netif_rx(skb);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002735#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 dev->last_rx = jiffies;
Jeff Garzik8148ff42007-10-16 20:56:09 -04002737 dev->stats.rx_packets++;
2738 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002740 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002741 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002742 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002743 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002744
2745 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002746 }
2747
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002748 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002749}
2750
2751static int nv_rx_process_optimized(struct net_device *dev, int limit)
2752{
2753 struct fe_priv *np = netdev_priv(dev);
2754 u32 flags;
2755 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002756 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002757 struct sk_buff *skb;
2758 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002759
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002760 while((np->get_rx.ex != np->put_rx.ex) &&
2761 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002762 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002763
2764 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
2765 dev->name, flags);
2766
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002767 /*
2768 * the packet is for us - immediately tear down the pci mapping.
2769 * TODO: check if a prefetch of the first cacheline improves
2770 * the performance.
2771 */
2772 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2773 np->get_rx_ctx->dma_len,
2774 PCI_DMA_FROMDEVICE);
2775 skb = np->get_rx_ctx->skb;
2776 np->get_rx_ctx->skb = NULL;
2777
2778 {
2779 int j;
2780 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
2781 for (j=0; j<64; j++) {
2782 if ((j%16) == 0)
2783 dprintk("\n%03x:", j);
2784 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2785 }
2786 dprintk("\n");
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002787 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002788 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002789 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2790 len = flags & LEN_MASK_V2;
2791 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002792 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002793 len = nv_getlen(dev, skb->data, len);
2794 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002795 dev_kfree_skb(skb);
2796 goto next_pkt;
2797 }
2798 }
2799 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002800 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002801 if (flags & NV_RX2_SUBSTRACT1) {
2802 len--;
2803 }
2804 }
2805 /* the rest are hard errors */
2806 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002807 dev_kfree_skb(skb);
2808 goto next_pkt;
2809 }
2810 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002811
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002812 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2813 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002814 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002815
2816 /* got a valid packet - forward it to the network core */
2817 skb_put(skb, len);
2818 skb->protocol = eth_type_trans(skb, dev);
2819 prefetch(skb->data);
2820
2821 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
2822 dev->name, len, skb->protocol);
2823
2824 if (likely(!np->vlangrp)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002825#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002826 netif_receive_skb(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002827#else
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002828 netif_rx(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002829#endif
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002830 } else {
2831 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2832 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
2833#ifdef CONFIG_FORCEDETH_NAPI
2834 vlan_hwaccel_receive_skb(skb, np->vlangrp,
2835 vlanflags & NV_RX3_VLAN_TAG_MASK);
2836#else
2837 vlan_hwaccel_rx(skb, np->vlangrp,
2838 vlanflags & NV_RX3_VLAN_TAG_MASK);
2839#endif
2840 } else {
2841#ifdef CONFIG_FORCEDETH_NAPI
2842 netif_receive_skb(skb);
2843#else
2844 netif_rx(skb);
2845#endif
2846 }
2847 }
2848
2849 dev->last_rx = jiffies;
Jeff Garzik8148ff42007-10-16 20:56:09 -04002850 dev->stats.rx_packets++;
2851 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002852 } else {
2853 dev_kfree_skb(skb);
2854 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002855next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002856 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002857 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002858 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002859 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002860
2861 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002863
Ingo Molnarc1b71512007-10-17 12:18:23 +02002864 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865}
2866
Manfred Sprauld81c0982005-07-31 18:20:30 +02002867static void set_bufsize(struct net_device *dev)
2868{
2869 struct fe_priv *np = netdev_priv(dev);
2870
2871 if (dev->mtu <= ETH_DATA_LEN)
2872 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2873 else
2874 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2875}
2876
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877/*
2878 * nv_change_mtu: dev->change_mtu function
2879 * Called with dev_base_lock held for read.
2880 */
2881static int nv_change_mtu(struct net_device *dev, int new_mtu)
2882{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002883 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002884 int old_mtu;
2885
2886 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002887 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002888
2889 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002891
2892 /* return early if the buffer sizes will not change */
2893 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2894 return 0;
2895 if (old_mtu == new_mtu)
2896 return 0;
2897
2898 /* synchronized against open : rtnl_lock() held by caller */
2899 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002900 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002901 /*
2902 * It seems that the nic preloads valid ring entries into an
2903 * internal buffer. The procedure for flushing everything is
2904 * guessed, there is probably a simpler approach.
2905 * Changing the MTU is a rare event, it shouldn't matter.
2906 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002907 nv_disable_irq(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002908 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002909 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002910 spin_lock(&np->lock);
2911 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002912 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002913 nv_txrx_reset(dev);
2914 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002915 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002916 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002917 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002918 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002919 if (!np->in_shutdown)
2920 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2921 }
2922 /* reinit nic view of the rx queue */
2923 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002924 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002925 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002926 base + NvRegRingSizes);
2927 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002928 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002929 pci_push(base);
2930
2931 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002932 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002933 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002934 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002935 netif_tx_unlock_bh(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002936 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002937 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002938 return 0;
2939}
2940
Manfred Spraul72b31782005-07-31 18:33:34 +02002941static void nv_copy_mac_to_hw(struct net_device *dev)
2942{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002943 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002944 u32 mac[2];
2945
2946 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2947 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2948 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2949
2950 writel(mac[0], base + NvRegMacAddrA);
2951 writel(mac[1], base + NvRegMacAddrB);
2952}
2953
2954/*
2955 * nv_set_mac_address: dev->set_mac_address function
2956 * Called with rtnl_lock() held.
2957 */
2958static int nv_set_mac_address(struct net_device *dev, void *addr)
2959{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002960 struct fe_priv *np = netdev_priv(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002961 struct sockaddr *macaddr = (struct sockaddr*)addr;
2962
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002963 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002964 return -EADDRNOTAVAIL;
2965
2966 /* synchronized against open : rtnl_lock() held by caller */
2967 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2968
2969 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002970 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002971 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002972 spin_lock_irq(&np->lock);
2973
2974 /* stop rx engine */
2975 nv_stop_rx(dev);
2976
2977 /* set mac address */
2978 nv_copy_mac_to_hw(dev);
2979
2980 /* restart rx engine */
2981 nv_start_rx(dev);
2982 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002983 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002984 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002985 } else {
2986 nv_copy_mac_to_hw(dev);
2987 }
2988 return 0;
2989}
2990
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991/*
2992 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002993 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994 */
2995static void nv_set_multicast(struct net_device *dev)
2996{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002997 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002998 u8 __iomem *base = get_hwbase(dev);
2999 u32 addr[2];
3000 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003001 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002
3003 memset(addr, 0, sizeof(addr));
3004 memset(mask, 0, sizeof(mask));
3005
3006 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003007 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003008 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003009 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010
3011 if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
3012 u32 alwaysOff[2];
3013 u32 alwaysOn[2];
3014
3015 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3016 if (dev->flags & IFF_ALLMULTI) {
3017 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3018 } else {
3019 struct dev_mc_list *walk;
3020
3021 walk = dev->mc_list;
3022 while (walk != NULL) {
3023 u32 a, b;
Al Viro5bb7ea22007-12-09 16:06:41 +00003024 a = le32_to_cpu(*(__le32 *) walk->dmi_addr);
3025 b = le16_to_cpu(*(__le16 *) (&walk->dmi_addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026 alwaysOn[0] &= a;
3027 alwaysOff[0] &= ~a;
3028 alwaysOn[1] &= b;
3029 alwaysOff[1] &= ~b;
3030 walk = walk->next;
3031 }
3032 }
3033 addr[0] = alwaysOn[0];
3034 addr[1] = alwaysOn[1];
3035 mask[0] = alwaysOn[0] | alwaysOff[0];
3036 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003037 } else {
3038 mask[0] = NVREG_MCASTMASKA_NONE;
3039 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003040 }
3041 }
3042 addr[0] |= NVREG_MCASTADDRA_FORCE;
3043 pff |= NVREG_PFF_ALWAYS;
3044 spin_lock_irq(&np->lock);
3045 nv_stop_rx(dev);
3046 writel(addr[0], base + NvRegMulticastAddrA);
3047 writel(addr[1], base + NvRegMulticastAddrB);
3048 writel(mask[0], base + NvRegMulticastMaskA);
3049 writel(mask[1], base + NvRegMulticastMaskB);
3050 writel(pff, base + NvRegPacketFilterFlags);
3051 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
3052 dev->name);
3053 nv_start_rx(dev);
3054 spin_unlock_irq(&np->lock);
3055}
3056
Adrian Bunkc7985052006-06-22 12:03:29 +02003057static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003058{
3059 struct fe_priv *np = netdev_priv(dev);
3060 u8 __iomem *base = get_hwbase(dev);
3061
3062 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3063
3064 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3065 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3066 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3067 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3068 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3069 } else {
3070 writel(pff, base + NvRegPacketFilterFlags);
3071 }
3072 }
3073 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3074 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3075 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003076 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3077 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3078 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
3079 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)
3080 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
3081 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003082 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3083 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3084 } else {
3085 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3086 writel(regmisc, base + NvRegMisc1);
3087 }
3088 }
3089}
3090
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003091/**
3092 * nv_update_linkspeed: Setup the MAC according to the link partner
3093 * @dev: Network device to be configured
3094 *
3095 * The function queries the PHY and checks if there is a link partner.
3096 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3097 * set to 10 MBit HD.
3098 *
3099 * The function returns 0 if there is no link partner and 1 if there is
3100 * a good link partner.
3101 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102static int nv_update_linkspeed(struct net_device *dev)
3103{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003104 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003106 int adv = 0;
3107 int lpa = 0;
3108 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109 int newls = np->linkspeed;
3110 int newdup = np->duplex;
3111 int mii_status;
3112 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003113 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003114 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003115 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116
3117 /* BMSR_LSTATUS is latched, read it twice:
3118 * we want the current value.
3119 */
3120 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3121 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3122
3123 if (!(mii_status & BMSR_LSTATUS)) {
3124 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
3125 dev->name);
3126 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3127 newdup = 0;
3128 retval = 0;
3129 goto set_speed;
3130 }
3131
3132 if (np->autoneg == 0) {
3133 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
3134 dev->name, np->fixed_mode);
3135 if (np->fixed_mode & LPA_100FULL) {
3136 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3137 newdup = 1;
3138 } else if (np->fixed_mode & LPA_100HALF) {
3139 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3140 newdup = 0;
3141 } else if (np->fixed_mode & LPA_10FULL) {
3142 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3143 newdup = 1;
3144 } else {
3145 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3146 newdup = 0;
3147 }
3148 retval = 1;
3149 goto set_speed;
3150 }
3151 /* check auto negotiation is complete */
3152 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3153 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3154 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3155 newdup = 0;
3156 retval = 0;
3157 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
3158 goto set_speed;
3159 }
3160
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003161 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3162 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
3163 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
3164 dev->name, adv, lpa);
3165
Linus Torvalds1da177e2005-04-16 15:20:36 -07003166 retval = 1;
3167 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003168 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3169 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170
3171 if ((control_1000 & ADVERTISE_1000FULL) &&
3172 (status_1000 & LPA_1000FULL)) {
3173 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
3174 dev->name);
3175 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3176 newdup = 1;
3177 goto set_speed;
3178 }
3179 }
3180
Linus Torvalds1da177e2005-04-16 15:20:36 -07003181 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003182 adv_lpa = lpa & adv;
3183 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3185 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003186 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3188 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003189 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3191 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003192 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3194 newdup = 0;
3195 } else {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003196 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3198 newdup = 0;
3199 }
3200
3201set_speed:
3202 if (np->duplex == newdup && np->linkspeed == newls)
3203 return retval;
3204
3205 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
3206 dev->name, np->linkspeed, np->duplex, newls, newdup);
3207
3208 np->duplex = newdup;
3209 np->linkspeed = newls;
3210
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003211 /* The transmitter and receiver must be restarted for safe update */
3212 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3213 txrxFlags |= NV_RESTART_TX;
3214 nv_stop_tx(dev);
3215 }
3216 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3217 txrxFlags |= NV_RESTART_RX;
3218 nv_stop_rx(dev);
3219 }
3220
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003222 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003224 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3225 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3226 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003228 phyreg |= NVREG_SLOTTIME_1000_FULL;
3229 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230 }
3231
3232 phyreg = readl(base + NvRegPhyInterface);
3233 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3234 if (np->duplex == 0)
3235 phyreg |= PHY_HALF;
3236 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3237 phyreg |= PHY_100;
3238 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3239 phyreg |= PHY_1000;
3240 writel(phyreg, base + NvRegPhyInterface);
3241
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003242 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003243 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003244 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003245 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003246 } else {
3247 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3248 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3249 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3250 else
3251 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3252 } else {
3253 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3254 }
3255 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003256 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003257 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3258 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3259 else
3260 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003261 }
3262 writel(txreg, base + NvRegTxDeferral);
3263
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003264 if (np->desc_ver == DESC_VER_1) {
3265 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3266 } else {
3267 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3268 txreg = NVREG_TX_WM_DESC2_3_1000;
3269 else
3270 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3271 }
3272 writel(txreg, base + NvRegTxWatermark);
3273
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
3275 base + NvRegMisc1);
3276 pci_push(base);
3277 writel(np->linkspeed, base + NvRegLinkSpeed);
3278 pci_push(base);
3279
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003280 pause_flags = 0;
3281 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003282 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003283 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
3284 adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
3285 lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003286
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003287 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003288 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003289 if (lpa_pause & LPA_PAUSE_CAP) {
3290 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3291 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3292 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3293 }
3294 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003295 case ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003296 if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
3297 {
3298 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3299 }
3300 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003301 case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003302 if (lpa_pause & LPA_PAUSE_CAP)
3303 {
3304 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3305 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3306 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3307 }
3308 if (lpa_pause == LPA_PAUSE_ASYM)
3309 {
3310 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3311 }
3312 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003313 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003314 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003315 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003316 }
3317 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003318 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003319
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003320 if (txrxFlags & NV_RESTART_TX)
3321 nv_start_tx(dev);
3322 if (txrxFlags & NV_RESTART_RX)
3323 nv_start_rx(dev);
3324
Linus Torvalds1da177e2005-04-16 15:20:36 -07003325 return retval;
3326}
3327
3328static void nv_linkchange(struct net_device *dev)
3329{
3330 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003331 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332 netif_carrier_on(dev);
3333 printk(KERN_INFO "%s: link up.\n", dev->name);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003334 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003335 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003336 } else {
3337 if (netif_carrier_ok(dev)) {
3338 netif_carrier_off(dev);
3339 printk(KERN_INFO "%s: link down.\n", dev->name);
3340 nv_stop_rx(dev);
3341 }
3342 }
3343}
3344
3345static void nv_link_irq(struct net_device *dev)
3346{
3347 u8 __iomem *base = get_hwbase(dev);
3348 u32 miistat;
3349
3350 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003351 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
3353
3354 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3355 nv_linkchange(dev);
3356 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
3357}
3358
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003359static void nv_msi_workaround(struct fe_priv *np)
3360{
3361
3362 /* Need to toggle the msi irq mask within the ethernet device,
3363 * otherwise, future interrupts will not be detected.
3364 */
3365 if (np->msi_flags & NV_MSI_ENABLED) {
3366 u8 __iomem *base = np->base;
3367
3368 writel(0, base + NvRegMSIIrqMask);
3369 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3370 }
3371}
3372
David Howells7d12e782006-10-05 14:55:46 +01003373static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003374{
3375 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003376 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003377 u8 __iomem *base = get_hwbase(dev);
3378 u32 events;
3379 int i;
3380
3381 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
3382
3383 for (i=0; ; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003384 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3385 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3386 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3387 } else {
3388 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3389 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3390 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3392 if (!(events & np->irqmask))
3393 break;
3394
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003395 nv_msi_workaround(np);
3396
Ayaz Abdullaa971c322005-11-11 08:30:38 -05003397 spin_lock(&np->lock);
3398 nv_tx_done(dev);
3399 spin_unlock(&np->lock);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003400
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003401#ifdef CONFIG_FORCEDETH_NAPI
3402 if (events & NVREG_IRQ_RX_ALL) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003403 netif_rx_schedule(dev, &np->napi);
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003404
3405 /* Disable furthur receive irq's */
3406 spin_lock(&np->lock);
3407 np->irqmask &= ~NVREG_IRQ_RX_ALL;
3408
3409 if (np->msi_flags & NV_MSI_X_ENABLED)
3410 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3411 else
3412 writel(np->irqmask, base + NvRegIrqMask);
3413 spin_unlock(&np->lock);
3414 }
3415#else
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003416 if (nv_rx_process(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003417 if (unlikely(nv_alloc_rx(dev))) {
3418 spin_lock(&np->lock);
3419 if (!np->in_shutdown)
3420 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3421 spin_unlock(&np->lock);
3422 }
3423 }
3424#endif
3425 if (unlikely(events & NVREG_IRQ_LINK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003426 spin_lock(&np->lock);
3427 nv_link_irq(dev);
3428 spin_unlock(&np->lock);
3429 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003430 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003431 spin_lock(&np->lock);
3432 nv_linkchange(dev);
3433 spin_unlock(&np->lock);
3434 np->link_timeout = jiffies + LINK_TIMEOUT;
3435 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003436 if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
3438 dev->name, events);
3439 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003440 if (unlikely(events & (NVREG_IRQ_UNKNOWN))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003441 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
3442 dev->name, events);
3443 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003444 if (unlikely(events & NVREG_IRQ_RECOVER_ERROR)) {
3445 spin_lock(&np->lock);
3446 /* disable interrupts on the nic */
3447 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3448 writel(0, base + NvRegIrqMask);
3449 else
3450 writel(np->irqmask, base + NvRegIrqMask);
3451 pci_push(base);
3452
3453 if (!np->in_shutdown) {
3454 np->nic_poll_irq = np->irqmask;
3455 np->recover_error = 1;
3456 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3457 }
3458 spin_unlock(&np->lock);
3459 break;
3460 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003461 if (unlikely(i > max_interrupt_work)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003462 spin_lock(&np->lock);
3463 /* disable interrupts on the nic */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003464 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3465 writel(0, base + NvRegIrqMask);
3466 else
3467 writel(np->irqmask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003468 pci_push(base);
3469
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003470 if (!np->in_shutdown) {
3471 np->nic_poll_irq = np->irqmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003472 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003473 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003474 spin_unlock(&np->lock);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003475 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003476 break;
3477 }
3478
3479 }
3480 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
3481
3482 return IRQ_RETVAL(i);
3483}
3484
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003485/**
3486 * All _optimized functions are used to help increase performance
3487 * (reduce CPU and increase throughput). They use descripter version 3,
3488 * compiler directives, and reduce memory accesses.
3489 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003490static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3491{
3492 struct net_device *dev = (struct net_device *) data;
3493 struct fe_priv *np = netdev_priv(dev);
3494 u8 __iomem *base = get_hwbase(dev);
3495 u32 events;
3496 int i;
3497
3498 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
3499
3500 for (i=0; ; i++) {
3501 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3502 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3503 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3504 } else {
3505 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3506 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3507 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003508 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3509 if (!(events & np->irqmask))
3510 break;
3511
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003512 nv_msi_workaround(np);
3513
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003514 spin_lock(&np->lock);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003515 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003516 spin_unlock(&np->lock);
3517
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003518#ifdef CONFIG_FORCEDETH_NAPI
3519 if (events & NVREG_IRQ_RX_ALL) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003520 netif_rx_schedule(dev, &np->napi);
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003521
3522 /* Disable furthur receive irq's */
3523 spin_lock(&np->lock);
3524 np->irqmask &= ~NVREG_IRQ_RX_ALL;
3525
3526 if (np->msi_flags & NV_MSI_X_ENABLED)
3527 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3528 else
3529 writel(np->irqmask, base + NvRegIrqMask);
3530 spin_unlock(&np->lock);
3531 }
3532#else
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003533 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003534 if (unlikely(nv_alloc_rx_optimized(dev))) {
3535 spin_lock(&np->lock);
3536 if (!np->in_shutdown)
3537 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3538 spin_unlock(&np->lock);
3539 }
3540 }
3541#endif
3542 if (unlikely(events & NVREG_IRQ_LINK)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003543 spin_lock(&np->lock);
3544 nv_link_irq(dev);
3545 spin_unlock(&np->lock);
3546 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003547 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003548 spin_lock(&np->lock);
3549 nv_linkchange(dev);
3550 spin_unlock(&np->lock);
3551 np->link_timeout = jiffies + LINK_TIMEOUT;
3552 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003553 if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003554 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
3555 dev->name, events);
3556 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003557 if (unlikely(events & (NVREG_IRQ_UNKNOWN))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003558 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
3559 dev->name, events);
3560 }
3561 if (unlikely(events & NVREG_IRQ_RECOVER_ERROR)) {
3562 spin_lock(&np->lock);
3563 /* disable interrupts on the nic */
3564 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3565 writel(0, base + NvRegIrqMask);
3566 else
3567 writel(np->irqmask, base + NvRegIrqMask);
3568 pci_push(base);
3569
3570 if (!np->in_shutdown) {
3571 np->nic_poll_irq = np->irqmask;
3572 np->recover_error = 1;
3573 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3574 }
3575 spin_unlock(&np->lock);
3576 break;
3577 }
3578
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003579 if (unlikely(i > max_interrupt_work)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003580 spin_lock(&np->lock);
3581 /* disable interrupts on the nic */
3582 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3583 writel(0, base + NvRegIrqMask);
3584 else
3585 writel(np->irqmask, base + NvRegIrqMask);
3586 pci_push(base);
3587
3588 if (!np->in_shutdown) {
3589 np->nic_poll_irq = np->irqmask;
3590 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3591 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003592 spin_unlock(&np->lock);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003593 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003594 break;
3595 }
3596
3597 }
3598 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
3599
3600 return IRQ_RETVAL(i);
3601}
3602
David Howells7d12e782006-10-05 14:55:46 +01003603static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003604{
3605 struct net_device *dev = (struct net_device *) data;
3606 struct fe_priv *np = netdev_priv(dev);
3607 u8 __iomem *base = get_hwbase(dev);
3608 u32 events;
3609 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003610 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003611
3612 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
3613
3614 for (i=0; ; i++) {
3615 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3616 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003617 dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
3618 if (!(events & np->irqmask))
3619 break;
3620
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003621 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003622 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003623 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003624
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003625 if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003626 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
3627 dev->name, events);
3628 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003629 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003630 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003631 /* disable interrupts on the nic */
3632 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3633 pci_push(base);
3634
3635 if (!np->in_shutdown) {
3636 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3637 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3638 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003639 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003640 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003641 break;
3642 }
3643
3644 }
3645 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
3646
3647 return IRQ_RETVAL(i);
3648}
3649
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003650#ifdef CONFIG_FORCEDETH_NAPI
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003651static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003652{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003653 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3654 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003655 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003656 unsigned long flags;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003657 int pkts, retcode;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003658
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003659 if (!nv_optimized(np)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003660 pkts = nv_rx_process(dev, budget);
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003661 retcode = nv_alloc_rx(dev);
3662 } else {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003663 pkts = nv_rx_process_optimized(dev, budget);
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003664 retcode = nv_alloc_rx_optimized(dev);
3665 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003666
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003667 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003668 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003669 if (!np->in_shutdown)
3670 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003671 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003672 }
3673
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003674 if (pkts < budget) {
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003675 /* re-enable receive interrupts */
Francois Romieud15e9c42006-12-17 23:03:15 +01003676 spin_lock_irqsave(&np->lock, flags);
3677
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003678 __netif_rx_complete(dev, napi);
3679
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003680 np->irqmask |= NVREG_IRQ_RX_ALL;
3681 if (np->msi_flags & NV_MSI_X_ENABLED)
3682 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3683 else
3684 writel(np->irqmask, base + NvRegIrqMask);
Francois Romieud15e9c42006-12-17 23:03:15 +01003685
3686 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003687 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003688 return pkts;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003689}
3690#endif
3691
3692#ifdef CONFIG_FORCEDETH_NAPI
David Howells7d12e782006-10-05 14:55:46 +01003693static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003694{
3695 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003696 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003697 u8 __iomem *base = get_hwbase(dev);
3698 u32 events;
3699
3700 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3701 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
3702
3703 if (events) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003704 netif_rx_schedule(dev, &np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003705 /* disable receive interrupts on the nic */
3706 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3707 pci_push(base);
3708 }
3709 return IRQ_HANDLED;
3710}
3711#else
David Howells7d12e782006-10-05 14:55:46 +01003712static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003713{
3714 struct net_device *dev = (struct net_device *) data;
3715 struct fe_priv *np = netdev_priv(dev);
3716 u8 __iomem *base = get_hwbase(dev);
3717 u32 events;
3718 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003719 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003720
3721 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
3722
3723 for (i=0; ; i++) {
3724 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3725 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003726 dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
3727 if (!(events & np->irqmask))
3728 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003729
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003730 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003731 if (unlikely(nv_alloc_rx_optimized(dev))) {
3732 spin_lock_irqsave(&np->lock, flags);
3733 if (!np->in_shutdown)
3734 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3735 spin_unlock_irqrestore(&np->lock, flags);
3736 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003737 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003738
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003739 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003740 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003741 /* disable interrupts on the nic */
3742 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3743 pci_push(base);
3744
3745 if (!np->in_shutdown) {
3746 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3747 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3748 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003749 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003750 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003751 break;
3752 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003753 }
3754 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
3755
3756 return IRQ_RETVAL(i);
3757}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003758#endif
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003759
David Howells7d12e782006-10-05 14:55:46 +01003760static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003761{
3762 struct net_device *dev = (struct net_device *) data;
3763 struct fe_priv *np = netdev_priv(dev);
3764 u8 __iomem *base = get_hwbase(dev);
3765 u32 events;
3766 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003767 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003768
3769 dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
3770
3771 for (i=0; ; i++) {
3772 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3773 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003774 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3775 if (!(events & np->irqmask))
3776 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003777
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003778 /* check tx in case we reached max loop limit in tx isr */
3779 spin_lock_irqsave(&np->lock, flags);
3780 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3781 spin_unlock_irqrestore(&np->lock, flags);
3782
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003783 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003784 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003785 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003786 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003787 }
3788 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003789 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003790 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003791 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003792 np->link_timeout = jiffies + LINK_TIMEOUT;
3793 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003794 if (events & NVREG_IRQ_RECOVER_ERROR) {
3795 spin_lock_irq(&np->lock);
3796 /* disable interrupts on the nic */
3797 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3798 pci_push(base);
3799
3800 if (!np->in_shutdown) {
3801 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3802 np->recover_error = 1;
3803 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3804 }
3805 spin_unlock_irq(&np->lock);
3806 break;
3807 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003808 if (events & (NVREG_IRQ_UNKNOWN)) {
3809 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
3810 dev->name, events);
3811 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003812 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003813 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003814 /* disable interrupts on the nic */
3815 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3816 pci_push(base);
3817
3818 if (!np->in_shutdown) {
3819 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3820 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3821 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003822 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003823 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003824 break;
3825 }
3826
3827 }
3828 dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
3829
3830 return IRQ_RETVAL(i);
3831}
3832
David Howells7d12e782006-10-05 14:55:46 +01003833static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003834{
3835 struct net_device *dev = (struct net_device *) data;
3836 struct fe_priv *np = netdev_priv(dev);
3837 u8 __iomem *base = get_hwbase(dev);
3838 u32 events;
3839
3840 dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
3841
3842 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3843 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3844 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3845 } else {
3846 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3847 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3848 }
3849 pci_push(base);
3850 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3851 if (!(events & NVREG_IRQ_TIMER))
3852 return IRQ_RETVAL(0);
3853
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003854 nv_msi_workaround(np);
3855
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003856 spin_lock(&np->lock);
3857 np->intr_test = 1;
3858 spin_unlock(&np->lock);
3859
3860 dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
3861
3862 return IRQ_RETVAL(1);
3863}
3864
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003865static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3866{
3867 u8 __iomem *base = get_hwbase(dev);
3868 int i;
3869 u32 msixmap = 0;
3870
3871 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3872 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3873 * the remaining 8 interrupts.
3874 */
3875 for (i = 0; i < 8; i++) {
3876 if ((irqmask >> i) & 0x1) {
3877 msixmap |= vector << (i << 2);
3878 }
3879 }
3880 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3881
3882 msixmap = 0;
3883 for (i = 0; i < 8; i++) {
3884 if ((irqmask >> (i + 8)) & 0x1) {
3885 msixmap |= vector << (i << 2);
3886 }
3887 }
3888 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3889}
3890
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003891static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003892{
3893 struct fe_priv *np = get_nvpriv(dev);
3894 u8 __iomem *base = get_hwbase(dev);
3895 int ret = 1;
3896 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003897 irqreturn_t (*handler)(int foo, void *data);
3898
3899 if (intr_test) {
3900 handler = nv_nic_irq_test;
3901 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003902 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003903 handler = nv_nic_irq_optimized;
3904 else
3905 handler = nv_nic_irq;
3906 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003907
3908 if (np->msi_flags & NV_MSI_X_CAPABLE) {
3909 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3910 np->msi_x_entry[i].entry = i;
3911 }
3912 if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
3913 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003914 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003915 /* Request irq for rx handling */
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003916 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, &nv_nic_irq_rx, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003917 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
3918 pci_disable_msix(np->pci_dev);
3919 np->msi_flags &= ~NV_MSI_X_ENABLED;
3920 goto out_err;
3921 }
3922 /* Request irq for tx handling */
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003923 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, &nv_nic_irq_tx, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003924 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
3925 pci_disable_msix(np->pci_dev);
3926 np->msi_flags &= ~NV_MSI_X_ENABLED;
3927 goto out_free_rx;
3928 }
3929 /* Request irq for link and timer handling */
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003930 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector, &nv_nic_irq_other, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003931 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
3932 pci_disable_msix(np->pci_dev);
3933 np->msi_flags &= ~NV_MSI_X_ENABLED;
3934 goto out_free_tx;
3935 }
3936 /* map interrupts to their respective vector */
3937 writel(0, base + NvRegMSIXMap0);
3938 writel(0, base + NvRegMSIXMap1);
3939 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3940 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3941 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3942 } else {
3943 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003944 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003945 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3946 pci_disable_msix(np->pci_dev);
3947 np->msi_flags &= ~NV_MSI_X_ENABLED;
3948 goto out_err;
3949 }
3950
3951 /* map interrupts to vector 0 */
3952 writel(0, base + NvRegMSIXMap0);
3953 writel(0, base + NvRegMSIXMap1);
3954 }
3955 }
3956 }
3957 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
3958 if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
3959 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003960 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003961 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003962 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3963 pci_disable_msi(np->pci_dev);
3964 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003965 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003966 goto out_err;
3967 }
3968
3969 /* map interrupts to vector 0 */
3970 writel(0, base + NvRegMSIMap0);
3971 writel(0, base + NvRegMSIMap1);
3972 /* enable msi vector 0 */
3973 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3974 }
3975 }
3976 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003977 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003978 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003979
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003980 }
3981
3982 return 0;
3983out_free_tx:
3984 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3985out_free_rx:
3986 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3987out_err:
3988 return 1;
3989}
3990
3991static void nv_free_irq(struct net_device *dev)
3992{
3993 struct fe_priv *np = get_nvpriv(dev);
3994 int i;
3995
3996 if (np->msi_flags & NV_MSI_X_ENABLED) {
3997 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3998 free_irq(np->msi_x_entry[i].vector, dev);
3999 }
4000 pci_disable_msix(np->pci_dev);
4001 np->msi_flags &= ~NV_MSI_X_ENABLED;
4002 } else {
4003 free_irq(np->pci_dev->irq, dev);
4004 if (np->msi_flags & NV_MSI_ENABLED) {
4005 pci_disable_msi(np->pci_dev);
4006 np->msi_flags &= ~NV_MSI_ENABLED;
4007 }
4008 }
4009}
4010
Linus Torvalds1da177e2005-04-16 15:20:36 -07004011static void nv_do_nic_poll(unsigned long data)
4012{
4013 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004014 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004015 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004016 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004017
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004019 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07004020 * reenable interrupts on the nic, we have to do this before calling
4021 * nv_nic_irq because that may decide to do otherwise
4022 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004023
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004024 if (!using_multi_irqs(dev)) {
4025 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004026 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004027 else
Manfred Spraula7475902007-10-17 21:52:33 +02004028 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004029 mask = np->irqmask;
4030 } else {
4031 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004032 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004033 mask |= NVREG_IRQ_RX_ALL;
4034 }
4035 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004036 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004037 mask |= NVREG_IRQ_TX_ALL;
4038 }
4039 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004040 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004041 mask |= NVREG_IRQ_OTHER;
4042 }
4043 }
4044 np->nic_poll_irq = 0;
4045
Manfred Spraula7475902007-10-17 21:52:33 +02004046 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
4047
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004048 if (np->recover_error) {
4049 np->recover_error = 0;
4050 printk(KERN_INFO "forcedeth: MAC in recoverable error state\n");
4051 if (netif_running(dev)) {
4052 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004053 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004054 spin_lock(&np->lock);
4055 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004056 nv_stop_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004057 nv_txrx_reset(dev);
4058 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004059 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004060 /* reinit driver view of the rx queue */
4061 set_bufsize(dev);
4062 if (nv_init_ring(dev)) {
4063 if (!np->in_shutdown)
4064 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4065 }
4066 /* reinit nic view of the rx queue */
4067 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4068 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4069 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4070 base + NvRegRingSizes);
4071 pci_push(base);
4072 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4073 pci_push(base);
4074
4075 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004076 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004077 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004078 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004079 netif_tx_unlock_bh(dev);
4080 }
4081 }
4082
Jeff Garzikf3b197a2006-05-26 21:39:03 -04004083
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004084 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004085 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004086
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004087 if (!using_multi_irqs(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004088 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05004089 nv_nic_irq_optimized(0, dev);
4090 else
4091 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004092 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004093 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004094 else
Manfred Spraula7475902007-10-17 21:52:33 +02004095 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004096 } else {
4097 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
David Howells7d12e782006-10-05 14:55:46 +01004098 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004099 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004100 }
4101 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
David Howells7d12e782006-10-05 14:55:46 +01004102 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004103 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004104 }
4105 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
David Howells7d12e782006-10-05 14:55:46 +01004106 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004107 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004108 }
4109 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004110}
4111
Michal Schmidt2918c352005-05-12 19:42:06 -04004112#ifdef CONFIG_NET_POLL_CONTROLLER
4113static void nv_poll_controller(struct net_device *dev)
4114{
4115 nv_do_nic_poll((unsigned long) dev);
4116}
4117#endif
4118
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004119static void nv_do_stats_poll(unsigned long data)
4120{
4121 struct net_device *dev = (struct net_device *) data;
4122 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004123
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004124 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004125
4126 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004127 mod_timer(&np->stats_poll,
4128 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004129}
4130
Linus Torvalds1da177e2005-04-16 15:20:36 -07004131static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4132{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004133 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04004134 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004135 strcpy(info->version, FORCEDETH_VERSION);
4136 strcpy(info->bus_info, pci_name(np->pci_dev));
4137}
4138
4139static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4140{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004141 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142 wolinfo->supported = WAKE_MAGIC;
4143
4144 spin_lock_irq(&np->lock);
4145 if (np->wolenabled)
4146 wolinfo->wolopts = WAKE_MAGIC;
4147 spin_unlock_irq(&np->lock);
4148}
4149
4150static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4151{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004152 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004153 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004154 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004155
Linus Torvalds1da177e2005-04-16 15:20:36 -07004156 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004157 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004158 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004160 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004161 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004162 if (netif_running(dev)) {
4163 spin_lock_irq(&np->lock);
4164 writel(flags, base + NvRegWakeUpFlags);
4165 spin_unlock_irq(&np->lock);
4166 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004167 return 0;
4168}
4169
4170static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4171{
4172 struct fe_priv *np = netdev_priv(dev);
4173 int adv;
4174
4175 spin_lock_irq(&np->lock);
4176 ecmd->port = PORT_MII;
4177 if (!netif_running(dev)) {
4178 /* We do not track link speed / duplex setting if the
4179 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004180 if (nv_update_linkspeed(dev)) {
4181 if (!netif_carrier_ok(dev))
4182 netif_carrier_on(dev);
4183 } else {
4184 if (netif_carrier_ok(dev))
4185 netif_carrier_off(dev);
4186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004187 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004188
4189 if (netif_carrier_ok(dev)) {
4190 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004191 case NVREG_LINKSPEED_10:
4192 ecmd->speed = SPEED_10;
4193 break;
4194 case NVREG_LINKSPEED_100:
4195 ecmd->speed = SPEED_100;
4196 break;
4197 case NVREG_LINKSPEED_1000:
4198 ecmd->speed = SPEED_1000;
4199 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004200 }
4201 ecmd->duplex = DUPLEX_HALF;
4202 if (np->duplex)
4203 ecmd->duplex = DUPLEX_FULL;
4204 } else {
4205 ecmd->speed = -1;
4206 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004208
4209 ecmd->autoneg = np->autoneg;
4210
4211 ecmd->advertising = ADVERTISED_MII;
4212 if (np->autoneg) {
4213 ecmd->advertising |= ADVERTISED_Autoneg;
4214 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004215 if (adv & ADVERTISE_10HALF)
4216 ecmd->advertising |= ADVERTISED_10baseT_Half;
4217 if (adv & ADVERTISE_10FULL)
4218 ecmd->advertising |= ADVERTISED_10baseT_Full;
4219 if (adv & ADVERTISE_100HALF)
4220 ecmd->advertising |= ADVERTISED_100baseT_Half;
4221 if (adv & ADVERTISE_100FULL)
4222 ecmd->advertising |= ADVERTISED_100baseT_Full;
4223 if (np->gigabit == PHY_GIGABIT) {
4224 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4225 if (adv & ADVERTISE_1000FULL)
4226 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004228 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004229 ecmd->supported = (SUPPORTED_Autoneg |
4230 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4231 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4232 SUPPORTED_MII);
4233 if (np->gigabit == PHY_GIGABIT)
4234 ecmd->supported |= SUPPORTED_1000baseT_Full;
4235
4236 ecmd->phy_address = np->phyaddr;
4237 ecmd->transceiver = XCVR_EXTERNAL;
4238
4239 /* ignore maxtxpkt, maxrxpkt for now */
4240 spin_unlock_irq(&np->lock);
4241 return 0;
4242}
4243
4244static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4245{
4246 struct fe_priv *np = netdev_priv(dev);
4247
4248 if (ecmd->port != PORT_MII)
4249 return -EINVAL;
4250 if (ecmd->transceiver != XCVR_EXTERNAL)
4251 return -EINVAL;
4252 if (ecmd->phy_address != np->phyaddr) {
4253 /* TODO: support switching between multiple phys. Should be
4254 * trivial, but not enabled due to lack of test hardware. */
4255 return -EINVAL;
4256 }
4257 if (ecmd->autoneg == AUTONEG_ENABLE) {
4258 u32 mask;
4259
4260 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4261 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4262 if (np->gigabit == PHY_GIGABIT)
4263 mask |= ADVERTISED_1000baseT_Full;
4264
4265 if ((ecmd->advertising & mask) == 0)
4266 return -EINVAL;
4267
4268 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4269 /* Note: autonegotiation disable, speed 1000 intentionally
4270 * forbidden - noone should need that. */
4271
4272 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4273 return -EINVAL;
4274 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4275 return -EINVAL;
4276 } else {
4277 return -EINVAL;
4278 }
4279
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004280 netif_carrier_off(dev);
4281 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004282 unsigned long flags;
4283
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004284 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004285 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004286 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004287 /* with plain spinlock lockdep complains */
4288 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004289 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004290 /* FIXME:
4291 * this can take some time, and interrupts are disabled
4292 * due to spin_lock_irqsave, but let's hope no daemon
4293 * is going to change the settings very often...
4294 * Worst case:
4295 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4296 * + some minor delays, which is up to a second approximately
4297 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004298 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004299 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004300 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004301 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004302 }
4303
Linus Torvalds1da177e2005-04-16 15:20:36 -07004304 if (ecmd->autoneg == AUTONEG_ENABLE) {
4305 int adv, bmcr;
4306
4307 np->autoneg = 1;
4308
4309 /* advertise only what has been requested */
4310 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004311 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004312 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4313 adv |= ADVERTISE_10HALF;
4314 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004315 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004316 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4317 adv |= ADVERTISE_100HALF;
4318 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004319 adv |= ADVERTISE_100FULL;
4320 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4321 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4322 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4323 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004324 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4325
4326 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004327 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004328 adv &= ~ADVERTISE_1000FULL;
4329 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4330 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004331 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004332 }
4333
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004334 if (netif_running(dev))
4335 printk(KERN_INFO "%s: link down.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004336 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004337 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4338 bmcr |= BMCR_ANENABLE;
4339 /* reset the phy in order for settings to stick,
4340 * and cause autoneg to start */
4341 if (phy_reset(dev, bmcr)) {
4342 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4343 return -EINVAL;
4344 }
4345 } else {
4346 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4347 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4348 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004349 } else {
4350 int adv, bmcr;
4351
4352 np->autoneg = 0;
4353
4354 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004355 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004356 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4357 adv |= ADVERTISE_10HALF;
4358 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004359 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004360 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4361 adv |= ADVERTISE_100HALF;
4362 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004363 adv |= ADVERTISE_100FULL;
4364 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4365 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4366 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4367 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4368 }
4369 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4370 adv |= ADVERTISE_PAUSE_ASYM;
4371 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4372 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004373 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4374 np->fixed_mode = adv;
4375
4376 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004377 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004378 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004379 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004380 }
4381
4382 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004383 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4384 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004385 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004386 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004387 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004388 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004389 /* reset the phy in order for forced mode settings to stick */
4390 if (phy_reset(dev, bmcr)) {
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004391 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4392 return -EINVAL;
4393 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004394 } else {
4395 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4396 if (netif_running(dev)) {
4397 /* Wait a bit and then reconfigure the nic. */
4398 udelay(10);
4399 nv_linkchange(dev);
4400 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004401 }
4402 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004403
4404 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004405 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004406 nv_enable_irq(dev);
4407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004408
4409 return 0;
4410}
4411
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004412#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004413
4414static int nv_get_regs_len(struct net_device *dev)
4415{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004416 struct fe_priv *np = netdev_priv(dev);
4417 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004418}
4419
4420static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4421{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004422 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004423 u8 __iomem *base = get_hwbase(dev);
4424 u32 *rbuf = buf;
4425 int i;
4426
4427 regs->version = FORCEDETH_REGS_VER;
4428 spin_lock_irq(&np->lock);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004429 for (i = 0;i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004430 rbuf[i] = readl(base + i*sizeof(u32));
4431 spin_unlock_irq(&np->lock);
4432}
4433
4434static int nv_nway_reset(struct net_device *dev)
4435{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004436 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004437 int ret;
4438
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004439 if (np->autoneg) {
4440 int bmcr;
4441
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004442 netif_carrier_off(dev);
4443 if (netif_running(dev)) {
4444 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004445 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004446 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004447 spin_lock(&np->lock);
4448 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004449 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004450 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004451 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004452 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004453 printk(KERN_INFO "%s: link down.\n", dev->name);
4454 }
4455
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004456 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004457 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4458 bmcr |= BMCR_ANENABLE;
4459 /* reset the phy in order for settings to stick*/
4460 if (phy_reset(dev, bmcr)) {
4461 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4462 return -EINVAL;
4463 }
4464 } else {
4465 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4466 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4467 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004468
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004469 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004470 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004471 nv_enable_irq(dev);
4472 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004473 ret = 0;
4474 } else {
4475 ret = -EINVAL;
4476 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004477
4478 return ret;
4479}
4480
Zachary Amsden0674d592006-06-04 02:51:38 -07004481static int nv_set_tso(struct net_device *dev, u32 value)
4482{
4483 struct fe_priv *np = netdev_priv(dev);
4484
4485 if ((np->driver_data & DEV_HAS_CHECKSUM))
4486 return ethtool_op_set_tso(dev, value);
4487 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004488 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004489}
Zachary Amsden0674d592006-06-04 02:51:38 -07004490
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004491static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4492{
4493 struct fe_priv *np = netdev_priv(dev);
4494
4495 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4496 ring->rx_mini_max_pending = 0;
4497 ring->rx_jumbo_max_pending = 0;
4498 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4499
4500 ring->rx_pending = np->rx_ring_size;
4501 ring->rx_mini_pending = 0;
4502 ring->rx_jumbo_pending = 0;
4503 ring->tx_pending = np->tx_ring_size;
4504}
4505
4506static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4507{
4508 struct fe_priv *np = netdev_priv(dev);
4509 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004510 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004511 dma_addr_t ring_addr;
4512
4513 if (ring->rx_pending < RX_RING_MIN ||
4514 ring->tx_pending < TX_RING_MIN ||
4515 ring->rx_mini_pending != 0 ||
4516 ring->rx_jumbo_pending != 0 ||
4517 (np->desc_ver == DESC_VER_1 &&
4518 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4519 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4520 (np->desc_ver != DESC_VER_1 &&
4521 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4522 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4523 return -EINVAL;
4524 }
4525
4526 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004527 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004528 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4529 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4530 &ring_addr);
4531 } else {
4532 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4533 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4534 &ring_addr);
4535 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004536 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4537 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4538 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004539 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004540 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004541 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004542 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4543 rxtx_ring, ring_addr);
4544 } else {
4545 if (rxtx_ring)
4546 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4547 rxtx_ring, ring_addr);
4548 }
4549 if (rx_skbuff)
4550 kfree(rx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004551 if (tx_skbuff)
4552 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004553 goto exit;
4554 }
4555
4556 if (netif_running(dev)) {
4557 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004558 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004559 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004560 spin_lock(&np->lock);
4561 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004562 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004563 nv_txrx_reset(dev);
4564 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004565 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004566 /* delete queues */
4567 free_rings(dev);
4568 }
4569
4570 /* set new values */
4571 np->rx_ring_size = ring->rx_pending;
4572 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004573
4574 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004575 np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
4576 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4577 } else {
4578 np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
4579 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4580 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004581 np->rx_skb = (struct nv_skb_map*)rx_skbuff;
4582 np->tx_skb = (struct nv_skb_map*)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004583 np->ring_addr = ring_addr;
4584
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004585 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4586 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004587
4588 if (netif_running(dev)) {
4589 /* reinit driver view of the queues */
4590 set_bufsize(dev);
4591 if (nv_init_ring(dev)) {
4592 if (!np->in_shutdown)
4593 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4594 }
4595
4596 /* reinit nic view of the queues */
4597 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4598 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4599 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4600 base + NvRegRingSizes);
4601 pci_push(base);
4602 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4603 pci_push(base);
4604
4605 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004606 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004607 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004608 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004609 netif_tx_unlock_bh(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004610 nv_enable_irq(dev);
4611 }
4612 return 0;
4613exit:
4614 return -ENOMEM;
4615}
4616
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004617static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4618{
4619 struct fe_priv *np = netdev_priv(dev);
4620
4621 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4622 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4623 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4624}
4625
4626static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4627{
4628 struct fe_priv *np = netdev_priv(dev);
4629 int adv, bmcr;
4630
4631 if ((!np->autoneg && np->duplex == 0) ||
4632 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4633 printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
4634 dev->name);
4635 return -EINVAL;
4636 }
4637 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4638 printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
4639 return -EINVAL;
4640 }
4641
4642 netif_carrier_off(dev);
4643 if (netif_running(dev)) {
4644 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004645 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004646 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004647 spin_lock(&np->lock);
4648 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004649 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004650 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004651 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004652 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004653 }
4654
4655 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4656 if (pause->rx_pause)
4657 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4658 if (pause->tx_pause)
4659 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4660
4661 if (np->autoneg && pause->autoneg) {
4662 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4663
4664 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4665 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4666 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4667 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4668 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4669 adv |= ADVERTISE_PAUSE_ASYM;
4670 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4671
4672 if (netif_running(dev))
4673 printk(KERN_INFO "%s: link down.\n", dev->name);
4674 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4675 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4676 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4677 } else {
4678 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4679 if (pause->rx_pause)
4680 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4681 if (pause->tx_pause)
4682 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4683
4684 if (!netif_running(dev))
4685 nv_update_linkspeed(dev);
4686 else
4687 nv_update_pause(dev, np->pause_flags);
4688 }
4689
4690 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004691 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004692 nv_enable_irq(dev);
4693 }
4694 return 0;
4695}
4696
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004697static u32 nv_get_rx_csum(struct net_device *dev)
4698{
4699 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004700 return (np->rx_csum) != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004701}
4702
4703static int nv_set_rx_csum(struct net_device *dev, u32 data)
4704{
4705 struct fe_priv *np = netdev_priv(dev);
4706 u8 __iomem *base = get_hwbase(dev);
4707 int retcode = 0;
4708
4709 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004710 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004711 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004712 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004713 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004714 np->rx_csum = 0;
4715 /* vlan is dependent on rx checksum offload */
4716 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4717 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004718 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004719 if (netif_running(dev)) {
4720 spin_lock_irq(&np->lock);
4721 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4722 spin_unlock_irq(&np->lock);
4723 }
4724 } else {
4725 return -EINVAL;
4726 }
4727
4728 return retcode;
4729}
4730
4731static int nv_set_tx_csum(struct net_device *dev, u32 data)
4732{
4733 struct fe_priv *np = netdev_priv(dev);
4734
4735 if (np->driver_data & DEV_HAS_CHECKSUM)
4736 return ethtool_op_set_tx_hw_csum(dev, data);
4737 else
4738 return -EOPNOTSUPP;
4739}
4740
4741static int nv_set_sg(struct net_device *dev, u32 data)
4742{
4743 struct fe_priv *np = netdev_priv(dev);
4744
4745 if (np->driver_data & DEV_HAS_CHECKSUM)
4746 return ethtool_op_set_sg(dev, data);
4747 else
4748 return -EOPNOTSUPP;
4749}
4750
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004751static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004752{
4753 struct fe_priv *np = netdev_priv(dev);
4754
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004755 switch (sset) {
4756 case ETH_SS_TEST:
4757 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4758 return NV_TEST_COUNT_EXTENDED;
4759 else
4760 return NV_TEST_COUNT_BASE;
4761 case ETH_SS_STATS:
4762 if (np->driver_data & DEV_HAS_STATISTICS_V1)
4763 return NV_DEV_STATISTICS_V1_COUNT;
4764 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4765 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla9c662432008-08-06 12:11:42 -04004766 else if (np->driver_data & DEV_HAS_STATISTICS_V3)
4767 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004768 else
4769 return 0;
4770 default:
4771 return -EOPNOTSUPP;
4772 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004773}
4774
4775static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4776{
4777 struct fe_priv *np = netdev_priv(dev);
4778
4779 /* update stats */
4780 nv_do_stats_poll((unsigned long)dev);
4781
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004782 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004783}
4784
4785static int nv_link_test(struct net_device *dev)
4786{
4787 struct fe_priv *np = netdev_priv(dev);
4788 int mii_status;
4789
4790 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4791 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4792
4793 /* check phy link status */
4794 if (!(mii_status & BMSR_LSTATUS))
4795 return 0;
4796 else
4797 return 1;
4798}
4799
4800static int nv_register_test(struct net_device *dev)
4801{
4802 u8 __iomem *base = get_hwbase(dev);
4803 int i = 0;
4804 u32 orig_read, new_read;
4805
4806 do {
4807 orig_read = readl(base + nv_registers_test[i].reg);
4808
4809 /* xor with mask to toggle bits */
4810 orig_read ^= nv_registers_test[i].mask;
4811
4812 writel(orig_read, base + nv_registers_test[i].reg);
4813
4814 new_read = readl(base + nv_registers_test[i].reg);
4815
4816 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4817 return 0;
4818
4819 /* restore original value */
4820 orig_read ^= nv_registers_test[i].mask;
4821 writel(orig_read, base + nv_registers_test[i].reg);
4822
4823 } while (nv_registers_test[++i].reg != 0);
4824
4825 return 1;
4826}
4827
4828static int nv_interrupt_test(struct net_device *dev)
4829{
4830 struct fe_priv *np = netdev_priv(dev);
4831 u8 __iomem *base = get_hwbase(dev);
4832 int ret = 1;
4833 int testcnt;
4834 u32 save_msi_flags, save_poll_interval = 0;
4835
4836 if (netif_running(dev)) {
4837 /* free current irq */
4838 nv_free_irq(dev);
4839 save_poll_interval = readl(base+NvRegPollingInterval);
4840 }
4841
4842 /* flag to test interrupt handler */
4843 np->intr_test = 0;
4844
4845 /* setup test irq */
4846 save_msi_flags = np->msi_flags;
4847 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4848 np->msi_flags |= 0x001; /* setup 1 vector */
4849 if (nv_request_irq(dev, 1))
4850 return 0;
4851
4852 /* setup timer interrupt */
4853 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4854 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4855
4856 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4857
4858 /* wait for at least one interrupt */
4859 msleep(100);
4860
4861 spin_lock_irq(&np->lock);
4862
4863 /* flag should be set within ISR */
4864 testcnt = np->intr_test;
4865 if (!testcnt)
4866 ret = 2;
4867
4868 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4869 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4870 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4871 else
4872 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4873
4874 spin_unlock_irq(&np->lock);
4875
4876 nv_free_irq(dev);
4877
4878 np->msi_flags = save_msi_flags;
4879
4880 if (netif_running(dev)) {
4881 writel(save_poll_interval, base + NvRegPollingInterval);
4882 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4883 /* restore original irq */
4884 if (nv_request_irq(dev, 0))
4885 return 0;
4886 }
4887
4888 return ret;
4889}
4890
4891static int nv_loopback_test(struct net_device *dev)
4892{
4893 struct fe_priv *np = netdev_priv(dev);
4894 u8 __iomem *base = get_hwbase(dev);
4895 struct sk_buff *tx_skb, *rx_skb;
4896 dma_addr_t test_dma_addr;
4897 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004898 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004899 int len, i, pkt_len;
4900 u8 *pkt_data;
4901 u32 filter_flags = 0;
4902 u32 misc1_flags = 0;
4903 int ret = 1;
4904
4905 if (netif_running(dev)) {
4906 nv_disable_irq(dev);
4907 filter_flags = readl(base + NvRegPacketFilterFlags);
4908 misc1_flags = readl(base + NvRegMisc1);
4909 } else {
4910 nv_txrx_reset(dev);
4911 }
4912
4913 /* reinit driver view of the rx queue */
4914 set_bufsize(dev);
4915 nv_init_ring(dev);
4916
4917 /* setup hardware for loopback */
4918 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4919 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4920
4921 /* reinit nic view of the rx queue */
4922 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4923 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4924 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4925 base + NvRegRingSizes);
4926 pci_push(base);
4927
4928 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004929 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004930
4931 /* setup packet for tx */
4932 pkt_len = ETH_DATA_LEN;
4933 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004934 if (!tx_skb) {
4935 printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
4936 " of %s\n", dev->name);
4937 ret = 0;
4938 goto out;
4939 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004940 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4941 skb_tailroom(tx_skb),
4942 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004943 pkt_data = skb_put(tx_skb, pkt_len);
4944 for (i = 0; i < pkt_len; i++)
4945 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004946
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004947 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004948 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4949 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004950 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004951 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4952 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004953 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004954 }
4955 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4956 pci_push(get_hwbase(dev));
4957
4958 msleep(500);
4959
4960 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004961 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004962 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004963 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4964
4965 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004966 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004967 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4968 }
4969
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004970 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004971 ret = 0;
4972 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004973 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004974 ret = 0;
4975 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004976 if (flags & NV_RX2_ERROR) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004977 ret = 0;
4978 }
4979 }
4980
4981 if (ret) {
4982 if (len != pkt_len) {
4983 ret = 0;
4984 dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
4985 dev->name, len, pkt_len);
4986 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004987 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004988 for (i = 0; i < pkt_len; i++) {
4989 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4990 ret = 0;
4991 dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
4992 dev->name, i);
4993 break;
4994 }
4995 }
4996 }
4997 } else {
4998 dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
4999 }
5000
5001 pci_unmap_page(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07005002 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005003 PCI_DMA_TODEVICE);
5004 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07005005 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005006 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005007 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005008 nv_txrx_reset(dev);
5009 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005010 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005011
5012 if (netif_running(dev)) {
5013 writel(misc1_flags, base + NvRegMisc1);
5014 writel(filter_flags, base + NvRegPacketFilterFlags);
5015 nv_enable_irq(dev);
5016 }
5017
5018 return ret;
5019}
5020
5021static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
5022{
5023 struct fe_priv *np = netdev_priv(dev);
5024 u8 __iomem *base = get_hwbase(dev);
5025 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005026 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005027
5028 if (!nv_link_test(dev)) {
5029 test->flags |= ETH_TEST_FL_FAILED;
5030 buffer[0] = 1;
5031 }
5032
5033 if (test->flags & ETH_TEST_FL_OFFLINE) {
5034 if (netif_running(dev)) {
5035 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005036#ifdef CONFIG_FORCEDETH_NAPI
5037 napi_disable(&np->napi);
5038#endif
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005039 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07005040 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005041 spin_lock_irq(&np->lock);
5042 nv_disable_hw_interrupts(dev, np->irqmask);
5043 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
5044 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5045 } else {
5046 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5047 }
5048 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005049 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005050 nv_txrx_reset(dev);
5051 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005052 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005053 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07005054 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005055 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005056 }
5057
5058 if (!nv_register_test(dev)) {
5059 test->flags |= ETH_TEST_FL_FAILED;
5060 buffer[1] = 1;
5061 }
5062
5063 result = nv_interrupt_test(dev);
5064 if (result != 1) {
5065 test->flags |= ETH_TEST_FL_FAILED;
5066 buffer[2] = 1;
5067 }
5068 if (result == 0) {
5069 /* bail out */
5070 return;
5071 }
5072
5073 if (!nv_loopback_test(dev)) {
5074 test->flags |= ETH_TEST_FL_FAILED;
5075 buffer[3] = 1;
5076 }
5077
5078 if (netif_running(dev)) {
5079 /* reinit driver view of the rx queue */
5080 set_bufsize(dev);
5081 if (nv_init_ring(dev)) {
5082 if (!np->in_shutdown)
5083 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5084 }
5085 /* reinit nic view of the rx queue */
5086 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5087 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5088 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
5089 base + NvRegRingSizes);
5090 pci_push(base);
5091 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5092 pci_push(base);
5093 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005094 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005095 netif_start_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005096#ifdef CONFIG_FORCEDETH_NAPI
5097 napi_enable(&np->napi);
5098#endif
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005099 nv_enable_hw_interrupts(dev, np->irqmask);
5100 }
5101 }
5102}
5103
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005104static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5105{
5106 switch (stringset) {
5107 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005108 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005109 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005110 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005111 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005112 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005113 }
5114}
5115
Jeff Garzik7282d492006-09-13 14:30:00 -04005116static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005117 .get_drvinfo = nv_get_drvinfo,
5118 .get_link = ethtool_op_get_link,
5119 .get_wol = nv_get_wol,
5120 .set_wol = nv_set_wol,
5121 .get_settings = nv_get_settings,
5122 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005123 .get_regs_len = nv_get_regs_len,
5124 .get_regs = nv_get_regs,
5125 .nway_reset = nv_nway_reset,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04005126 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005127 .get_ringparam = nv_get_ringparam,
5128 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005129 .get_pauseparam = nv_get_pauseparam,
5130 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005131 .get_rx_csum = nv_get_rx_csum,
5132 .set_rx_csum = nv_set_rx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005133 .set_tx_csum = nv_set_tx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005134 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005135 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005136 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005137 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005138 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005139};
5140
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005141static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
5142{
5143 struct fe_priv *np = get_nvpriv(dev);
5144
5145 spin_lock_irq(&np->lock);
5146
5147 /* save vlan group */
5148 np->vlangrp = grp;
5149
5150 if (grp) {
5151 /* enable vlan on MAC */
5152 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
5153 } else {
5154 /* disable vlan on MAC */
5155 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
5156 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
5157 }
5158
5159 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5160
5161 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07005162}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005163
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005164/* The mgmt unit and driver use a semaphore to access the phy during init */
5165static int nv_mgmt_acquire_sema(struct net_device *dev)
5166{
5167 u8 __iomem *base = get_hwbase(dev);
5168 int i;
5169 u32 tx_ctrl, mgmt_sema;
5170
5171 for (i = 0; i < 10; i++) {
5172 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5173 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5174 break;
5175 msleep(500);
5176 }
5177
5178 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5179 return 0;
5180
5181 for (i = 0; i < 2; i++) {
5182 tx_ctrl = readl(base + NvRegTransmitterControl);
5183 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5184 writel(tx_ctrl, base + NvRegTransmitterControl);
5185
5186 /* verify that semaphore was acquired */
5187 tx_ctrl = readl(base + NvRegTransmitterControl);
5188 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
5189 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE))
5190 return 1;
5191 else
5192 udelay(50);
5193 }
5194
5195 return 0;
5196}
5197
Linus Torvalds1da177e2005-04-16 15:20:36 -07005198static int nv_open(struct net_device *dev)
5199{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005200 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005201 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005202 int ret = 1;
5203 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005204 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005205
5206 dprintk(KERN_DEBUG "nv_open: begin\n");
5207
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005208 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005209 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5210 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005211 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5212 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005213 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5214 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005215 writel(0, base + NvRegPacketFilterFlags);
5216
5217 writel(0, base + NvRegTransmitterControl);
5218 writel(0, base + NvRegReceiverControl);
5219
5220 writel(0, base + NvRegAdapterControl);
5221
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005222 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5223 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5224
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005225 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005226 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005227 oom = nv_init_ring(dev);
5228
5229 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005230 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005231 nv_txrx_reset(dev);
5232 writel(0, base + NvRegUnknownSetupReg6);
5233
5234 np->in_shutdown = 0;
5235
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005236 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005237 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005238 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005239 base + NvRegRingSizes);
5240
Linus Torvalds1da177e2005-04-16 15:20:36 -07005241 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005242 if (np->desc_ver == DESC_VER_1)
5243 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5244 else
5245 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005246 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005247 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005248 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005249 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005250 reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5251 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
5252 KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
5253
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005254 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005255 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005256 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005257
Linus Torvalds1da177e2005-04-16 15:20:36 -07005258 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5259 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5260 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005261 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005262
5263 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005264
5265 get_random_bytes(&low, sizeof(low));
5266 low &= NVREG_SLOTTIME_MASK;
5267 if (np->desc_ver == DESC_VER_1) {
5268 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5269 } else {
5270 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5271 /* setup legacy backoff */
5272 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5273 } else {
5274 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5275 nv_gear_backoff_reseed(dev);
5276 }
5277 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005278 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5279 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005280 if (poll_interval == -1) {
5281 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5282 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5283 else
5284 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5285 }
5286 else
5287 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005288 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5289 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5290 base + NvRegAdapterControl);
5291 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005292 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005293 if (np->wolenabled)
5294 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005295
5296 i = readl(base + NvRegPowerState);
5297 if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
5298 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5299
5300 pci_push(base);
5301 udelay(10);
5302 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5303
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005304 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005305 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005306 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005307 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5308 pci_push(base);
5309
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005310 if (nv_request_irq(dev, 0)) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005311 goto out_drain;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005312 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005313
5314 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005315 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005316
5317 spin_lock_irq(&np->lock);
5318 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5319 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005320 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5321 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005322 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5323 /* One manual link speed update: Interrupts are enabled, future link
5324 * speed changes cause interrupts and are handled by nv_link_irq().
5325 */
5326 {
5327 u32 miistat;
5328 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005329 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005330 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
5331 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005332 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5333 * to init hw */
5334 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005335 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005336 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005337 netif_start_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005338#ifdef CONFIG_FORCEDETH_NAPI
5339 napi_enable(&np->napi);
5340#endif
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005341
Linus Torvalds1da177e2005-04-16 15:20:36 -07005342 if (ret) {
5343 netif_carrier_on(dev);
5344 } else {
Ed Swierkf7ab6972007-09-28 22:42:13 -07005345 printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005346 netif_carrier_off(dev);
5347 }
5348 if (oom)
5349 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005350
5351 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005352 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005353 mod_timer(&np->stats_poll,
5354 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005355
Linus Torvalds1da177e2005-04-16 15:20:36 -07005356 spin_unlock_irq(&np->lock);
5357
5358 return 0;
5359out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005360 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005361 return ret;
5362}
5363
5364static int nv_close(struct net_device *dev)
5365{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005366 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005367 u8 __iomem *base;
5368
5369 spin_lock_irq(&np->lock);
5370 np->in_shutdown = 1;
5371 spin_unlock_irq(&np->lock);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005372#ifdef CONFIG_FORCEDETH_NAPI
5373 napi_disable(&np->napi);
5374#endif
Manfred Spraula7475902007-10-17 21:52:33 +02005375 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005376
5377 del_timer_sync(&np->oom_kick);
5378 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005379 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380
5381 netif_stop_queue(dev);
5382 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005383 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005384 nv_txrx_reset(dev);
5385
5386 /* disable interrupts on the nic or we will lock up */
5387 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005388 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005389 pci_push(base);
5390 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
5391
5392 spin_unlock_irq(&np->lock);
5393
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005394 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005395
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005396 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005397
Tim Mann2cc49a52007-06-14 13:16:38 -07005398 if (np->wolenabled) {
5399 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005400 nv_start_rx(dev);
Tim Mann2cc49a52007-06-14 13:16:38 -07005401 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005402
5403 /* FIXME: power down nic */
5404
5405 return 0;
5406}
5407
5408static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5409{
5410 struct net_device *dev;
5411 struct fe_priv *np;
5412 unsigned long addr;
5413 u8 __iomem *base;
5414 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005415 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005416 u32 phystate_orig = 0, phystate;
5417 int phyinitialized = 0;
Joe Perches0795af52007-10-03 17:59:30 -07005418 DECLARE_MAC_BUF(mac);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005419 static int printed_version;
5420
5421 if (!printed_version++)
5422 printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
5423 " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005424
5425 dev = alloc_etherdev(sizeof(struct fe_priv));
5426 err = -ENOMEM;
5427 if (!dev)
5428 goto out;
5429
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005430 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005431 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005432 np->pci_dev = pci_dev;
5433 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005434 SET_NETDEV_DEV(dev, &pci_dev->dev);
5435
5436 init_timer(&np->oom_kick);
5437 np->oom_kick.data = (unsigned long) dev;
5438 np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
5439 init_timer(&np->nic_poll);
5440 np->nic_poll.data = (unsigned long) dev;
5441 np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005442 init_timer(&np->stats_poll);
5443 np->stats_poll.data = (unsigned long) dev;
5444 np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005445
5446 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005447 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005448 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449
5450 pci_set_master(pci_dev);
5451
5452 err = pci_request_regions(pci_dev, DRV_NAME);
5453 if (err < 0)
5454 goto out_disable;
5455
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005456 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005457 np->register_size = NV_PCI_REGSZ_VER3;
5458 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005459 np->register_size = NV_PCI_REGSZ_VER2;
5460 else
5461 np->register_size = NV_PCI_REGSZ_VER1;
5462
Linus Torvalds1da177e2005-04-16 15:20:36 -07005463 err = -EINVAL;
5464 addr = 0;
5465 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5466 dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
5467 pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
5468 pci_resource_len(pci_dev, i),
5469 pci_resource_flags(pci_dev, i));
5470 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005471 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005472 addr = pci_resource_start(pci_dev, i);
5473 break;
5474 }
5475 }
5476 if (i == DEVICE_COUNT_RESOURCE) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005477 dev_printk(KERN_INFO, &pci_dev->dev,
5478 "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005479 goto out_relreg;
5480 }
5481
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005482 /* copy of driver data */
5483 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005484 /* copy of device id */
5485 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005486
Linus Torvalds1da177e2005-04-16 15:20:36 -07005487 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005488 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5489 /* packet format 3: supports 40-bit addressing */
5490 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005491 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005492 if (dma_64bit) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005493 if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK))
5494 dev_printk(KERN_INFO, &pci_dev->dev,
5495 "64-bit DMA failed, using 32-bit addressing\n");
5496 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005497 dev->features |= NETIF_F_HIGHDMA;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005498 if (pci_set_consistent_dma_mask(pci_dev, DMA_39BIT_MASK)) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005499 dev_printk(KERN_INFO, &pci_dev->dev,
5500 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005501 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005502 }
Manfred Spraulee733622005-07-31 18:32:26 +02005503 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5504 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005505 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005506 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005507 } else {
5508 /* original packet format */
5509 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005510 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005511 }
Manfred Spraulee733622005-07-31 18:32:26 +02005512
5513 np->pkt_limit = NV_PKTLIMIT_1;
5514 if (id->driver_data & DEV_HAS_LARGEDESC)
5515 np->pkt_limit = NV_PKTLIMIT_2;
5516
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005517 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005518 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005519 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005520 dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005521 dev->features |= NETIF_F_TSO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005522 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005523
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005524 np->vlanctl_bits = 0;
5525 if (id->driver_data & DEV_HAS_VLAN) {
5526 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5527 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
5528 dev->vlan_rx_register = nv_vlan_rx_register;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005529 }
5530
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005531 np->msi_flags = 0;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005532 if ((id->driver_data & DEV_HAS_MSI) && msi) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005533 np->msi_flags |= NV_MSI_CAPABLE;
5534 }
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005535 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005536 np->msi_flags |= NV_MSI_X_CAPABLE;
5537 }
5538
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005539 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005540 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5541 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5542 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005543 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005544 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005545
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005546
Linus Torvalds1da177e2005-04-16 15:20:36 -07005547 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005548 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005549 if (!np->base)
5550 goto out_relreg;
5551 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005552
Linus Torvalds1da177e2005-04-16 15:20:36 -07005553 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005554
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005555 np->rx_ring_size = RX_RING_DEFAULT;
5556 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005557
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005558 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005559 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005560 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005561 &np->ring_addr);
5562 if (!np->rx_ring.orig)
5563 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005564 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005565 } else {
5566 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005567 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005568 &np->ring_addr);
5569 if (!np->rx_ring.ex)
5570 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005571 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005572 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005573 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5574 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005575 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005576 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005577
5578 dev->open = nv_open;
5579 dev->stop = nv_close;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005580
5581 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005582 dev->hard_start_xmit = nv_start_xmit;
5583 else
5584 dev->hard_start_xmit = nv_start_xmit_optimized;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005585 dev->get_stats = nv_get_stats;
5586 dev->change_mtu = nv_change_mtu;
Manfred Spraul72b31782005-07-31 18:33:34 +02005587 dev->set_mac_address = nv_set_mac_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005588 dev->set_multicast_list = nv_set_multicast;
Michal Schmidt2918c352005-05-12 19:42:06 -04005589#ifdef CONFIG_NET_POLL_CONTROLLER
5590 dev->poll_controller = nv_poll_controller;
5591#endif
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005592#ifdef CONFIG_FORCEDETH_NAPI
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005593 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005594#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07005595 SET_ETHTOOL_OPS(dev, &ops);
5596 dev->tx_timeout = nv_tx_timeout;
5597 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5598
5599 pci_set_drvdata(pci_dev, dev);
5600
5601 /* read the mac address */
5602 base = get_hwbase(dev);
5603 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5604 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5605
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005606 /* check the workaround bit for correct mac address order */
5607 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005608 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005609 /* mac address is already in correct order */
5610 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5611 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5612 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5613 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5614 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5615 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005616 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5617 /* mac address is already in correct order */
5618 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5619 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5620 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5621 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5622 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5623 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5624 /*
5625 * Set orig mac address back to the reversed version.
5626 * This flag will be cleared during low power transition.
5627 * Therefore, we should always put back the reversed address.
5628 */
5629 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5630 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5631 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005632 } else {
5633 /* need to reverse mac address to correct order */
5634 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5635 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5636 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5637 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5638 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5639 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005640 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
5641 }
John W. Linvillec704b852005-09-12 10:48:56 -04005642 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005643
John W. Linvillec704b852005-09-12 10:48:56 -04005644 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005645 /*
5646 * Bad mac address. At least one bios sets the mac address
5647 * to 01:23:45:67:89:ab
5648 */
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005649 dev_printk(KERN_ERR, &pci_dev->dev,
5650 "Invalid Mac address detected: %s\n",
5651 print_mac(mac, dev->dev_addr));
5652 dev_printk(KERN_ERR, &pci_dev->dev,
5653 "Please complain to your hardware vendor. Switching to a random MAC.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005654 dev->dev_addr[0] = 0x00;
5655 dev->dev_addr[1] = 0x00;
5656 dev->dev_addr[2] = 0x6c;
5657 get_random_bytes(&dev->dev_addr[3], 3);
5658 }
5659
Joe Perches0795af52007-10-03 17:59:30 -07005660 dprintk(KERN_DEBUG "%s: MAC Address %s\n",
5661 pci_name(pci_dev), print_mac(mac, dev->dev_addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005663 /* set mac address */
5664 nv_copy_mac_to_hw(dev);
5665
Tobias Diedrich9a60a822008-06-01 00:54:42 +02005666 /* Workaround current PCI init glitch: wakeup bits aren't
5667 * being set from PCI PM capability.
5668 */
5669 device_init_wakeup(&pci_dev->dev, 1);
5670
Linus Torvalds1da177e2005-04-16 15:20:36 -07005671 /* disable WOL */
5672 writel(0, base + NvRegWakeUpFlags);
5673 np->wolenabled = 0;
5674
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005675 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005676
5677 /* take phy and nic out of low power mode */
5678 powerstate = readl(base + NvRegPowerState2);
5679 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
5680 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
5681 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
Auke Kok44c10132007-06-08 15:46:36 -07005682 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005683 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5684 writel(powerstate, base + NvRegPowerState2);
5685 }
5686
Linus Torvalds1da177e2005-04-16 15:20:36 -07005687 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005688 np->tx_flags = NV_TX_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005689 } else {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005690 np->tx_flags = NV_TX2_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005691 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005692 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005693 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005694 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5695 np->msi_flags |= 0x0003;
5696 } else {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005697 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005698 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5699 np->msi_flags |= 0x0001;
5700 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005701
Linus Torvalds1da177e2005-04-16 15:20:36 -07005702 if (id->driver_data & DEV_NEED_TIMERIRQ)
5703 np->irqmask |= NVREG_IRQ_TIMER;
5704 if (id->driver_data & DEV_NEED_LINKTIMER) {
5705 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
5706 np->need_linktimer = 1;
5707 np->link_timeout = jiffies + LINK_TIMEOUT;
5708 } else {
5709 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
5710 np->need_linktimer = 0;
5711 }
5712
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005713 /* Limit the number of tx's outstanding for hw bug */
5714 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5715 np->tx_limit = 1;
5716 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
5717 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
5718 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
5719 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
5720 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
5721 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
5722 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
5723 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_39) &&
5724 pci_dev->revision >= 0xA2)
5725 np->tx_limit = 0;
5726 }
5727
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005728 /* clear phy state and temporarily halt phy interrupts */
5729 writel(0, base + NvRegMIIMask);
5730 phystate = readl(base + NvRegAdapterControl);
5731 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5732 phystate_orig = 1;
5733 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5734 writel(phystate, base + NvRegAdapterControl);
5735 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005736 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005737
5738 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005739 /* management unit running on the mac? */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005740 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) {
5741 np->mac_in_use = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST;
5742 dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n", pci_name(pci_dev), np->mac_in_use);
Ayaz Abdulla9e555932007-11-21 15:02:58 -08005743 if (nv_mgmt_acquire_sema(dev)) {
5744 /* management unit setup the phy already? */
5745 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5746 NVREG_XMITCTL_SYNC_PHY_INIT) {
5747 /* phy is inited by mgmt unit */
5748 phyinitialized = 1;
5749 dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n", pci_name(pci_dev));
5750 } else {
5751 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005752 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005753 }
5754 }
5755 }
5756
Linus Torvalds1da177e2005-04-16 15:20:36 -07005757 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005758 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005759 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005760 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005761
5762 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005763 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005764 spin_unlock_irq(&np->lock);
5765 if (id1 < 0 || id1 == 0xffff)
5766 continue;
5767 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005768 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005769 spin_unlock_irq(&np->lock);
5770 if (id2 < 0 || id2 == 0xffff)
5771 continue;
5772
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005773 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005774 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5775 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
5776 dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005777 pci_name(pci_dev), id1, id2, phyaddr);
5778 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005779 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005780
5781 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5782 if (np->phy_oui == PHY_OUI_REALTEK2)
5783 np->phy_oui = PHY_OUI_REALTEK;
5784 /* Setup phy revision for Realtek */
5785 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5786 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5787
Linus Torvalds1da177e2005-04-16 15:20:36 -07005788 break;
5789 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005790 if (i == 33) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005791 dev_printk(KERN_INFO, &pci_dev->dev,
5792 "open: Could not find a valid PHY.\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005793 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005794 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005795
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005796 if (!phyinitialized) {
5797 /* reset it */
5798 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005799 } else {
5800 /* see if it is a gigabit phy */
5801 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5802 if (mii_status & PHY_GIGABIT) {
5803 np->gigabit = PHY_GIGABIT;
5804 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005805 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005806
5807 /* set default link speed settings */
5808 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5809 np->duplex = 0;
5810 np->autoneg = 1;
5811
5812 err = register_netdev(dev);
5813 if (err) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005814 dev_printk(KERN_INFO, &pci_dev->dev,
5815 "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005816 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005817 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005818
5819 dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
5820 "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
5821 dev->name,
5822 np->phy_oui,
5823 np->phyaddr,
5824 dev->dev_addr[0],
5825 dev->dev_addr[1],
5826 dev->dev_addr[2],
5827 dev->dev_addr[3],
5828 dev->dev_addr[4],
5829 dev->dev_addr[5]);
5830
5831 dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5832 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5833 dev->features & (NETIF_F_HW_CSUM | NETIF_F_SG) ?
5834 "csum " : "",
5835 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5836 "vlan " : "",
5837 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5838 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5839 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5840 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5841 np->need_linktimer ? "lnktim " : "",
5842 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5843 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5844 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005845
5846 return 0;
5847
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005848out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005849 if (phystate_orig)
5850 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005851 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005852out_freering:
5853 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005854out_unmap:
5855 iounmap(get_hwbase(dev));
5856out_relreg:
5857 pci_release_regions(pci_dev);
5858out_disable:
5859 pci_disable_device(pci_dev);
5860out_free:
5861 free_netdev(dev);
5862out:
5863 return err;
5864}
5865
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005866static void nv_restore_phy(struct net_device *dev)
5867{
5868 struct fe_priv *np = netdev_priv(dev);
5869 u16 phy_reserved, mii_control;
5870
5871 if (np->phy_oui == PHY_OUI_REALTEK &&
5872 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5873 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5874 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5875 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5876 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5877 phy_reserved |= PHY_REALTEK_INIT8;
5878 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5879 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5880
5881 /* restart auto negotiation */
5882 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5883 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5884 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5885 }
5886}
5887
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888static void __devexit nv_remove(struct pci_dev *pci_dev)
5889{
5890 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005891 struct fe_priv *np = netdev_priv(dev);
5892 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005893
5894 unregister_netdev(dev);
5895
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005896 /* special op: write back the misordered MAC address - otherwise
5897 * the next nv_probe would see a wrong address.
5898 */
5899 writel(np->orig_mac[0], base + NvRegMacAddrA);
5900 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005901 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5902 base + NvRegTransmitPoll);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005903
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005904 /* restore any phy related changes */
5905 nv_restore_phy(dev);
5906
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005908 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005909 iounmap(get_hwbase(dev));
5910 pci_release_regions(pci_dev);
5911 pci_disable_device(pci_dev);
5912 free_netdev(dev);
5913 pci_set_drvdata(pci_dev, NULL);
5914}
5915
Francois Romieua1893172006-10-10 14:33:27 -07005916#ifdef CONFIG_PM
5917static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
5918{
5919 struct net_device *dev = pci_get_drvdata(pdev);
5920 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005921 u8 __iomem *base = get_hwbase(dev);
5922 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005923
Tobias Diedrich25d90812008-05-18 15:04:29 +02005924 if (netif_running(dev)) {
5925 // Gross.
5926 nv_close(dev);
5927 }
Francois Romieua1893172006-10-10 14:33:27 -07005928 netif_device_detach(dev);
5929
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005930 /* save non-pci configuration space */
5931 for (i = 0;i <= np->register_size/sizeof(u32); i++)
5932 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5933
Francois Romieua1893172006-10-10 14:33:27 -07005934 pci_save_state(pdev);
5935 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005936 pci_disable_device(pdev);
Francois Romieua1893172006-10-10 14:33:27 -07005937 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieua1893172006-10-10 14:33:27 -07005938 return 0;
5939}
5940
5941static int nv_resume(struct pci_dev *pdev)
5942{
5943 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005944 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005945 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005946 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005947
Francois Romieua1893172006-10-10 14:33:27 -07005948 pci_set_power_state(pdev, PCI_D0);
5949 pci_restore_state(pdev);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005950 /* ack any pending wake events, disable PME */
Francois Romieua1893172006-10-10 14:33:27 -07005951 pci_enable_wake(pdev, PCI_D0, 0);
5952
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005953 /* restore non-pci configuration space */
5954 for (i = 0;i <= np->register_size/sizeof(u32); i++)
5955 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005956
Tobias Diedrich25d90812008-05-18 15:04:29 +02005957 netif_device_attach(dev);
5958 if (netif_running(dev)) {
5959 rc = nv_open(dev);
5960 nv_set_multicast(dev);
5961 }
Francois Romieua1893172006-10-10 14:33:27 -07005962 return rc;
5963}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005964
5965static void nv_shutdown(struct pci_dev *pdev)
5966{
5967 struct net_device *dev = pci_get_drvdata(pdev);
5968 struct fe_priv *np = netdev_priv(dev);
5969
5970 if (netif_running(dev))
5971 nv_close(dev);
5972
5973 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
5974 pci_enable_wake(pdev, PCI_D3cold, np->wolenabled);
5975 pci_disable_device(pdev);
5976 pci_set_power_state(pdev, PCI_D3hot);
5977}
Francois Romieua1893172006-10-10 14:33:27 -07005978#else
5979#define nv_suspend NULL
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005980#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005981#define nv_resume NULL
5982#endif /* CONFIG_PM */
5983
Linus Torvalds1da177e2005-04-16 15:20:36 -07005984static struct pci_device_id pci_tbl[] = {
5985 { /* nForce Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005986 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005987 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005988 },
5989 { /* nForce2 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005990 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005991 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005992 },
5993 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005994 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005995 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005996 },
5997 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005998 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005999 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006000 },
6001 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006002 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006003 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006004 },
6005 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006006 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006007 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008 },
6009 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006010 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006011 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006012 },
6013 { /* CK804 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006014 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006015 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006016 },
6017 { /* CK804 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006018 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006019 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006020 },
6021 { /* MCP04 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006022 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006023 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006024 },
6025 { /* MCP04 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006026 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006027 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006028 },
6029 { /* MCP51 Ethernet Controller */
6030 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05006031 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006032 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006033 { /* MCP51 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006034 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05006035 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006036 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006037 { /* MCP55 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006038 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006039 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006040 },
6041 { /* MCP55 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006042 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006043 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006044 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006045 { /* MCP61 Ethernet Controller */
6046 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_16),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006047 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006048 },
6049 { /* MCP61 Ethernet Controller */
6050 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_17),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006051 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006052 },
6053 { /* MCP61 Ethernet Controller */
6054 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_18),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006055 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006056 },
6057 { /* MCP61 Ethernet Controller */
6058 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_19),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006059 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006060 },
6061 { /* MCP65 Ethernet Controller */
6062 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_20),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006063 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006064 },
6065 { /* MCP65 Ethernet Controller */
6066 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_21),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006067 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006068 },
6069 { /* MCP65 Ethernet Controller */
6070 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_22),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006071 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006072 },
6073 { /* MCP65 Ethernet Controller */
6074 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_23),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006075 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006076 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006077 { /* MCP67 Ethernet Controller */
6078 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_24),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006079 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006080 },
6081 { /* MCP67 Ethernet Controller */
6082 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_25),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006083 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006084 },
6085 { /* MCP67 Ethernet Controller */
6086 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_26),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006087 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006088 },
6089 { /* MCP67 Ethernet Controller */
6090 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_27),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006091 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006092 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006093 { /* MCP73 Ethernet Controller */
6094 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_28),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006095 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006096 },
6097 { /* MCP73 Ethernet Controller */
6098 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_29),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006099 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006100 },
6101 { /* MCP73 Ethernet Controller */
6102 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_30),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006103 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006104 },
6105 { /* MCP73 Ethernet Controller */
6106 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_31),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006107 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006108 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006109 { /* MCP77 Ethernet Controller */
6110 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_32),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006111 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006112 },
6113 { /* MCP77 Ethernet Controller */
6114 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_33),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006115 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006116 },
6117 { /* MCP77 Ethernet Controller */
6118 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_34),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006119 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006120 },
6121 { /* MCP77 Ethernet Controller */
6122 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_35),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006123 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006124 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006125 { /* MCP79 Ethernet Controller */
6126 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_36),
Ayaz Abdulla06941932008-08-06 12:12:18 -04006127 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006128 },
6129 { /* MCP79 Ethernet Controller */
6130 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_37),
Ayaz Abdulla06941932008-08-06 12:12:18 -04006131 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006132 },
6133 { /* MCP79 Ethernet Controller */
6134 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_38),
Ayaz Abdulla06941932008-08-06 12:12:18 -04006135 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006136 },
6137 { /* MCP79 Ethernet Controller */
6138 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_39),
Ayaz Abdulla06941932008-08-06 12:12:18 -04006139 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006140 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006141 {0,},
6142};
6143
6144static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006145 .name = DRV_NAME,
6146 .id_table = pci_tbl,
6147 .probe = nv_probe,
6148 .remove = __devexit_p(nv_remove),
6149 .suspend = nv_suspend,
6150 .resume = nv_resume,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006151 .shutdown = nv_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006152};
6153
Linus Torvalds1da177e2005-04-16 15:20:36 -07006154static int __init init_nic(void)
6155{
Jeff Garzik29917622006-08-19 17:48:59 -04006156 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006157}
6158
6159static void __exit exit_nic(void)
6160{
6161 pci_unregister_driver(&driver);
6162}
6163
6164module_param(max_interrupt_work, int, 0);
6165MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006166module_param(optimization_mode, int, 0);
6167MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
6168module_param(poll_interval, int, 0);
6169MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006170module_param(msi, int, 0);
6171MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6172module_param(msix, int, 0);
6173MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6174module_param(dma_64bit, int, 0);
6175MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006176module_param(phy_cross, int, 0);
6177MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178
6179MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6180MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6181MODULE_LICENSE("GPL");
6182
6183MODULE_DEVICE_TABLE(pci, pci_tbl);
6184
6185module_init(init_nic);
6186module_exit(exit_nic);