blob: 43d62053e158724caf86e25b6beffe134397c272 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * dwc3-omap.c - OMAP Specific Glue layer
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
Felipe Balbia72e6582011-09-05 13:37:28 +030039#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030040#include <linux/kernel.h>
41#include <linux/slab.h>
42#include <linux/interrupt.h>
43#include <linux/spinlock.h>
44#include <linux/platform_device.h>
Felipe Balbi99624442011-09-01 22:26:25 +030045#include <linux/platform_data/dwc3-omap.h>
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +053046#include <linux/usb/dwc3-omap.h>
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +053047#include <linux/pm_runtime.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030048#include <linux/dma-mapping.h>
49#include <linux/ioport.h>
50#include <linux/io.h>
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +020051#include <linux/of.h>
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +053052#include <linux/of_platform.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030053
Felipe Balbia418cc42012-07-19 13:56:07 +030054#include <linux/usb/otg.h>
Felipe Balbia418cc42012-07-19 13:56:07 +030055
Felipe Balbi72246da2011-08-19 18:10:58 +030056/*
57 * All these registers belong to OMAP's Wrapper around the
58 * DesignWare USB3 Core.
59 */
60
61#define USBOTGSS_REVISION 0x0000
62#define USBOTGSS_SYSCONFIG 0x0010
63#define USBOTGSS_IRQ_EOI 0x0020
64#define USBOTGSS_IRQSTATUS_RAW_0 0x0024
65#define USBOTGSS_IRQSTATUS_0 0x0028
66#define USBOTGSS_IRQENABLE_SET_0 0x002c
67#define USBOTGSS_IRQENABLE_CLR_0 0x0030
68#define USBOTGSS_IRQSTATUS_RAW_1 0x0034
69#define USBOTGSS_IRQSTATUS_1 0x0038
70#define USBOTGSS_IRQENABLE_SET_1 0x003c
71#define USBOTGSS_IRQENABLE_CLR_1 0x0040
72#define USBOTGSS_UTMI_OTG_CTRL 0x0080
73#define USBOTGSS_UTMI_OTG_STATUS 0x0084
74#define USBOTGSS_MMRAM_OFFSET 0x0100
75#define USBOTGSS_FLADJ 0x0104
76#define USBOTGSS_DEBUG_CFG 0x0108
77#define USBOTGSS_DEBUG_DATA 0x010c
78
79/* SYSCONFIG REGISTER */
80#define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +030081
Felipe Balbi72246da2011-08-19 18:10:58 +030082/* IRQ_EOI REGISTER */
83#define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
84
85/* IRQS0 BITS */
86#define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
87
88/* IRQ1 BITS */
89#define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
90#define USBOTGSS_IRQ1_OEVT (1 << 16)
91#define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
92#define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
93#define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
94#define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
95#define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
96#define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
97#define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
98#define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
99
100/* UTMI_OTG_CTRL REGISTER */
101#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
102#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
103#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
104#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
105
106/* UTMI_OTG_STATUS REGISTER */
107#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
108#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
109#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
110#define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
111#define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
112#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
113#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
114
115struct dwc3_omap {
116 /* device lock */
117 spinlock_t lock;
118
Felipe Balbi72246da2011-08-19 18:10:58 +0300119 struct device *dev;
120
121 int irq;
122 void __iomem *base;
123
124 void *context;
125 u32 resource_size;
126
127 u32 dma_status:1;
128};
129
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530130struct dwc3_omap *_omap;
131
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300132static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
133{
134 return readl(base + offset);
135}
136
137static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
138{
139 writel(value, base + offset);
140}
141
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530142void dwc3_omap_mailbox(enum omap_dwc3_vbus_id_status status)
143{
144 u32 val;
145 struct dwc3_omap *omap = _omap;
146
147 switch (status) {
148 case OMAP_DWC3_ID_GROUND:
149 dev_dbg(omap->dev, "ID GND\n");
150
151 val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
152 val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
153 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
154 | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
155 val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
156 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
157 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
158 break;
159
160 case OMAP_DWC3_VBUS_VALID:
161 dev_dbg(omap->dev, "VBUS Connect\n");
162
163 val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
164 val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
165 val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
166 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
167 | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
168 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
169 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
170 break;
171
172 case OMAP_DWC3_ID_FLOAT:
173 case OMAP_DWC3_VBUS_OFF:
174 dev_dbg(omap->dev, "VBUS Disconnect\n");
175
176 val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
177 val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
178 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
179 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
180 val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
181 | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
182 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
183 break;
184
185 default:
186 dev_dbg(omap->dev, "ID float\n");
187 }
188
189 return;
190}
191EXPORT_SYMBOL_GPL(dwc3_omap_mailbox);
192
Felipe Balbi72246da2011-08-19 18:10:58 +0300193static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
194{
195 struct dwc3_omap *omap = _omap;
196 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300197
198 spin_lock(&omap->lock);
199
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300200 reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300201
202 if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300203 dev_dbg(omap->dev, "DMA Disable was Cleared\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300204 omap->dma_status = false;
205 }
206
207 if (reg & USBOTGSS_IRQ1_OEVT)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300208 dev_dbg(omap->dev, "OTG Event\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300209
Felipe Balbi42077b02011-09-06 12:00:39 +0300210 if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300211 dev_dbg(omap->dev, "DRVVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300212
Felipe Balbi42077b02011-09-06 12:00:39 +0300213 if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300214 dev_dbg(omap->dev, "CHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300215
Felipe Balbi42077b02011-09-06 12:00:39 +0300216 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300217 dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300218
Felipe Balbi42077b02011-09-06 12:00:39 +0300219 if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300220 dev_dbg(omap->dev, "IDPULLUP Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300221
Felipe Balbi42077b02011-09-06 12:00:39 +0300222 if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300223 dev_dbg(omap->dev, "DRVVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300224
Felipe Balbi42077b02011-09-06 12:00:39 +0300225 if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300226 dev_dbg(omap->dev, "CHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300227
Felipe Balbi42077b02011-09-06 12:00:39 +0300228 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300229 dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300230
Felipe Balbi42077b02011-09-06 12:00:39 +0300231 if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300232 dev_dbg(omap->dev, "IDPULLUP Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300233
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300234 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
Felipe Balbi42077b02011-09-06 12:00:39 +0300235
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300236 reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
237 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300238
239 spin_unlock(&omap->lock);
240
241 return IRQ_HANDLED;
242}
243
Kishon Vijay Abraham I94c6a432013-01-25 08:30:45 +0530244static int dwc3_omap_remove_core(struct device *dev, void *c)
245{
246 struct platform_device *pdev = to_platform_device(dev);
247
248 platform_device_unregister(pdev);
249
250 return 0;
251}
252
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200253static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
254{
255 u32 reg;
256
257 /* enable all IRQs */
258 reg = USBOTGSS_IRQO_COREIRQ_ST;
259 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
260
261 reg = (USBOTGSS_IRQ1_OEVT |
262 USBOTGSS_IRQ1_DRVVBUS_RISE |
263 USBOTGSS_IRQ1_CHRGVBUS_RISE |
264 USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
265 USBOTGSS_IRQ1_IDPULLUP_RISE |
266 USBOTGSS_IRQ1_DRVVBUS_FALL |
267 USBOTGSS_IRQ1_CHRGVBUS_FALL |
268 USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
269 USBOTGSS_IRQ1_IDPULLUP_FALL);
270
271 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
272}
273
274static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
275{
276 /* disable all IRQs */
277 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, 0x00);
278 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, 0x00);
279}
280
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500281static int dwc3_omap_probe(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300282{
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200283 struct device_node *node = pdev->dev.of_node;
284
Felipe Balbi72246da2011-08-19 18:10:58 +0300285 struct dwc3_omap *omap;
286 struct resource *res;
Chanho Park802ca852012-02-15 18:27:55 +0900287 struct device *dev = &pdev->dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300288
289 int ret = -ENOMEM;
290 int irq;
291
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530292 int utmi_mode = 0;
293
Felipe Balbi72246da2011-08-19 18:10:58 +0300294 u32 reg;
295
296 void __iomem *base;
297 void *context;
298
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530299 if (!node) {
300 dev_err(dev, "device node not found\n");
301 return -EINVAL;
302 }
303
Chanho Park802ca852012-02-15 18:27:55 +0900304 omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300305 if (!omap) {
Chanho Park802ca852012-02-15 18:27:55 +0900306 dev_err(dev, "not enough memory\n");
307 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300308 }
309
310 platform_set_drvdata(pdev, omap);
311
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530312 irq = platform_get_irq(pdev, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300313 if (irq < 0) {
Chanho Park802ca852012-02-15 18:27:55 +0900314 dev_err(dev, "missing IRQ resource\n");
315 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300316 }
317
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530318 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300319 if (!res) {
Chanho Park802ca852012-02-15 18:27:55 +0900320 dev_err(dev, "missing memory base resource\n");
321 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300322 }
323
Chanho Park802ca852012-02-15 18:27:55 +0900324 base = devm_ioremap_nocache(dev, res->start, resource_size(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300325 if (!base) {
Chanho Park802ca852012-02-15 18:27:55 +0900326 dev_err(dev, "ioremap failed\n");
327 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300328 }
329
Chanho Park802ca852012-02-15 18:27:55 +0900330 context = devm_kzalloc(dev, resource_size(res), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300331 if (!context) {
Chanho Park802ca852012-02-15 18:27:55 +0900332 dev_err(dev, "couldn't allocate dwc3 context memory\n");
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +0530333 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300334 }
335
336 spin_lock_init(&omap->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300337
Felipe Balbi72246da2011-08-19 18:10:58 +0300338 omap->resource_size = resource_size(res);
339 omap->context = context;
Chanho Park802ca852012-02-15 18:27:55 +0900340 omap->dev = dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300341 omap->irq = irq;
342 omap->base = base;
Felipe Balbi72246da2011-08-19 18:10:58 +0300343
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530344 /*
345 * REVISIT if we ever have two instances of the wrapper, we will be
346 * in big trouble
347 */
348 _omap = omap;
349
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530350 pm_runtime_enable(dev);
351 ret = pm_runtime_get_sync(dev);
352 if (ret < 0) {
353 dev_err(dev, "get_sync failed with err %d\n", ret);
354 return ret;
355 }
356
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300357 reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
Felipe Balbi99624442011-09-01 22:26:25 +0300358
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530359 of_property_read_u32(node, "utmi-mode", &utmi_mode);
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530360
361 switch (utmi_mode) {
362 case DWC3_OMAP_UTMI_MODE_SW:
363 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
364 break;
365 case DWC3_OMAP_UTMI_MODE_HW:
366 reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
367 break;
368 default:
369 dev_dbg(dev, "UNKNOWN utmi mode %d\n", utmi_mode);
Felipe Balbi99624442011-09-01 22:26:25 +0300370 }
371
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300372 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
Felipe Balbi99624442011-09-01 22:26:25 +0300373
Felipe Balbi72246da2011-08-19 18:10:58 +0300374 /* check the DMA Status */
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300375 reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
Felipe Balbi72246da2011-08-19 18:10:58 +0300376 omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
377
Chanho Park802ca852012-02-15 18:27:55 +0900378 ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
Felipe Balbidd17a6b2011-09-06 10:57:41 +0300379 "dwc3-omap", omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300380 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900381 dev_err(dev, "failed to request IRQ #%d --> %d\n",
Felipe Balbi72246da2011-08-19 18:10:58 +0300382 omap->irq, ret);
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +0530383 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300384 }
385
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200386 dwc3_omap_enable_irqs(omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300387
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530388 ret = of_platform_populate(node, NULL, NULL, dev);
389 if (ret) {
390 dev_err(&pdev->dev, "failed to create dwc3 core\n");
391 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300392 }
393
394 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300395}
396
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500397static int dwc3_omap_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300398{
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200399 struct dwc3_omap *omap = platform_get_drvdata(pdev);
400
401 dwc3_omap_disable_irqs(omap);
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530402 pm_runtime_put_sync(&pdev->dev);
403 pm_runtime_disable(&pdev->dev);
Kishon Vijay Abraham I94c6a432013-01-25 08:30:45 +0530404 device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
405
Felipe Balbi72246da2011-08-19 18:10:58 +0300406 return 0;
407}
408
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200409static const struct of_device_id of_dwc3_match[] = {
Felipe Balbi72246da2011-08-19 18:10:58 +0300410 {
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530411 .compatible = "ti,dwc3"
Felipe Balbi72246da2011-08-19 18:10:58 +0300412 },
413 { },
414};
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200415MODULE_DEVICE_TABLE(of, of_dwc3_match);
Felipe Balbi72246da2011-08-19 18:10:58 +0300416
417static struct platform_driver dwc3_omap_driver = {
418 .probe = dwc3_omap_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500419 .remove = dwc3_omap_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +0300420 .driver = {
421 .name = "omap-dwc3",
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200422 .of_match_table = of_dwc3_match,
Felipe Balbi72246da2011-08-19 18:10:58 +0300423 },
424};
425
Axel Lincc27c962011-11-27 20:16:27 +0800426module_platform_driver(dwc3_omap_driver);
427
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +0200428MODULE_ALIAS("platform:omap-dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +0300429MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
430MODULE_LICENSE("Dual BSD/GPL");
431MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");