blob: 3a0a1b8aa0bb99bb687fe54ff59686ca57a5416c [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
2 * linux/arch/arm/mach-omap2/clock.c
3 *
Tony Lindgrena16e9702008-03-18 11:56:39 +02004 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2008 Nokia Corporation
6 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
Tony Lindgrena16e9702008-03-18 11:56:39 +020011 * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
12 * Gordon McNutt and RidgeRun, Inc.
Tony Lindgren046d6b22005-11-10 14:26:52 +000013 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +020018#undef DEBUG
19
Tony Lindgren046d6b22005-11-10 14:26:52 +000020#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/device.h>
23#include <linux/list.h>
24#include <linux/errno.h>
25#include <linux/delay.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000026#include <linux/clk.h>
Paul Walmsley6b8858a2008-03-18 10:35:15 +020027#include <linux/io.h>
28#include <linux/cpufreq.h>
Russell Kingfbd3bdb2008-09-06 12:13:59 +010029#include <linux/bitops.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000030
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/clock.h>
32#include <mach/sram.h>
Tony Lindgren76631482006-12-12 23:02:43 -080033#include <asm/div64.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000034
Tony Lindgrenb824efa2006-04-02 17:46:20 +010035#include "memory.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020036#include "clock.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020037#include "prm.h"
38#include "prm-regbits-24xx.h"
39#include "cm.h"
40#include "cm-regbits-24xx.h"
Tony Lindgren046d6b22005-11-10 14:26:52 +000041
Russell King548d8492008-11-04 14:02:46 +000042static const struct clkops clkops_oscck;
43static const struct clkops clkops_fixed;
44
45#include "clock24xx.h"
46
Paul Walmsley6b8858a2008-03-18 10:35:15 +020047/* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
48#define EN_APLL_STOPPED 0
49#define EN_APLL_LOCKED 3
Juha Yrjoladdc32a82006-09-25 12:41:50 +030050
Paul Walmsley6b8858a2008-03-18 10:35:15 +020051/* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
52#define APLLS_CLKIN_19_2MHZ 0
53#define APLLS_CLKIN_13MHZ 2
54#define APLLS_CLKIN_12MHZ 3
55
56/* #define DOWN_VARIABLE_DPLL 1 */ /* Experimental */
Tony Lindgren046d6b22005-11-10 14:26:52 +000057
58static struct prcm_config *curr_prcm_set;
Tony Lindgrenae78dcf2006-09-25 12:41:20 +030059static struct clk *vclk;
60static struct clk *sclk;
Tony Lindgren046d6b22005-11-10 14:26:52 +000061
62/*-------------------------------------------------------------------------
Paul Walmsley6b8858a2008-03-18 10:35:15 +020063 * Omap24xx specific clock functions
Tony Lindgren046d6b22005-11-10 14:26:52 +000064 *-------------------------------------------------------------------------*/
65
Tony Lindgrena16e9702008-03-18 11:56:39 +020066/* This actually returns the rate of core_ck, not dpll_ck. */
67static u32 omap2_get_dpll_rate_24xx(struct clk *tclk)
68{
69 long long dpll_clk;
70 u8 amult;
71
72 dpll_clk = omap2_get_dpll_rate(tclk);
73
74 amult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
75 amult &= OMAP24XX_CORE_CLK_SRC_MASK;
76 dpll_clk *= amult;
77
78 return dpll_clk;
79}
80
Paul Walmsley6b8858a2008-03-18 10:35:15 +020081static int omap2_enable_osc_ck(struct clk *clk)
82{
83 u32 pcc;
84
85 pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
86
87 __raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK,
88 OMAP24XX_PRCM_CLKSRC_CTRL);
89
90 return 0;
91}
92
93static void omap2_disable_osc_ck(struct clk *clk)
94{
95 u32 pcc;
96
97 pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
98
99 __raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK,
100 OMAP24XX_PRCM_CLKSRC_CTRL);
101}
102
Russell King548d8492008-11-04 14:02:46 +0000103static const struct clkops clkops_oscck = {
104 .enable = &omap2_enable_osc_ck,
105 .disable = &omap2_disable_osc_ck,
106};
107
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200108#ifdef OLD_CK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000109/* Recalculate SYST_CLK */
110static void omap2_sys_clk_recalc(struct clk * clk)
111{
112 u32 div = PRCM_CLKSRC_CTRL;
113 div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
114 div >>= clk->rate_offset;
115 clk->rate = (clk->parent->rate / div);
116 propagate_rate(clk);
117}
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200118#endif /* OLD_CK */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000119
Tony Lindgren046d6b22005-11-10 14:26:52 +0000120/* Enable an APLL if off */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200121static int omap2_clk_fixed_enable(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000122{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200123 u32 cval, apll_mask;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000124
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200125 apll_mask = EN_APLL_LOCKED << clk->enable_bit;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000126
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200127 cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000128
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200129 if ((cval & apll_mask) == apll_mask)
130 return 0; /* apll already enabled */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000131
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200132 cval &= ~apll_mask;
133 cval |= apll_mask;
134 cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000135
136 if (clk == &apll96_ck)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200137 cval = OMAP24XX_ST_96M_APLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000138 else if (clk == &apll54_ck)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200139 cval = OMAP24XX_ST_54M_APLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000140
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200141 omap2_wait_clock_ready(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), cval,
142 clk->name);
143
144 /*
145 * REVISIT: Should we return an error code if omap2_wait_clock_ready()
146 * fails?
147 */
148 return 0;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000149}
150
Tony Lindgren046d6b22005-11-10 14:26:52 +0000151/* Stop APLL */
152static void omap2_clk_fixed_disable(struct clk *clk)
153{
154 u32 cval;
155
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200156 cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
157 cval &= ~(EN_APLL_LOCKED << clk->enable_bit);
158 cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000159}
160
Russell King548d8492008-11-04 14:02:46 +0000161static const struct clkops clkops_fixed = {
162 .enable = &omap2_clk_fixed_enable,
163 .disable = &omap2_clk_fixed_disable,
164};
165
Tony Lindgren046d6b22005-11-10 14:26:52 +0000166/*
167 * Uses the current prcm set to tell if a rate is valid.
168 * You can go slower, but not faster within a given rate set.
169 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300170long omap2_dpllcore_round_rate(unsigned long target_rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000171{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200172 u32 high, low, core_clk_src;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000173
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200174 core_clk_src = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
175 core_clk_src &= OMAP24XX_CORE_CLK_SRC_MASK;
176
177 if (core_clk_src == CORE_CLK_SRC_DPLL) { /* DPLL clockout */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000178 high = curr_prcm_set->dpll_speed * 2;
179 low = curr_prcm_set->dpll_speed;
180 } else { /* DPLL clockout x 2 */
181 high = curr_prcm_set->dpll_speed;
182 low = curr_prcm_set->dpll_speed / 2;
183 }
184
185#ifdef DOWN_VARIABLE_DPLL
186 if (target_rate > high)
187 return high;
188 else
189 return target_rate;
190#else
191 if (target_rate > low)
192 return high;
193 else
194 return low;
195#endif
196
197}
198
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300199static void omap2_dpllcore_recalc(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000200{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200201 clk->rate = omap2_get_dpll_rate_24xx(clk);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200202}
203
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300204static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200205{
206 u32 cur_rate, low, mult, div, valid_rate, done_rate;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000207 u32 bypass = 0;
208 struct prcm_config tmpset;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200209 const struct dpll_data *dd;
210 unsigned long flags;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000211 int ret = -EINVAL;
212
213 local_irq_save(flags);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200214 cur_rate = omap2_get_dpll_rate_24xx(&dpll_ck);
215 mult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
216 mult &= OMAP24XX_CORE_CLK_SRC_MASK;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000217
218 if ((rate == (cur_rate / 2)) && (mult == 2)) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200219 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000220 } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200221 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000222 } else if (rate != cur_rate) {
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300223 valid_rate = omap2_dpllcore_round_rate(rate);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000224 if (valid_rate != rate)
225 goto dpll_exit;
226
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200227 if (mult == 1)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000228 low = curr_prcm_set->dpll_speed;
229 else
230 low = curr_prcm_set->dpll_speed / 2;
231
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200232 dd = clk->dpll_data;
233 if (!dd)
234 goto dpll_exit;
235
236 tmpset.cm_clksel1_pll = __raw_readl(dd->mult_div1_reg);
237 tmpset.cm_clksel1_pll &= ~(dd->mult_mask |
238 dd->div1_mask);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000239 div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200240 tmpset.cm_clksel2_pll = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
241 tmpset.cm_clksel2_pll &= ~OMAP24XX_CORE_CLK_SRC_MASK;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000242 if (rate > low) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200243 tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000244 mult = ((rate / 2) / 1000000);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200245 done_rate = CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000246 } else {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200247 tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000248 mult = (rate / 1000000);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200249 done_rate = CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000250 }
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200251 tmpset.cm_clksel1_pll |= (div << __ffs(dd->mult_mask));
252 tmpset.cm_clksel1_pll |= (mult << __ffs(dd->div1_mask));
Tony Lindgren046d6b22005-11-10 14:26:52 +0000253
254 /* Worst case */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200255 tmpset.base_sdrc_rfr = SDRC_RFR_CTRL_BYPASS;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000256
257 if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
258 bypass = 1;
259
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200260 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1); /* For init_mem */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000261
262 /* Force dll lock mode */
263 omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
264 bypass);
265
266 /* Errata: ret dll entry state */
267 omap2_init_memory_params(omap2_dll_force_needed());
268 omap2_reprogram_sdrc(done_rate, 0);
269 }
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300270 omap2_dpllcore_recalc(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000271 ret = 0;
272
273dpll_exit:
274 local_irq_restore(flags);
275 return(ret);
276}
277
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200278/**
279 * omap2_table_mpu_recalc - just return the MPU speed
280 * @clk: virt_prcm_set struct clk
281 *
282 * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
283 */
284static void omap2_table_mpu_recalc(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000285{
286 clk->rate = curr_prcm_set->mpu_speed;
287}
288
289/*
290 * Look for a rate equal or less than the target rate given a configuration set.
291 *
292 * What's not entirely clear is "which" field represents the key field.
293 * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
294 * just uses the ARM rates.
295 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200296static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000297{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200298 struct prcm_config *ptr;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000299 long highest_rate;
300
301 if (clk != &virt_prcm_set)
302 return -EINVAL;
303
304 highest_rate = -EINVAL;
305
306 for (ptr = rate_table; ptr->mpu_speed; ptr++) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200307 if (!(ptr->flags & cpu_mask))
308 continue;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000309 if (ptr->xtal_speed != sys_ck.rate)
310 continue;
311
312 highest_rate = ptr->mpu_speed;
313
314 /* Can check only after xtal frequency check */
315 if (ptr->mpu_speed <= rate)
316 break;
317 }
318 return highest_rate;
319}
320
Tony Lindgren046d6b22005-11-10 14:26:52 +0000321/* Sets basic clocks based on the specified rate */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200322static int omap2_select_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000323{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200324 u32 cur_rate, done_rate, bypass = 0, tmp;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000325 struct prcm_config *prcm;
326 unsigned long found_speed = 0;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200327 unsigned long flags;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000328
329 if (clk != &virt_prcm_set)
330 return -EINVAL;
331
Tony Lindgren046d6b22005-11-10 14:26:52 +0000332 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
333 if (!(prcm->flags & cpu_mask))
334 continue;
335
336 if (prcm->xtal_speed != sys_ck.rate)
337 continue;
338
339 if (prcm->mpu_speed <= rate) {
340 found_speed = prcm->mpu_speed;
341 break;
342 }
343 }
344
345 if (!found_speed) {
346 printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
Tony Lindgrena16e9702008-03-18 11:56:39 +0200347 rate / 1000000);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000348 return -EINVAL;
349 }
350
351 curr_prcm_set = prcm;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200352 cur_rate = omap2_get_dpll_rate_24xx(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000353
354 if (prcm->dpll_speed == cur_rate / 2) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200355 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000356 } else if (prcm->dpll_speed == cur_rate * 2) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200357 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000358 } else if (prcm->dpll_speed != cur_rate) {
359 local_irq_save(flags);
360
361 if (prcm->dpll_speed == prcm->xtal_speed)
362 bypass = 1;
363
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200364 if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) ==
365 CORE_CLK_SRC_DPLL_X2)
366 done_rate = CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000367 else
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200368 done_rate = CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000369
370 /* MPU divider */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200371 cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000372
373 /* dsp + iva1 div(2420), iva2.1(2430) */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200374 cm_write_mod_reg(prcm->cm_clksel_dsp,
375 OMAP24XX_DSP_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000376
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200377 cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000378
379 /* Major subsystem dividers */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200380 tmp = cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK;
381 cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD, CM_CLKSEL1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000382 if (cpu_is_omap2430())
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200383 cm_write_mod_reg(prcm->cm_clksel_mdm,
384 OMAP2430_MDM_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000385
386 /* x2 to enter init_mem */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200387 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000388
389 omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
390 bypass);
391
392 omap2_init_memory_params(omap2_dll_force_needed());
393 omap2_reprogram_sdrc(done_rate, 0);
394
395 local_irq_restore(flags);
396 }
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300397 omap2_dpllcore_recalc(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000398
399 return 0;
400}
401
Tony Lindgren046d6b22005-11-10 14:26:52 +0000402static struct clk_functions omap2_clk_functions = {
403 .clk_enable = omap2_clk_enable,
404 .clk_disable = omap2_clk_disable,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000405 .clk_round_rate = omap2_clk_round_rate,
406 .clk_set_rate = omap2_clk_set_rate,
407 .clk_set_parent = omap2_clk_set_parent,
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300408 .clk_disable_unused = omap2_clk_disable_unused,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000409};
410
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200411static u32 omap2_get_apll_clkin(void)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000412{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200413 u32 aplls, sclk = 0;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000414
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200415 aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1);
416 aplls &= OMAP24XX_APLLS_CLKIN_MASK;
417 aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000418
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200419 if (aplls == APLLS_CLKIN_19_2MHZ)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000420 sclk = 19200000;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200421 else if (aplls == APLLS_CLKIN_13MHZ)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000422 sclk = 13000000;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200423 else if (aplls == APLLS_CLKIN_12MHZ)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000424 sclk = 12000000;
425
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200426 return sclk;
427}
Tony Lindgren046d6b22005-11-10 14:26:52 +0000428
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200429static u32 omap2_get_sysclkdiv(void)
430{
431 u32 div;
432
433 div = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
434 div &= OMAP_SYSCLKDIV_MASK;
435 div >>= OMAP_SYSCLKDIV_SHIFT;
436
437 return div;
438}
439
440static void omap2_osc_clk_recalc(struct clk *clk)
441{
442 clk->rate = omap2_get_apll_clkin() * omap2_get_sysclkdiv();
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200443}
444
445static void omap2_sys_clk_recalc(struct clk *clk)
446{
447 clk->rate = clk->parent->rate / omap2_get_sysclkdiv();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000448}
449
Tony Lindgrenae78dcf2006-09-25 12:41:20 +0300450/*
451 * Set clocks for bypass mode for reboot to work.
452 */
453void omap2_clk_prepare_for_reboot(void)
454{
455 u32 rate;
456
457 if (vclk == NULL || sclk == NULL)
458 return;
459
460 rate = clk_get_rate(sclk);
461 clk_set_rate(vclk, rate);
462}
463
Tony Lindgren046d6b22005-11-10 14:26:52 +0000464/*
465 * Switch the MPU rate if specified on cmdline.
466 * We cannot do this early until cmdline is parsed.
467 */
468static int __init omap2_clk_arch_init(void)
469{
470 if (!mpurate)
471 return -EINVAL;
472
473 if (omap2_select_table_rate(&virt_prcm_set, mpurate))
474 printk(KERN_ERR "Could not find matching MPU rate\n");
475
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200476 recalculate_root_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000477
478 printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
479 "%ld.%01ld/%ld/%ld MHz\n",
480 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
481 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
482
483 return 0;
484}
485arch_initcall(omap2_clk_arch_init);
486
487int __init omap2_clk_init(void)
488{
489 struct prcm_config *prcm;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200490 struct clk **clkp;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000491 u32 clkrate;
492
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200493 if (cpu_is_omap242x())
494 cpu_mask = RATE_IN_242X;
495 else if (cpu_is_omap2430())
496 cpu_mask = RATE_IN_243X;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000497
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200498 clk_init(&omap2_clk_functions);
499
500 omap2_osc_clk_recalc(&osc_ck);
Russell King9a5feda2008-11-13 13:44:15 +0000501 propagate_rate(&osc_ck);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200502 omap2_sys_clk_recalc(&sys_ck);
Russell King9a5feda2008-11-13 13:44:15 +0000503 propagate_rate(&sys_ck);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200504
505 for (clkp = onchip_24xx_clks;
506 clkp < onchip_24xx_clks + ARRAY_SIZE(onchip_24xx_clks);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000507 clkp++) {
508
509 if ((*clkp)->flags & CLOCK_IN_OMAP242X && cpu_is_omap2420()) {
510 clk_register(*clkp);
511 continue;
512 }
513
514 if ((*clkp)->flags & CLOCK_IN_OMAP243X && cpu_is_omap2430()) {
515 clk_register(*clkp);
516 continue;
517 }
518 }
519
520 /* Check the MPU rate set by bootloader */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200521 clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000522 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200523 if (!(prcm->flags & cpu_mask))
524 continue;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000525 if (prcm->xtal_speed != sys_ck.rate)
526 continue;
527 if (prcm->dpll_speed <= clkrate)
528 break;
529 }
530 curr_prcm_set = prcm;
531
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200532 recalculate_root_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000533
534 printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
535 "%ld.%01ld/%ld/%ld MHz\n",
536 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
537 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
538
539 /*
540 * Only enable those clocks we will need, let the drivers
541 * enable other clocks as necessary
542 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200543 clk_enable_init_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000544
Tony Lindgrenae78dcf2006-09-25 12:41:20 +0300545 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
546 vclk = clk_get(NULL, "virt_prcm_set");
547 sclk = clk_get(NULL, "sys_ck");
548
Tony Lindgren046d6b22005-11-10 14:26:52 +0000549 return 0;
550}