blob: 1042f7f0a48be795a84732af62ca6f565e3773ac [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_SH_PCI_H
2#define __ASM_SH_PCI_H
3
4#ifdef __KERNEL__
5
Linus Torvalds1da177e2005-04-16 15:20:36 -07006/* Can be used to override the logic in pci_scan_bus for skipping
7 already-configured bus numbers - to be used for buggy BIOSes
8 or architectures with incomplete PCI setup by the loader */
9
10#define pcibios_assign_all_busses() 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
12/*
13 * A board can define one or more PCI channels that represent built-in (or
14 * external) PCI controllers.
15 */
16struct pci_channel {
Paul Mundte79066a2009-04-20 18:29:22 +090017 struct pci_channel *next;
Paul Mundt320e68d2010-01-29 22:38:13 +090018 struct pci_bus *bus;
Paul Mundt0bb34a62009-04-20 16:38:00 +090019
Paul Mundte79066a2009-04-20 18:29:22 +090020 struct pci_ops *pci_ops;
Paul Mundtb6c58b12010-02-01 20:01:50 +090021
22 struct resource *resources;
23 unsigned int nr_resources;
Paul Mundte79066a2009-04-20 18:29:22 +090024
Paul Mundt09cfeb12009-04-20 18:42:00 +090025 unsigned long io_offset;
26 unsigned long mem_offset;
27
Paul Mundte79066a2009-04-20 18:29:22 +090028 unsigned long reg_base;
Paul Mundte79066a2009-04-20 18:29:22 +090029 unsigned long io_map_base;
Paul Mundt320e68d2010-01-29 22:38:13 +090030
31 unsigned int index;
32 unsigned int need_domain_info;
Paul Mundtef407be2010-02-01 16:39:46 +090033
34 /* Optional error handling */
35 struct timer_list err_timer, serr_timer;
36 unsigned int err_irq, serr_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070037};
38
Paul Mundtef407be2010-02-01 16:39:46 +090039/* arch/sh/drivers/pci/pci.c */
Paul Mundtbcf39352010-02-01 13:11:25 +090040extern int register_pci_controller(struct pci_channel *hose);
Paul Mundtef407be2010-02-01 16:39:46 +090041extern void pcibios_report_status(unsigned int status_mask, int warn);
42
43/* arch/sh/drivers/pci/common.c */
Paul Mundt9ad62ec2010-02-03 16:46:20 +090044extern int early_read_config_byte(struct pci_channel *hose, int top_bus,
45 int bus, int devfn, int offset, u8 *value);
46extern int early_read_config_word(struct pci_channel *hose, int top_bus,
47 int bus, int devfn, int offset, u16 *value);
48extern int early_read_config_dword(struct pci_channel *hose, int top_bus,
49 int bus, int devfn, int offset, u32 *value);
50extern int early_write_config_byte(struct pci_channel *hose, int top_bus,
51 int bus, int devfn, int offset, u8 value);
52extern int early_write_config_word(struct pci_channel *hose, int top_bus,
53 int bus, int devfn, int offset, u16 value);
54extern int early_write_config_dword(struct pci_channel *hose, int top_bus,
55 int bus, int devfn, int offset, u32 value);
Paul Mundtef407be2010-02-01 16:39:46 +090056extern void pcibios_enable_timers(struct pci_channel *hose);
57extern unsigned int pcibios_handle_status_errors(unsigned long addr,
58 unsigned int status, struct pci_channel *hose);
Paul Mundt85b59f52010-02-01 13:01:42 +090059extern int pci_is_66mhz_capable(struct pci_channel *hose,
60 int top_bus, int current_bus);
Paul Mundte79066a2009-04-20 18:29:22 +090061
Paul Mundta3c0e0d2009-04-20 16:14:29 +090062extern unsigned long PCIBIOS_MIN_IO, PCIBIOS_MIN_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64struct pci_dev;
65
Paul Mundt98333852009-04-20 15:51:45 +090066#define HAVE_PCI_MMAP
67extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
68 enum pci_mmap_state mmap_state, int write_combine);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069extern void pcibios_set_master(struct pci_dev *dev);
70
David Shaohua Lic9c3e452005-04-01 00:07:31 -050071static inline void pcibios_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072{
73 /* We don't do dynamic PCI IRQ allocation */
74}
75
76/* Dynamic DMA mapping stuff.
77 * SuperH has everything mapped statically like x86.
78 */
79
80/* The PCI address space does equal the physical memory
81 * address space. The networking and block device layers use
82 * this boolean for bounce buffer decisions.
83 */
Paul Mundt73c926b2009-10-20 12:55:56 +090084#define PCI_DMA_BUS_IS_PHYS (dma_ops->is_phys)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86/* pci_unmap_{single,page} being a nop depends upon the
87 * configuration.
88 */
Paul Mundt01be5d62009-10-27 10:35:02 +090089#ifdef CONFIG_DMA_NONCOHERENT
90#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) dma_addr_t ADDR_NAME;
91#define DECLARE_PCI_UNMAP_LEN(LEN_NAME) __u32 LEN_NAME;
92#define pci_unmap_addr(PTR, ADDR_NAME) ((PTR)->ADDR_NAME)
93#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) (((PTR)->ADDR_NAME) = (VAL))
94#define pci_unmap_len(PTR, LEN_NAME) ((PTR)->LEN_NAME)
95#define pci_unmap_len_set(PTR, LEN_NAME, VAL) (((PTR)->LEN_NAME) = (VAL))
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#else
97#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
98#define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
99#define pci_unmap_addr(PTR, ADDR_NAME) (0)
100#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
101#define pci_unmap_len(PTR, LEN_NAME) (0)
102#define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
103#endif
104
Paul Mundt3e98f9f2009-04-24 15:39:39 +0900105#ifdef CONFIG_PCI
Paul Mundtb7e2ac62009-05-26 23:13:13 +0900106/*
107 * None of the SH PCI controllers support MWI, it is always treated as a
108 * direct memory write.
109 */
110#define PCI_DISABLE_MWI
111
David S. Millere24c2d92005-06-02 12:55:50 -0700112static inline void pci_dma_burst_advice(struct pci_dev *pdev,
113 enum pci_dma_burst_strategy *strat,
114 unsigned long *strategy_parameter)
115{
Paul Mundtb7e2ac62009-05-26 23:13:13 +0900116 unsigned long cacheline_size;
117 u8 byte;
118
119 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
120
121 if (byte == 0)
122 cacheline_size = L1_CACHE_BYTES;
123 else
124 cacheline_size = byte << 2;
125
126 *strat = PCI_DMA_BURST_MULTIPLE;
127 *strategy_parameter = cacheline_size;
David S. Millere24c2d92005-06-02 12:55:50 -0700128}
Paul Mundt3e98f9f2009-04-24 15:39:39 +0900129#endif
Magnus Dammef339f22008-02-19 21:35:22 +0900130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131/* Board-specific fixup routines. */
Paul Mundt959f85f2006-09-27 16:43:28 +0900132int pcibios_map_platform_irq(struct pci_dev *dev, u8 slot, u8 pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Paul Mundt9ade1212009-04-20 15:38:25 +0900134extern void pcibios_resource_to_bus(struct pci_dev *dev,
135 struct pci_bus_region *region, struct resource *res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Paul Mundt9ade1212009-04-20 15:38:25 +0900137extern void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
138 struct pci_bus_region *region);
139
Paul Mundt320e68d2010-01-29 22:38:13 +0900140#define pci_domain_nr(bus) ((struct pci_channel *)(bus)->sysdata)->index
141
142static inline int pci_proc_domain(struct pci_bus *bus)
143{
144 struct pci_channel *hose = bus->sysdata;
145 return hose->need_domain_info;
146}
147
Paul Mundt9ade1212009-04-20 15:38:25 +0900148/* Chances are this interrupt is wired PC-style ... */
149static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
150{
151 return channel ? 15 : 14;
152}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154/* generic DMA-mapping stuff */
155#include <asm-generic/pci-dma-compat.h>
156
Paul Mundt9ade1212009-04-20 15:38:25 +0900157#endif /* __KERNEL__ */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#endif /* __ASM_SH_PCI_H */
159