blob: 17d7afe42b83efce507a8112af98d4de8280d02a [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010014#include <linux/init.h>
15#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010017#include <linux/sysdev.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010023#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/irqs.h>
25#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026#include <asm/mach/irq.h>
27
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028/*
29 * OMAP1510 GPIO registers
30 */
Russell King7c7095a2008-09-05 15:49:14 +010031#define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032#define OMAP1510_GPIO_DATA_INPUT 0x00
33#define OMAP1510_GPIO_DATA_OUTPUT 0x04
34#define OMAP1510_GPIO_DIR_CONTROL 0x08
35#define OMAP1510_GPIO_INT_CONTROL 0x0c
36#define OMAP1510_GPIO_INT_MASK 0x10
37#define OMAP1510_GPIO_INT_STATUS 0x14
38#define OMAP1510_GPIO_PIN_CONTROL 0x18
39
40#define OMAP1510_IH_GPIO_BASE 64
41
42/*
43 * OMAP1610 specific GPIO registers
44 */
Russell King7c7095a2008-09-05 15:49:14 +010045#define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
46#define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
47#define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
48#define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049#define OMAP1610_GPIO_REVISION 0x0000
50#define OMAP1610_GPIO_SYSCONFIG 0x0010
51#define OMAP1610_GPIO_SYSSTATUS 0x0014
52#define OMAP1610_GPIO_IRQSTATUS1 0x0018
53#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010054#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010055#define OMAP1610_GPIO_DATAIN 0x002c
56#define OMAP1610_GPIO_DATAOUT 0x0030
57#define OMAP1610_GPIO_DIRECTION 0x0034
58#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
59#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
60#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010061#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010062#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
63#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010064#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
66
67/*
68 * OMAP730 specific GPIO registers
69 */
Russell King7c7095a2008-09-05 15:49:14 +010070#define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
71#define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
72#define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
73#define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
74#define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
75#define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010076#define OMAP730_GPIO_DATA_INPUT 0x00
77#define OMAP730_GPIO_DATA_OUTPUT 0x04
78#define OMAP730_GPIO_DIR_CONTROL 0x08
79#define OMAP730_GPIO_INT_CONTROL 0x0c
80#define OMAP730_GPIO_INT_MASK 0x10
81#define OMAP730_GPIO_INT_STATUS 0x14
82
Tony Lindgren92105bb2005-09-07 17:20:26 +010083/*
Zebediah C. McClure56739a62009-03-23 18:07:40 -070084 * OMAP850 specific GPIO registers
85 */
86#define OMAP850_GPIO1_BASE IO_ADDRESS(0xfffbc000)
87#define OMAP850_GPIO2_BASE IO_ADDRESS(0xfffbc800)
88#define OMAP850_GPIO3_BASE IO_ADDRESS(0xfffbd000)
89#define OMAP850_GPIO4_BASE IO_ADDRESS(0xfffbd800)
90#define OMAP850_GPIO5_BASE IO_ADDRESS(0xfffbe000)
91#define OMAP850_GPIO6_BASE IO_ADDRESS(0xfffbe800)
92#define OMAP850_GPIO_DATA_INPUT 0x00
93#define OMAP850_GPIO_DATA_OUTPUT 0x04
94#define OMAP850_GPIO_DIR_CONTROL 0x08
95#define OMAP850_GPIO_INT_CONTROL 0x0c
96#define OMAP850_GPIO_INT_MASK 0x10
97#define OMAP850_GPIO_INT_STATUS 0x14
98
99/*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100100 * omap24xx specific GPIO registers
101 */
Russell King7c7095a2008-09-05 15:49:14 +0100102#define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
103#define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
104#define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
105#define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800106
Russell King7c7095a2008-09-05 15:49:14 +0100107#define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
108#define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
109#define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
110#define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
111#define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800112
Tony Lindgren92105bb2005-09-07 17:20:26 +0100113#define OMAP24XX_GPIO_REVISION 0x0000
114#define OMAP24XX_GPIO_SYSCONFIG 0x0010
115#define OMAP24XX_GPIO_SYSSTATUS 0x0014
116#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300117#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
118#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100119#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -0800120#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121#define OMAP24XX_GPIO_CTRL 0x0030
122#define OMAP24XX_GPIO_OE 0x0034
123#define OMAP24XX_GPIO_DATAIN 0x0038
124#define OMAP24XX_GPIO_DATAOUT 0x003c
125#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
126#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
127#define OMAP24XX_GPIO_RISINGDETECT 0x0048
128#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700129#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
130#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100131#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
132#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
133#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
134#define OMAP24XX_GPIO_SETWKUENA 0x0084
135#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
136#define OMAP24XX_GPIO_SETDATAOUT 0x0094
137
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800138/*
139 * omap34xx specific GPIO registers
140 */
141
Russell King7c7095a2008-09-05 15:49:14 +0100142#define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
143#define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
144#define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
145#define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
146#define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
147#define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800148
Russell King7c7095a2008-09-05 15:49:14 +0100149#define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800150
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100151struct gpio_bank {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100152 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100153 u16 irq;
154 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100155 int method;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800156#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100157 u32 suspend_wakeup;
158 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800159#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800160#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800161 u32 non_wakeup_gpios;
162 u32 enabled_non_wakeup_gpios;
163
164 u32 saved_datain;
165 u32 saved_fallingdetect;
166 u32 saved_risingdetect;
167#endif
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800168 u32 level_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100169 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800170 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800171 struct clk *dbck;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100172};
173
174#define METHOD_MPUIO 0
175#define METHOD_GPIO_1510 1
176#define METHOD_GPIO_1610 2
177#define METHOD_GPIO_730 3
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700178#define METHOD_GPIO_850 4
179#define METHOD_GPIO_24XX 5
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100180
Tony Lindgren92105bb2005-09-07 17:20:26 +0100181#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100182static struct gpio_bank gpio_bank_1610[5] = {
Russell King7c7095a2008-09-05 15:49:14 +0100183 { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100184 { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
185 { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
186 { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
187 { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
188};
189#endif
190
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000191#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100192static struct gpio_bank gpio_bank_1510[2] = {
Russell King7c7095a2008-09-05 15:49:14 +0100193 { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100194 { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
195};
196#endif
197
198#ifdef CONFIG_ARCH_OMAP730
199static struct gpio_bank gpio_bank_730[7] = {
Russell King7c7095a2008-09-05 15:49:14 +0100200 { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100201 { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
202 { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
203 { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
204 { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
205 { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
206 { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
207};
208#endif
209
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700210#ifdef CONFIG_ARCH_OMAP850
211static struct gpio_bank gpio_bank_850[7] = {
212 { OMAP_MPUIO_BASE, INT_850_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
213 { OMAP850_GPIO1_BASE, INT_850_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_850 },
214 { OMAP850_GPIO2_BASE, INT_850_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_850 },
215 { OMAP850_GPIO3_BASE, INT_850_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_850 },
216 { OMAP850_GPIO4_BASE, INT_850_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_850 },
217 { OMAP850_GPIO5_BASE, INT_850_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_850 },
218 { OMAP850_GPIO6_BASE, INT_850_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_850 },
219};
220#endif
221
222
Tony Lindgren92105bb2005-09-07 17:20:26 +0100223#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800224
225static struct gpio_bank gpio_bank_242x[4] = {
226 { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
227 { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
228 { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
229 { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100230};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800231
232static struct gpio_bank gpio_bank_243x[5] = {
233 { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
234 { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
235 { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
236 { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
237 { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
238};
239
Tony Lindgren92105bb2005-09-07 17:20:26 +0100240#endif
241
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800242#ifdef CONFIG_ARCH_OMAP34XX
243static struct gpio_bank gpio_bank_34xx[6] = {
244 { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
245 { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
246 { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
247 { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
248 { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
249 { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
250};
251
252#endif
253
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100254static struct gpio_bank *gpio_bank;
255static int gpio_bank_count;
256
257static inline struct gpio_bank *get_gpio_bank(int gpio)
258{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100259 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100260 if (OMAP_GPIO_IS_MPUIO(gpio))
261 return &gpio_bank[0];
262 return &gpio_bank[1];
263 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100264 if (cpu_is_omap16xx()) {
265 if (OMAP_GPIO_IS_MPUIO(gpio))
266 return &gpio_bank[0];
267 return &gpio_bank[1 + (gpio >> 4)];
268 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700269 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100270 if (OMAP_GPIO_IS_MPUIO(gpio))
271 return &gpio_bank[0];
272 return &gpio_bank[1 + (gpio >> 5)];
273 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100274 if (cpu_is_omap24xx())
275 return &gpio_bank[gpio >> 5];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800276 if (cpu_is_omap34xx())
277 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800278 BUG();
279 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100280}
281
282static inline int get_gpio_index(int gpio)
283{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700284 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100285 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100286 if (cpu_is_omap24xx())
287 return gpio & 0x1f;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800288 if (cpu_is_omap34xx())
289 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100290 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100291}
292
293static inline int gpio_valid(int gpio)
294{
295 if (gpio < 0)
296 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800297 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300298 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100299 return -1;
300 return 0;
301 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100302 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100303 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100304 if ((cpu_is_omap16xx()) && gpio < 64)
305 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700306 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100307 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100308 if (cpu_is_omap24xx() && gpio < 128)
309 return 0;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800310 if (cpu_is_omap34xx() && gpio < 160)
311 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100312 return -1;
313}
314
315static int check_gpio(int gpio)
316{
317 if (unlikely(gpio_valid(gpio)) < 0) {
318 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
319 dump_stack();
320 return -1;
321 }
322 return 0;
323}
324
325static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
326{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100327 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100328 u32 l;
329
330 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800331#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100332 case METHOD_MPUIO:
333 reg += OMAP_MPUIO_IO_CNTL;
334 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800335#endif
336#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100337 case METHOD_GPIO_1510:
338 reg += OMAP1510_GPIO_DIR_CONTROL;
339 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800340#endif
341#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100342 case METHOD_GPIO_1610:
343 reg += OMAP1610_GPIO_DIRECTION;
344 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800345#endif
346#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100347 case METHOD_GPIO_730:
348 reg += OMAP730_GPIO_DIR_CONTROL;
349 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800350#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700351#ifdef CONFIG_ARCH_OMAP850
352 case METHOD_GPIO_850:
353 reg += OMAP850_GPIO_DIR_CONTROL;
354 break;
355#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800356#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100357 case METHOD_GPIO_24XX:
358 reg += OMAP24XX_GPIO_OE;
359 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800360#endif
361 default:
362 WARN_ON(1);
363 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100364 }
365 l = __raw_readl(reg);
366 if (is_input)
367 l |= 1 << gpio;
368 else
369 l &= ~(1 << gpio);
370 __raw_writel(l, reg);
371}
372
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100373static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
374{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100375 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100376 u32 l = 0;
377
378 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800379#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100380 case METHOD_MPUIO:
381 reg += OMAP_MPUIO_OUTPUT;
382 l = __raw_readl(reg);
383 if (enable)
384 l |= 1 << gpio;
385 else
386 l &= ~(1 << gpio);
387 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800388#endif
389#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100390 case METHOD_GPIO_1510:
391 reg += OMAP1510_GPIO_DATA_OUTPUT;
392 l = __raw_readl(reg);
393 if (enable)
394 l |= 1 << gpio;
395 else
396 l &= ~(1 << gpio);
397 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800398#endif
399#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100400 case METHOD_GPIO_1610:
401 if (enable)
402 reg += OMAP1610_GPIO_SET_DATAOUT;
403 else
404 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
405 l = 1 << gpio;
406 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800407#endif
408#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100409 case METHOD_GPIO_730:
410 reg += OMAP730_GPIO_DATA_OUTPUT;
411 l = __raw_readl(reg);
412 if (enable)
413 l |= 1 << gpio;
414 else
415 l &= ~(1 << gpio);
416 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800417#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700418#ifdef CONFIG_ARCH_OMAP850
419 case METHOD_GPIO_850:
420 reg += OMAP850_GPIO_DATA_OUTPUT;
421 l = __raw_readl(reg);
422 if (enable)
423 l |= 1 << gpio;
424 else
425 l &= ~(1 << gpio);
426 break;
427#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800428#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100429 case METHOD_GPIO_24XX:
430 if (enable)
431 reg += OMAP24XX_GPIO_SETDATAOUT;
432 else
433 reg += OMAP24XX_GPIO_CLEARDATAOUT;
434 l = 1 << gpio;
435 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800436#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100437 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800438 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100439 return;
440 }
441 __raw_writel(l, reg);
442}
443
David Brownell0b84b5c2008-12-10 17:35:25 -0800444static int __omap_get_gpio_datain(int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100445{
446 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100447 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100448
449 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800450 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100451 bank = get_gpio_bank(gpio);
452 reg = bank->base;
453 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800454#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100455 case METHOD_MPUIO:
456 reg += OMAP_MPUIO_INPUT_LATCH;
457 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800458#endif
459#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100460 case METHOD_GPIO_1510:
461 reg += OMAP1510_GPIO_DATA_INPUT;
462 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800463#endif
464#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100465 case METHOD_GPIO_1610:
466 reg += OMAP1610_GPIO_DATAIN;
467 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800468#endif
469#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100470 case METHOD_GPIO_730:
471 reg += OMAP730_GPIO_DATA_INPUT;
472 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800473#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700474#ifdef CONFIG_ARCH_OMAP850
475 case METHOD_GPIO_850:
476 reg += OMAP850_GPIO_DATA_INPUT;
477 break;
478#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800479#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100480 case METHOD_GPIO_24XX:
481 reg += OMAP24XX_GPIO_DATAIN;
482 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800483#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100484 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800485 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100486 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100487 return (__raw_readl(reg)
488 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100489}
490
Tony Lindgren92105bb2005-09-07 17:20:26 +0100491#define MOD_REG_BIT(reg, bit_mask, set) \
492do { \
493 int l = __raw_readl(base + reg); \
494 if (set) l |= bit_mask; \
495 else l &= ~bit_mask; \
496 __raw_writel(l, base + reg); \
497} while(0)
498
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700499void omap_set_gpio_debounce(int gpio, int enable)
500{
501 struct gpio_bank *bank;
502 void __iomem *reg;
David Brownelle031ab22008-12-10 17:35:27 -0800503 unsigned long flags;
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700504 u32 val, l = 1 << get_gpio_index(gpio);
505
506 if (cpu_class_is_omap1())
507 return;
508
509 bank = get_gpio_bank(gpio);
510 reg = bank->base;
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700511 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
David Brownelle031ab22008-12-10 17:35:27 -0800512
513 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700514 val = __raw_readl(reg);
515
Jouni Hogander89db9482008-12-10 17:35:24 -0800516 if (enable && !(val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700517 val |= l;
David Brownelle031ab22008-12-10 17:35:27 -0800518 else if (!enable && (val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700519 val &= ~l;
Jouni Hogander89db9482008-12-10 17:35:24 -0800520 else
David Brownelle031ab22008-12-10 17:35:27 -0800521 goto done;
Jouni Hogander89db9482008-12-10 17:35:24 -0800522
David Brownelle031ab22008-12-10 17:35:27 -0800523 if (cpu_is_omap34xx()) {
524 if (enable)
525 clk_enable(bank->dbck);
526 else
527 clk_disable(bank->dbck);
528 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700529
530 __raw_writel(val, reg);
David Brownelle031ab22008-12-10 17:35:27 -0800531done:
532 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700533}
534EXPORT_SYMBOL(omap_set_gpio_debounce);
535
536void omap_set_gpio_debounce_time(int gpio, int enc_time)
537{
538 struct gpio_bank *bank;
539 void __iomem *reg;
540
541 if (cpu_class_is_omap1())
542 return;
543
544 bank = get_gpio_bank(gpio);
545 reg = bank->base;
546
547 enc_time &= 0xff;
548 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
549 __raw_writel(enc_time, reg);
550}
551EXPORT_SYMBOL(omap_set_gpio_debounce_time);
552
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800553#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700554static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
555 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100556{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800557 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100558 u32 gpio_bit = 1 << gpio;
559
560 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100561 trigger & IRQ_TYPE_LEVEL_LOW);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100562 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100563 trigger & IRQ_TYPE_LEVEL_HIGH);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100564 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100565 trigger & IRQ_TYPE_EDGE_RISING);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100566 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100567 trigger & IRQ_TYPE_EDGE_FALLING);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700568
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800569 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
570 if (trigger != 0)
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700571 __raw_writel(1 << gpio, bank->base
572 + OMAP24XX_GPIO_SETWKUENA);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800573 else
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700574 __raw_writel(1 << gpio, bank->base
575 + OMAP24XX_GPIO_CLEARWKUENA);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800576 } else {
577 if (trigger != 0)
578 bank->enabled_non_wakeup_gpios |= gpio_bit;
579 else
580 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
581 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700582
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800583 bank->level_mask =
584 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
585 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100586}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800587#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100588
589static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
590{
591 void __iomem *reg = bank->base;
592 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100593
594 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800595#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100596 case METHOD_MPUIO:
597 reg += OMAP_MPUIO_GPIO_INT_EDGE;
598 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100599 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100600 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100601 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100602 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100603 else
604 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100605 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800606#endif
607#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100608 case METHOD_GPIO_1510:
609 reg += OMAP1510_GPIO_INT_CONTROL;
610 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100611 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100612 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100613 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100614 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100615 else
616 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100617 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800618#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800619#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100620 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621 if (gpio & 0x08)
622 reg += OMAP1610_GPIO_EDGE_CTRL2;
623 else
624 reg += OMAP1610_GPIO_EDGE_CTRL1;
625 gpio &= 0x07;
626 l = __raw_readl(reg);
627 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100628 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100629 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100630 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100631 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800632 if (trigger)
633 /* Enable wake-up during idle for dynamic tick */
634 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
635 else
636 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100637 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800638#endif
639#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100640 case METHOD_GPIO_730:
641 reg += OMAP730_GPIO_INT_CONTROL;
642 l = __raw_readl(reg);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100643 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100644 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100645 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100646 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100647 else
648 goto bad;
649 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800650#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700651#ifdef CONFIG_ARCH_OMAP850
652 case METHOD_GPIO_850:
653 reg += OMAP850_GPIO_INT_CONTROL;
654 l = __raw_readl(reg);
655 if (trigger & IRQ_TYPE_EDGE_RISING)
656 l |= 1 << gpio;
657 else if (trigger & IRQ_TYPE_EDGE_FALLING)
658 l &= ~(1 << gpio);
659 else
660 goto bad;
661 break;
662#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800663#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100664 case METHOD_GPIO_24XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800665 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100666 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800667#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100668 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100669 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100670 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100671 __raw_writel(l, reg);
672 return 0;
673bad:
674 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100675}
676
Tony Lindgren92105bb2005-09-07 17:20:26 +0100677static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100678{
679 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100680 unsigned gpio;
681 int retval;
David Brownella6472532008-03-03 04:33:30 -0800682 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100683
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800684 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100685 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
686 else
687 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100688
689 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100690 return -EINVAL;
691
David Brownelle5c56ed2006-12-06 17:13:59 -0800692 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100693 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800694
695 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800696 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800697 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100698 return -EINVAL;
699
David Brownell58781012006-12-06 17:14:10 -0800700 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800701 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100702 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800703 if (retval == 0) {
704 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
705 irq_desc[irq].status |= type;
706 }
David Brownella6472532008-03-03 04:33:30 -0800707 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800708
709 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
710 __set_irq_handler_unlocked(irq, handle_level_irq);
711 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
712 __set_irq_handler_unlocked(irq, handle_edge_irq);
713
Tony Lindgren92105bb2005-09-07 17:20:26 +0100714 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100715}
716
717static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
718{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100719 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100720
721 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800722#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100723 case METHOD_MPUIO:
724 /* MPUIO irqstatus is reset by reading the status register,
725 * so do nothing here */
726 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800727#endif
728#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100729 case METHOD_GPIO_1510:
730 reg += OMAP1510_GPIO_INT_STATUS;
731 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800732#endif
733#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100734 case METHOD_GPIO_1610:
735 reg += OMAP1610_GPIO_IRQSTATUS1;
736 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800737#endif
738#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100739 case METHOD_GPIO_730:
740 reg += OMAP730_GPIO_INT_STATUS;
741 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800742#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700743#ifdef CONFIG_ARCH_OMAP850
744 case METHOD_GPIO_850:
745 reg += OMAP850_GPIO_INT_STATUS;
746 break;
747#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800748#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100749 case METHOD_GPIO_24XX:
750 reg += OMAP24XX_GPIO_IRQSTATUS1;
751 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800752#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100753 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800754 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100755 return;
756 }
757 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300758
759 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800760#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Roger Quadrosbedfd152009-04-23 11:10:50 -0700761 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800762 if (cpu_is_omap24xx() || cpu_is_omap34xx())
Roger Quadrosbedfd152009-04-23 11:10:50 -0700763 __raw_writel(gpio_mask, reg);
764
765 /* Flush posted write for the irq status to avoid spurious interrupts */
766 __raw_readl(reg);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800767#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100768}
769
770static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
771{
772 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
773}
774
Imre Deakea6dedd2006-06-26 16:16:00 -0700775static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
776{
777 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700778 int inv = 0;
779 u32 l;
780 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700781
782 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800783#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700784 case METHOD_MPUIO:
785 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -0700786 mask = 0xffff;
787 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700788 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800789#endif
790#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700791 case METHOD_GPIO_1510:
792 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700793 mask = 0xffff;
794 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700795 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800796#endif
797#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700798 case METHOD_GPIO_1610:
799 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700800 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700801 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800802#endif
803#ifdef CONFIG_ARCH_OMAP730
Imre Deakea6dedd2006-06-26 16:16:00 -0700804 case METHOD_GPIO_730:
805 reg += OMAP730_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700806 mask = 0xffffffff;
807 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700808 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800809#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700810#ifdef CONFIG_ARCH_OMAP850
811 case METHOD_GPIO_850:
812 reg += OMAP850_GPIO_INT_MASK;
813 mask = 0xffffffff;
814 inv = 1;
815 break;
816#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800817#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Imre Deakea6dedd2006-06-26 16:16:00 -0700818 case METHOD_GPIO_24XX:
819 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700820 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700821 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800822#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700823 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800824 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700825 return 0;
826 }
827
Imre Deak99c47702006-06-26 16:16:07 -0700828 l = __raw_readl(reg);
829 if (inv)
830 l = ~l;
831 l &= mask;
832 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700833}
834
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100835static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
836{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100837 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100838 u32 l;
839
840 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800841#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100842 case METHOD_MPUIO:
843 reg += OMAP_MPUIO_GPIO_MASKIT;
844 l = __raw_readl(reg);
845 if (enable)
846 l &= ~(gpio_mask);
847 else
848 l |= gpio_mask;
849 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800850#endif
851#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100852 case METHOD_GPIO_1510:
853 reg += OMAP1510_GPIO_INT_MASK;
854 l = __raw_readl(reg);
855 if (enable)
856 l &= ~(gpio_mask);
857 else
858 l |= gpio_mask;
859 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800860#endif
861#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100862 case METHOD_GPIO_1610:
863 if (enable)
864 reg += OMAP1610_GPIO_SET_IRQENABLE1;
865 else
866 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
867 l = gpio_mask;
868 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800869#endif
870#ifdef CONFIG_ARCH_OMAP730
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100871 case METHOD_GPIO_730:
872 reg += OMAP730_GPIO_INT_MASK;
873 l = __raw_readl(reg);
874 if (enable)
875 l &= ~(gpio_mask);
876 else
877 l |= gpio_mask;
878 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800879#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700880#ifdef CONFIG_ARCH_OMAP850
881 case METHOD_GPIO_850:
882 reg += OMAP850_GPIO_INT_MASK;
883 l = __raw_readl(reg);
884 if (enable)
885 l &= ~(gpio_mask);
886 else
887 l |= gpio_mask;
888 break;
889#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800890#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100891 case METHOD_GPIO_24XX:
892 if (enable)
893 reg += OMAP24XX_GPIO_SETIRQENABLE1;
894 else
895 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
896 l = gpio_mask;
897 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800898#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100899 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800900 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100901 return;
902 }
903 __raw_writel(l, reg);
904}
905
906static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
907{
908 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
909}
910
Tony Lindgren92105bb2005-09-07 17:20:26 +0100911/*
912 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
913 * 1510 does not seem to have a wake-up register. If JTAG is connected
914 * to the target, system will wake up always on GPIO events. While
915 * system is running all registered GPIO interrupts need to have wake-up
916 * enabled. When system is suspended, only selected GPIO interrupts need
917 * to have wake-up enabled.
918 */
919static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
920{
David Brownella6472532008-03-03 04:33:30 -0800921 unsigned long flags;
922
Tony Lindgren92105bb2005-09-07 17:20:26 +0100923 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800924#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -0800925 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100926 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -0800927 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700928 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100929 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700930 else
Tony Lindgren92105bb2005-09-07 17:20:26 +0100931 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -0800932 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100933 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800934#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800935#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800936 case METHOD_GPIO_24XX:
David Brownell11a78b72006-12-06 17:14:11 -0800937 if (bank->non_wakeup_gpios & (1 << gpio)) {
938 printk(KERN_ERR "Unable to modify wakeup on "
939 "non-wakeup GPIO%d\n",
940 (bank - gpio_bank) * 32 + gpio);
941 return -EINVAL;
942 }
David Brownella6472532008-03-03 04:33:30 -0800943 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700944 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800945 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700946 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800947 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -0800948 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800949 return 0;
950#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100951 default:
952 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
953 bank->method);
954 return -EINVAL;
955 }
956}
957
Tony Lindgren4196dd62006-09-25 12:41:38 +0300958static void _reset_gpio(struct gpio_bank *bank, int gpio)
959{
960 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
961 _set_gpio_irqenable(bank, gpio, 0);
962 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100963 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300964}
965
Tony Lindgren92105bb2005-09-07 17:20:26 +0100966/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
967static int gpio_wake_enable(unsigned int irq, unsigned int enable)
968{
969 unsigned int gpio = irq - IH_GPIO_BASE;
970 struct gpio_bank *bank;
971 int retval;
972
973 if (check_gpio(gpio) < 0)
974 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -0800975 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100976 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100977
978 return retval;
979}
980
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800981static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100982{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800983 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800984 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100985
David Brownella6472532008-03-03 04:33:30 -0800986 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100987
Tony Lindgren4196dd62006-09-25 12:41:38 +0300988 /* Set trigger to none. You need to enable the desired trigger with
989 * request_irq() or set_irq_type().
990 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800991 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100992
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000993#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100994 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100995 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100996
Tony Lindgren92105bb2005-09-07 17:20:26 +0100997 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100998 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800999 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001000 }
1001#endif
David Brownella6472532008-03-03 04:33:30 -08001002 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001003
1004 return 0;
1005}
1006
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001007static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001008{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001009 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001010 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001011
David Brownella6472532008-03-03 04:33:30 -08001012 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001013#ifdef CONFIG_ARCH_OMAP16XX
1014 if (bank->method == METHOD_GPIO_1610) {
1015 /* Disable wake-up during idle for dynamic tick */
1016 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001017 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001018 }
1019#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001020#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001021 if (bank->method == METHOD_GPIO_24XX) {
1022 /* Disable wake-up during idle for dynamic tick */
1023 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001024 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001025 }
1026#endif
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001027 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001028 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001029}
1030
1031/*
1032 * We need to unmask the GPIO bank interrupt as soon as possible to
1033 * avoid missing GPIO interrupts for other lines in the bank.
1034 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1035 * in the bank to avoid missing nested interrupts for a GPIO line.
1036 * If we wait to unmask individual GPIO lines in the bank after the
1037 * line's interrupt handler has been run, we may miss some nested
1038 * interrupts.
1039 */
Russell King10dd5ce2006-11-23 11:41:32 +00001040static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001041{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001042 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001043 u32 isr;
1044 unsigned int gpio_irq;
1045 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001046 u32 retrigger = 0;
1047 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001048
1049 desc->chip->ack(irq);
1050
Thomas Gleixner418ca1f02006-07-01 22:32:41 +01001051 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001052#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001053 if (bank->method == METHOD_MPUIO)
1054 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -08001055#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001056#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001057 if (bank->method == METHOD_GPIO_1510)
1058 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1059#endif
1060#if defined(CONFIG_ARCH_OMAP16XX)
1061 if (bank->method == METHOD_GPIO_1610)
1062 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1063#endif
1064#ifdef CONFIG_ARCH_OMAP730
1065 if (bank->method == METHOD_GPIO_730)
1066 isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
1067#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001068#ifdef CONFIG_ARCH_OMAP850
1069 if (bank->method == METHOD_GPIO_850)
1070 isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
1071#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001072#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001073 if (bank->method == METHOD_GPIO_24XX)
1074 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1075#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001076 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001077 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001078 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001079
Imre Deakea6dedd2006-06-26 16:16:00 -07001080 enabled = _get_gpio_irqbank_mask(bank);
1081 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001082
1083 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1084 isr &= 0x0000ffff;
1085
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001086 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001087 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001088 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001089
1090 /* clear edge sensitive interrupts before handler(s) are
1091 called so that we don't miss any interrupt occurred while
1092 executing them */
1093 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1094 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1095 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1096
1097 /* if there is only edge sensitive GPIO pin interrupts
1098 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001099 if (!level_mask && !unmasked) {
1100 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001101 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001102 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001103
Imre Deakea6dedd2006-06-26 16:16:00 -07001104 isr |= retrigger;
1105 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001106 if (!isr)
1107 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001108
Tony Lindgren92105bb2005-09-07 17:20:26 +01001109 gpio_irq = bank->virtual_irq_start;
1110 for (; isr != 0; isr >>= 1, gpio_irq++) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001111 if (!(isr & 1))
1112 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001113
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001114 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001115 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001116 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001117 /* if bank has any level sensitive GPIO pin interrupt
1118 configured, we must unmask the bank interrupt only after
1119 handler(s) are executed in order to avoid spurious bank
1120 interrupt */
1121 if (!unmasked)
1122 desc->chip->unmask(irq);
1123
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001124}
1125
Tony Lindgren4196dd62006-09-25 12:41:38 +03001126static void gpio_irq_shutdown(unsigned int irq)
1127{
1128 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001129 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001130
1131 _reset_gpio(bank, gpio);
1132}
1133
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001134static void gpio_ack_irq(unsigned int irq)
1135{
1136 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001137 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001138
1139 _clear_gpio_irqstatus(bank, gpio);
1140}
1141
1142static void gpio_mask_irq(unsigned int irq)
1143{
1144 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001145 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001146
1147 _set_gpio_irqenable(bank, gpio, 0);
1148}
1149
1150static void gpio_unmask_irq(unsigned int irq)
1151{
1152 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001153 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001154 unsigned int irq_mask = 1 << get_gpio_index(gpio);
1155
1156 /* For level-triggered GPIOs, the clearing must be done after
1157 * the HW source is cleared, thus after the handler has run */
1158 if (bank->level_mask & irq_mask) {
1159 _set_gpio_irqenable(bank, gpio, 0);
1160 _clear_gpio_irqstatus(bank, gpio);
1161 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001162
Kevin Hilman4de8c752008-01-16 21:56:14 -08001163 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001164}
1165
David Brownelle5c56ed2006-12-06 17:13:59 -08001166static struct irq_chip gpio_irq_chip = {
1167 .name = "GPIO",
1168 .shutdown = gpio_irq_shutdown,
1169 .ack = gpio_ack_irq,
1170 .mask = gpio_mask_irq,
1171 .unmask = gpio_unmask_irq,
1172 .set_type = gpio_irq_type,
1173 .set_wake = gpio_wake_enable,
1174};
1175
1176/*---------------------------------------------------------------------*/
1177
1178#ifdef CONFIG_ARCH_OMAP1
1179
1180/* MPUIO uses the always-on 32k clock */
1181
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001182static void mpuio_ack_irq(unsigned int irq)
1183{
1184 /* The ISR is reset automatically, so do nothing here. */
1185}
1186
1187static void mpuio_mask_irq(unsigned int irq)
1188{
1189 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001190 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001191
1192 _set_gpio_irqenable(bank, gpio, 0);
1193}
1194
1195static void mpuio_unmask_irq(unsigned int irq)
1196{
1197 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001198 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001199
1200 _set_gpio_irqenable(bank, gpio, 1);
1201}
1202
David Brownelle5c56ed2006-12-06 17:13:59 -08001203static struct irq_chip mpuio_irq_chip = {
1204 .name = "MPUIO",
1205 .ack = mpuio_ack_irq,
1206 .mask = mpuio_mask_irq,
1207 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001208 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001209#ifdef CONFIG_ARCH_OMAP16XX
1210 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1211 .set_wake = gpio_wake_enable,
1212#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001213};
1214
David Brownelle5c56ed2006-12-06 17:13:59 -08001215
1216#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1217
David Brownell11a78b72006-12-06 17:14:11 -08001218
1219#ifdef CONFIG_ARCH_OMAP16XX
1220
1221#include <linux/platform_device.h>
1222
1223static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
1224{
1225 struct gpio_bank *bank = platform_get_drvdata(pdev);
1226 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001227 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001228
David Brownella6472532008-03-03 04:33:30 -08001229 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001230 bank->saved_wakeup = __raw_readl(mask_reg);
1231 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001232 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001233
1234 return 0;
1235}
1236
1237static int omap_mpuio_resume_early(struct platform_device *pdev)
1238{
1239 struct gpio_bank *bank = platform_get_drvdata(pdev);
1240 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001241 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001242
David Brownella6472532008-03-03 04:33:30 -08001243 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001244 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001245 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001246
1247 return 0;
1248}
1249
1250/* use platform_driver for this, now that there's no longer any
1251 * point to sys_device (other than not disturbing old code).
1252 */
1253static struct platform_driver omap_mpuio_driver = {
1254 .suspend_late = omap_mpuio_suspend_late,
1255 .resume_early = omap_mpuio_resume_early,
1256 .driver = {
1257 .name = "mpuio",
1258 },
1259};
1260
1261static struct platform_device omap_mpuio_device = {
1262 .name = "mpuio",
1263 .id = -1,
1264 .dev = {
1265 .driver = &omap_mpuio_driver.driver,
1266 }
1267 /* could list the /proc/iomem resources */
1268};
1269
1270static inline void mpuio_init(void)
1271{
David Brownellfcf126d2007-04-02 12:46:47 -07001272 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1273
David Brownell11a78b72006-12-06 17:14:11 -08001274 if (platform_driver_register(&omap_mpuio_driver) == 0)
1275 (void) platform_device_register(&omap_mpuio_device);
1276}
1277
1278#else
1279static inline void mpuio_init(void) {}
1280#endif /* 16xx */
1281
David Brownelle5c56ed2006-12-06 17:13:59 -08001282#else
1283
1284extern struct irq_chip mpuio_irq_chip;
1285
1286#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001287static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001288
1289#endif
1290
1291/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001292
David Brownell52e31342008-03-03 12:43:23 -08001293/* REVISIT these are stupid implementations! replace by ones that
1294 * don't switch on METHOD_* and which mostly avoid spinlocks
1295 */
1296
1297static int gpio_input(struct gpio_chip *chip, unsigned offset)
1298{
1299 struct gpio_bank *bank;
1300 unsigned long flags;
1301
1302 bank = container_of(chip, struct gpio_bank, chip);
1303 spin_lock_irqsave(&bank->lock, flags);
1304 _set_gpio_direction(bank, offset, 1);
1305 spin_unlock_irqrestore(&bank->lock, flags);
1306 return 0;
1307}
1308
1309static int gpio_get(struct gpio_chip *chip, unsigned offset)
1310{
David Brownell0b84b5c2008-12-10 17:35:25 -08001311 return __omap_get_gpio_datain(chip->base + offset);
David Brownell52e31342008-03-03 12:43:23 -08001312}
1313
1314static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1315{
1316 struct gpio_bank *bank;
1317 unsigned long flags;
1318
1319 bank = container_of(chip, struct gpio_bank, chip);
1320 spin_lock_irqsave(&bank->lock, flags);
1321 _set_gpio_dataout(bank, offset, value);
1322 _set_gpio_direction(bank, offset, 0);
1323 spin_unlock_irqrestore(&bank->lock, flags);
1324 return 0;
1325}
1326
1327static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1328{
1329 struct gpio_bank *bank;
1330 unsigned long flags;
1331
1332 bank = container_of(chip, struct gpio_bank, chip);
1333 spin_lock_irqsave(&bank->lock, flags);
1334 _set_gpio_dataout(bank, offset, value);
1335 spin_unlock_irqrestore(&bank->lock, flags);
1336}
1337
David Brownella007b702008-12-10 17:35:25 -08001338static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1339{
1340 struct gpio_bank *bank;
1341
1342 bank = container_of(chip, struct gpio_bank, chip);
1343 return bank->virtual_irq_start + offset;
1344}
1345
David Brownell52e31342008-03-03 12:43:23 -08001346/*---------------------------------------------------------------------*/
1347
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001348static int initialized;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001349#if !defined(CONFIG_ARCH_OMAP3)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001350static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001351#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001352
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001353#if defined(CONFIG_ARCH_OMAP2)
1354static struct clk * gpio_fck;
1355#endif
1356
1357#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001358static struct clk * gpio5_ick;
1359static struct clk * gpio5_fck;
1360#endif
1361
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001362#if defined(CONFIG_ARCH_OMAP3)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001363static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1364#endif
1365
David Brownell8ba55c52008-02-26 11:10:50 -08001366/* This lock class tells lockdep that GPIO irqs are in a different
1367 * category than their parents, so it won't report false recursion.
1368 */
1369static struct lock_class_key gpio_lock_class;
1370
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001371static int __init _omap_gpio_init(void)
1372{
1373 int i;
David Brownell52e31342008-03-03 12:43:23 -08001374 int gpio = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001375 struct gpio_bank *bank;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001376 char clk_name[11];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001377
1378 initialized = 1;
1379
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001380#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001381 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001382 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1383 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001384 printk("Could not get arm_gpio_ck\n");
1385 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001386 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001387 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001388#endif
1389#if defined(CONFIG_ARCH_OMAP2)
1390 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001391 gpio_ick = clk_get(NULL, "gpios_ick");
1392 if (IS_ERR(gpio_ick))
1393 printk("Could not get gpios_ick\n");
1394 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001395 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001396 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001397 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001398 printk("Could not get gpios_fck\n");
1399 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001400 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001401
1402 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001403 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001404 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001405#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001406 if (cpu_is_omap2430()) {
1407 gpio5_ick = clk_get(NULL, "gpio5_ick");
1408 if (IS_ERR(gpio5_ick))
1409 printk("Could not get gpio5_ick\n");
1410 else
1411 clk_enable(gpio5_ick);
1412 gpio5_fck = clk_get(NULL, "gpio5_fck");
1413 if (IS_ERR(gpio5_fck))
1414 printk("Could not get gpio5_fck\n");
1415 else
1416 clk_enable(gpio5_fck);
1417 }
1418#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001419 }
1420#endif
1421
1422#if defined(CONFIG_ARCH_OMAP3)
1423 if (cpu_is_omap34xx()) {
1424 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1425 sprintf(clk_name, "gpio%d_ick", i + 1);
1426 gpio_iclks[i] = clk_get(NULL, clk_name);
1427 if (IS_ERR(gpio_iclks[i]))
1428 printk(KERN_ERR "Could not get %s\n", clk_name);
1429 else
1430 clk_enable(gpio_iclks[i]);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001431 }
1432 }
1433#endif
1434
Tony Lindgren92105bb2005-09-07 17:20:26 +01001435
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001436#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001437 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001438 printk(KERN_INFO "OMAP1510 GPIO hardware\n");
1439 gpio_bank_count = 2;
1440 gpio_bank = gpio_bank_1510;
1441 }
1442#endif
1443#if defined(CONFIG_ARCH_OMAP16XX)
1444 if (cpu_is_omap16xx()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001445 u32 rev;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001446
1447 gpio_bank_count = 5;
1448 gpio_bank = gpio_bank_1610;
Russell King7c7095a2008-09-05 15:49:14 +01001449 rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001450 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1451 (rev >> 4) & 0x0f, rev & 0x0f);
1452 }
1453#endif
1454#ifdef CONFIG_ARCH_OMAP730
1455 if (cpu_is_omap730()) {
1456 printk(KERN_INFO "OMAP730 GPIO hardware\n");
1457 gpio_bank_count = 7;
1458 gpio_bank = gpio_bank_730;
1459 }
1460#endif
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001461#ifdef CONFIG_ARCH_OMAP850
1462 if (cpu_is_omap850()) {
1463 printk(KERN_INFO "OMAP850 GPIO hardware\n");
1464 gpio_bank_count = 7;
1465 gpio_bank = gpio_bank_850;
1466 }
1467#endif
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001468
Tony Lindgren92105bb2005-09-07 17:20:26 +01001469#ifdef CONFIG_ARCH_OMAP24XX
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001470 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001471 int rev;
1472
1473 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001474 gpio_bank = gpio_bank_242x;
Russell King7c7095a2008-09-05 15:49:14 +01001475 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001476 printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
1477 (rev >> 4) & 0x0f, rev & 0x0f);
1478 }
1479 if (cpu_is_omap243x()) {
1480 int rev;
1481
1482 gpio_bank_count = 5;
1483 gpio_bank = gpio_bank_243x;
Russell King7c7095a2008-09-05 15:49:14 +01001484 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001485 printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001486 (rev >> 4) & 0x0f, rev & 0x0f);
1487 }
1488#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001489#ifdef CONFIG_ARCH_OMAP34XX
1490 if (cpu_is_omap34xx()) {
1491 int rev;
1492
1493 gpio_bank_count = OMAP34XX_NR_GPIOS;
1494 gpio_bank = gpio_bank_34xx;
Russell King7c7095a2008-09-05 15:49:14 +01001495 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001496 printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
1497 (rev >> 4) & 0x0f, rev & 0x0f);
1498 }
1499#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001500 for (i = 0; i < gpio_bank_count; i++) {
1501 int j, gpio_count = 16;
1502
1503 bank = &gpio_bank[i];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001504 spin_lock_init(&bank->lock);
David Brownelle5c56ed2006-12-06 17:13:59 -08001505 if (bank_is_mpuio(bank))
Russell King7c7095a2008-09-05 15:49:14 +01001506 __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001507 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001508 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1509 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1510 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001511 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001512 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1513 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001514 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001515 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001516 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001517 __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
1518 __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
1519
1520 gpio_count = 32; /* 730 has 32-bit GPIOs */
1521 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001522
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001523#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001524 if (bank->method == METHOD_GPIO_24XX) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001525 static const u32 non_wakeup_gpios[] = {
1526 0xe203ffc0, 0x08700040
1527 };
1528
Tony Lindgren92105bb2005-09-07 17:20:26 +01001529 __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
1530 __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001531 __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1532
1533 /* Initialize interface clock ungated, module enabled */
1534 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001535 if (i < ARRAY_SIZE(non_wakeup_gpios))
1536 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001537 gpio_count = 32;
1538 }
1539#endif
David Brownell52e31342008-03-03 12:43:23 -08001540
1541 /* REVISIT eventually switch from OMAP-specific gpio structs
1542 * over to the generic ones
1543 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001544 bank->chip.request = omap_gpio_request;
1545 bank->chip.free = omap_gpio_free;
David Brownell52e31342008-03-03 12:43:23 -08001546 bank->chip.direction_input = gpio_input;
1547 bank->chip.get = gpio_get;
1548 bank->chip.direction_output = gpio_output;
1549 bank->chip.set = gpio_set;
David Brownella007b702008-12-10 17:35:25 -08001550 bank->chip.to_irq = gpio_2irq;
David Brownell52e31342008-03-03 12:43:23 -08001551 if (bank_is_mpuio(bank)) {
1552 bank->chip.label = "mpuio";
Russell King69114a42008-09-03 10:15:26 +01001553#ifdef CONFIG_ARCH_OMAP16XX
David Brownelld8f388d2008-07-25 01:46:07 -07001554 bank->chip.dev = &omap_mpuio_device.dev;
1555#endif
David Brownell52e31342008-03-03 12:43:23 -08001556 bank->chip.base = OMAP_MPUIO(0);
1557 } else {
1558 bank->chip.label = "gpio";
1559 bank->chip.base = gpio;
1560 gpio += gpio_count;
1561 }
1562 bank->chip.ngpio = gpio_count;
1563
1564 gpiochip_add(&bank->chip);
1565
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001566 for (j = bank->virtual_irq_start;
1567 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell8ba55c52008-02-26 11:10:50 -08001568 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
David Brownell58781012006-12-06 17:14:10 -08001569 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001570 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001571 set_irq_chip(j, &mpuio_irq_chip);
1572 else
1573 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001574 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001575 set_irq_flags(j, IRQF_VALID);
1576 }
1577 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1578 set_irq_data(bank->irq, bank);
Jouni Hogander89db9482008-12-10 17:35:24 -08001579
1580 if (cpu_is_omap34xx()) {
1581 sprintf(clk_name, "gpio%d_dbck", i + 1);
1582 bank->dbck = clk_get(NULL, clk_name);
1583 if (IS_ERR(bank->dbck))
1584 printk(KERN_ERR "Could not get %s\n", clk_name);
1585 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001586 }
1587
1588 /* Enable system clock for GPIO module.
1589 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001590 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001591 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1592
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001593 /* Enable autoidle for the OCP interface */
1594 if (cpu_is_omap24xx())
1595 omap_writel(1 << 0, 0x48019010);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001596 if (cpu_is_omap34xx())
1597 omap_writel(1 << 0, 0x48306814);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001598
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001599 return 0;
1600}
1601
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001602#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001603static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1604{
1605 int i;
1606
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001607 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001608 return 0;
1609
1610 for (i = 0; i < gpio_bank_count; i++) {
1611 struct gpio_bank *bank = &gpio_bank[i];
1612 void __iomem *wake_status;
1613 void __iomem *wake_clear;
1614 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001615 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001616
1617 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001618#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001619 case METHOD_GPIO_1610:
1620 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1621 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1622 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1623 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001624#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001625#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001626 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001627 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001628 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1629 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1630 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001631#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001632 default:
1633 continue;
1634 }
1635
David Brownella6472532008-03-03 04:33:30 -08001636 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001637 bank->saved_wakeup = __raw_readl(wake_status);
1638 __raw_writel(0xffffffff, wake_clear);
1639 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001640 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001641 }
1642
1643 return 0;
1644}
1645
1646static int omap_gpio_resume(struct sys_device *dev)
1647{
1648 int i;
1649
Tero Kristo723fdb72008-11-26 14:35:16 -08001650 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001651 return 0;
1652
1653 for (i = 0; i < gpio_bank_count; i++) {
1654 struct gpio_bank *bank = &gpio_bank[i];
1655 void __iomem *wake_clear;
1656 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001657 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001658
1659 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001660#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001661 case METHOD_GPIO_1610:
1662 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1663 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1664 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001665#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001666#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001667 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001668 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1669 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001670 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001671#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001672 default:
1673 continue;
1674 }
1675
David Brownella6472532008-03-03 04:33:30 -08001676 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001677 __raw_writel(0xffffffff, wake_clear);
1678 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001679 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001680 }
1681
1682 return 0;
1683}
1684
1685static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001686 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001687 .suspend = omap_gpio_suspend,
1688 .resume = omap_gpio_resume,
1689};
1690
1691static struct sys_device omap_gpio_device = {
1692 .id = 0,
1693 .cls = &omap_gpio_sysclass,
1694};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001695
1696#endif
1697
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001698#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001699
1700static int workaround_enabled;
1701
1702void omap2_gpio_prepare_for_retention(void)
1703{
1704 int i, c = 0;
1705
1706 /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
1707 * IRQs will be generated. See OMAP2420 Errata item 1.101. */
1708 for (i = 0; i < gpio_bank_count; i++) {
1709 struct gpio_bank *bank = &gpio_bank[i];
1710 u32 l1, l2;
1711
1712 if (!(bank->enabled_non_wakeup_gpios))
1713 continue;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001714#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001715 bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1716 l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1717 l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001718#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001719 bank->saved_fallingdetect = l1;
1720 bank->saved_risingdetect = l2;
1721 l1 &= ~bank->enabled_non_wakeup_gpios;
1722 l2 &= ~bank->enabled_non_wakeup_gpios;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001723#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001724 __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1725 __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001726#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001727 c++;
1728 }
1729 if (!c) {
1730 workaround_enabled = 0;
1731 return;
1732 }
1733 workaround_enabled = 1;
1734}
1735
1736void omap2_gpio_resume_after_retention(void)
1737{
1738 int i;
1739
1740 if (!workaround_enabled)
1741 return;
1742 for (i = 0; i < gpio_bank_count; i++) {
1743 struct gpio_bank *bank = &gpio_bank[i];
1744 u32 l;
1745
1746 if (!(bank->enabled_non_wakeup_gpios))
1747 continue;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001748#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001749 __raw_writel(bank->saved_fallingdetect,
1750 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1751 __raw_writel(bank->saved_risingdetect,
1752 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001753#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001754 /* Check if any of the non-wakeup interrupt GPIOs have changed
1755 * state. If so, generate an IRQ by software. This is
1756 * horribly racy, but it's the best we can do to work around
1757 * this silicon bug. */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001758#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001759 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001760#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001761 l ^= bank->saved_datain;
1762 l &= bank->non_wakeup_gpios;
1763 if (l) {
1764 u32 old0, old1;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001765#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001766 old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1767 old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1768 __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1769 __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1770 __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
1771 __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001772#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001773 }
1774 }
1775
1776}
1777
Tony Lindgren92105bb2005-09-07 17:20:26 +01001778#endif
1779
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001780/*
1781 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001782 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001783 */
David Brownell277d58e2006-12-06 17:13:59 -08001784int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001785{
1786 if (!initialized)
1787 return _omap_gpio_init();
1788 else
1789 return 0;
1790}
1791
Tony Lindgren92105bb2005-09-07 17:20:26 +01001792static int __init omap_gpio_sysinit(void)
1793{
1794 int ret = 0;
1795
1796 if (!initialized)
1797 ret = _omap_gpio_init();
1798
David Brownell11a78b72006-12-06 17:14:11 -08001799 mpuio_init();
1800
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001801#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1802 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001803 if (ret == 0) {
1804 ret = sysdev_class_register(&omap_gpio_sysclass);
1805 if (ret == 0)
1806 ret = sysdev_register(&omap_gpio_device);
1807 }
1808 }
1809#endif
1810
1811 return ret;
1812}
1813
Tony Lindgren92105bb2005-09-07 17:20:26 +01001814arch_initcall(omap_gpio_sysinit);
David Brownellb9772a22006-12-06 17:13:53 -08001815
1816
1817#ifdef CONFIG_DEBUG_FS
1818
1819#include <linux/debugfs.h>
1820#include <linux/seq_file.h>
1821
1822static int gpio_is_input(struct gpio_bank *bank, int mask)
1823{
1824 void __iomem *reg = bank->base;
1825
1826 switch (bank->method) {
1827 case METHOD_MPUIO:
1828 reg += OMAP_MPUIO_IO_CNTL;
1829 break;
1830 case METHOD_GPIO_1510:
1831 reg += OMAP1510_GPIO_DIR_CONTROL;
1832 break;
1833 case METHOD_GPIO_1610:
1834 reg += OMAP1610_GPIO_DIRECTION;
1835 break;
1836 case METHOD_GPIO_730:
1837 reg += OMAP730_GPIO_DIR_CONTROL;
1838 break;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001839 case METHOD_GPIO_850:
1840 reg += OMAP850_GPIO_DIR_CONTROL;
1841 break;
David Brownellb9772a22006-12-06 17:13:53 -08001842 case METHOD_GPIO_24XX:
1843 reg += OMAP24XX_GPIO_OE;
1844 break;
1845 }
1846 return __raw_readl(reg) & mask;
1847}
1848
1849
1850static int dbg_gpio_show(struct seq_file *s, void *unused)
1851{
1852 unsigned i, j, gpio;
1853
1854 for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
1855 struct gpio_bank *bank = gpio_bank + i;
1856 unsigned bankwidth = 16;
1857 u32 mask = 1;
1858
David Brownelle5c56ed2006-12-06 17:13:59 -08001859 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08001860 gpio = OMAP_MPUIO(0);
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001861 else if (cpu_class_is_omap2() || cpu_is_omap730() ||
1862 cpu_is_omap850())
David Brownellb9772a22006-12-06 17:13:53 -08001863 bankwidth = 32;
1864
1865 for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
1866 unsigned irq, value, is_in, irqstat;
David Brownell52e31342008-03-03 12:43:23 -08001867 const char *label;
David Brownellb9772a22006-12-06 17:13:53 -08001868
David Brownell52e31342008-03-03 12:43:23 -08001869 label = gpiochip_is_requested(&bank->chip, j);
1870 if (!label)
David Brownellb9772a22006-12-06 17:13:53 -08001871 continue;
1872
1873 irq = bank->virtual_irq_start + j;
David Brownell0b84b5c2008-12-10 17:35:25 -08001874 value = gpio_get_value(gpio);
David Brownellb9772a22006-12-06 17:13:53 -08001875 is_in = gpio_is_input(bank, mask);
1876
David Brownelle5c56ed2006-12-06 17:13:59 -08001877 if (bank_is_mpuio(bank))
David Brownell52e31342008-03-03 12:43:23 -08001878 seq_printf(s, "MPUIO %2d ", j);
David Brownellb9772a22006-12-06 17:13:53 -08001879 else
David Brownell52e31342008-03-03 12:43:23 -08001880 seq_printf(s, "GPIO %3d ", gpio);
Jarkko Nikula21c867f2008-12-10 17:35:24 -08001881 seq_printf(s, "(%-20.20s): %s %s",
David Brownell52e31342008-03-03 12:43:23 -08001882 label,
David Brownellb9772a22006-12-06 17:13:53 -08001883 is_in ? "in " : "out",
1884 value ? "hi" : "lo");
1885
David Brownell52e31342008-03-03 12:43:23 -08001886/* FIXME for at least omap2, show pullup/pulldown state */
1887
David Brownellb9772a22006-12-06 17:13:53 -08001888 irqstat = irq_desc[irq].status;
Tony Lindgren3a26e332009-01-15 13:09:53 +02001889#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
1890 defined(CONFIG_ARCH_OMAP34XX)
David Brownellb9772a22006-12-06 17:13:53 -08001891 if (is_in && ((bank->suspend_wakeup & mask)
1892 || irqstat & IRQ_TYPE_SENSE_MASK)) {
1893 char *trigger = NULL;
1894
1895 switch (irqstat & IRQ_TYPE_SENSE_MASK) {
1896 case IRQ_TYPE_EDGE_FALLING:
1897 trigger = "falling";
1898 break;
1899 case IRQ_TYPE_EDGE_RISING:
1900 trigger = "rising";
1901 break;
1902 case IRQ_TYPE_EDGE_BOTH:
1903 trigger = "bothedge";
1904 break;
1905 case IRQ_TYPE_LEVEL_LOW:
1906 trigger = "low";
1907 break;
1908 case IRQ_TYPE_LEVEL_HIGH:
1909 trigger = "high";
1910 break;
1911 case IRQ_TYPE_NONE:
David Brownell52e31342008-03-03 12:43:23 -08001912 trigger = "(?)";
David Brownellb9772a22006-12-06 17:13:53 -08001913 break;
1914 }
David Brownell52e31342008-03-03 12:43:23 -08001915 seq_printf(s, ", irq-%d %-8s%s",
David Brownellb9772a22006-12-06 17:13:53 -08001916 irq, trigger,
1917 (bank->suspend_wakeup & mask)
1918 ? " wakeup" : "");
1919 }
Tony Lindgren3a26e332009-01-15 13:09:53 +02001920#endif
David Brownellb9772a22006-12-06 17:13:53 -08001921 seq_printf(s, "\n");
1922 }
1923
David Brownelle5c56ed2006-12-06 17:13:59 -08001924 if (bank_is_mpuio(bank)) {
David Brownellb9772a22006-12-06 17:13:53 -08001925 seq_printf(s, "\n");
1926 gpio = 0;
1927 }
1928 }
1929 return 0;
1930}
1931
1932static int dbg_gpio_open(struct inode *inode, struct file *file)
1933{
David Brownelle5c56ed2006-12-06 17:13:59 -08001934 return single_open(file, dbg_gpio_show, &inode->i_private);
David Brownellb9772a22006-12-06 17:13:53 -08001935}
1936
1937static const struct file_operations debug_fops = {
1938 .open = dbg_gpio_open,
1939 .read = seq_read,
1940 .llseek = seq_lseek,
1941 .release = single_release,
1942};
1943
1944static int __init omap_gpio_debuginit(void)
1945{
David Brownelle5c56ed2006-12-06 17:13:59 -08001946 (void) debugfs_create_file("omap_gpio", S_IRUGO,
1947 NULL, NULL, &debug_fops);
David Brownellb9772a22006-12-06 17:13:53 -08001948 return 0;
1949}
1950late_initcall(omap_gpio_debuginit);
1951#endif