blob: 05816acc79a1414688ea68924733b70f58eddb70 [file] [log] [blame]
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001/*
2 * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Rami Rosen <rosenr@marvell.com>
7 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
8 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
14#include <linux/kernel.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030015#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
17#include <linux/platform_device.h>
18#include <linux/skbuff.h>
19#include <linux/inetdevice.h>
20#include <linux/mbus.h>
21#include <linux/module.h>
22#include <linux/interrupt.h>
David S. Miller2d39d122014-08-25 20:21:55 -070023#include <linux/if_vlan.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030024#include <net/ip.h>
25#include <net/ipv6.h>
Thomas Petazzonic3f0dd32014-03-27 11:39:29 +010026#include <linux/io.h>
Ezequiel Garcia2adb7192014-05-19 13:59:55 -030027#include <net/tso.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030028#include <linux/of.h>
29#include <linux/of_irq.h>
30#include <linux/of_mdio.h>
31#include <linux/of_net.h>
32#include <linux/of_address.h>
33#include <linux/phy.h>
Thomas Petazzoni189dd622012-11-19 14:15:25 +010034#include <linux/clk.h>
Maxime Ripardf8642882015-09-25 18:09:38 +020035#include <linux/cpu.h>
Thomas Petazzonic5aff182012-08-17 14:04:28 +030036
37/* Registers */
38#define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2))
39#define MVNETA_RXQ_HW_BUF_ALLOC BIT(1)
40#define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8)
41#define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8)
42#define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2))
43#define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16)
44#define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2))
45#define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2))
46#define MVNETA_RXQ_BUF_SIZE_SHIFT 19
47#define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19)
48#define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2))
49#define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff
50#define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2))
51#define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16
52#define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255
53#define MVNETA_PORT_RX_RESET 0x1cc0
54#define MVNETA_PORT_RX_DMA_RESET BIT(0)
55#define MVNETA_PHY_ADDR 0x2000
56#define MVNETA_PHY_ADDR_MASK 0x1f
57#define MVNETA_MBUS_RETRY 0x2010
58#define MVNETA_UNIT_INTR_CAUSE 0x2080
59#define MVNETA_UNIT_CONTROL 0x20B0
60#define MVNETA_PHY_POLLING_ENABLE BIT(1)
61#define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3))
62#define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3))
63#define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2))
64#define MVNETA_BASE_ADDR_ENABLE 0x2290
65#define MVNETA_PORT_CONFIG 0x2400
66#define MVNETA_UNI_PROMISC_MODE BIT(0)
67#define MVNETA_DEF_RXQ(q) ((q) << 1)
68#define MVNETA_DEF_RXQ_ARP(q) ((q) << 4)
69#define MVNETA_TX_UNSET_ERR_SUM BIT(12)
70#define MVNETA_DEF_RXQ_TCP(q) ((q) << 16)
71#define MVNETA_DEF_RXQ_UDP(q) ((q) << 19)
72#define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22)
73#define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25)
74#define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \
75 MVNETA_DEF_RXQ_ARP(q) | \
76 MVNETA_DEF_RXQ_TCP(q) | \
77 MVNETA_DEF_RXQ_UDP(q) | \
78 MVNETA_DEF_RXQ_BPDU(q) | \
79 MVNETA_TX_UNSET_ERR_SUM | \
80 MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
81#define MVNETA_PORT_CONFIG_EXTEND 0x2404
82#define MVNETA_MAC_ADDR_LOW 0x2414
83#define MVNETA_MAC_ADDR_HIGH 0x2418
84#define MVNETA_SDMA_CONFIG 0x241c
85#define MVNETA_SDMA_BRST_SIZE_16 4
Thomas Petazzonic5aff182012-08-17 14:04:28 +030086#define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1)
87#define MVNETA_RX_NO_DATA_SWAP BIT(4)
88#define MVNETA_TX_NO_DATA_SWAP BIT(5)
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +020089#define MVNETA_DESC_SWAP BIT(6)
Thomas Petazzonic5aff182012-08-17 14:04:28 +030090#define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22)
91#define MVNETA_PORT_STATUS 0x2444
92#define MVNETA_TX_IN_PRGRS BIT(1)
93#define MVNETA_TX_FIFO_EMPTY BIT(8)
94#define MVNETA_RX_MIN_FRAME_SIZE 0x247c
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +020095#define MVNETA_SERDES_CFG 0x24A0
Arnaud Patard \(Rtp\)5445eaf2013-07-29 21:56:48 +020096#define MVNETA_SGMII_SERDES_PROTO 0x0cc7
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +020097#define MVNETA_QSGMII_SERDES_PROTO 0x0667
Thomas Petazzonic5aff182012-08-17 14:04:28 +030098#define MVNETA_TYPE_PRIO 0x24bc
99#define MVNETA_FORCE_UNI BIT(21)
100#define MVNETA_TXQ_CMD_1 0x24e4
101#define MVNETA_TXQ_CMD 0x2448
102#define MVNETA_TXQ_DISABLE_SHIFT 8
103#define MVNETA_TXQ_ENABLE_MASK 0x000000ff
Stas Sergeev898b2972015-04-01 20:32:49 +0300104#define MVNETA_GMAC_CLOCK_DIVIDER 0x24f4
105#define MVNETA_GMAC_1MS_CLOCK_ENABLE BIT(31)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300106#define MVNETA_ACC_MODE 0x2500
107#define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2))
108#define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff
109#define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00
110#define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2))
willy tarreau40ba35e2014-01-16 08:20:10 +0100111
112/* Exception Interrupt Port/Queue Cause register */
113
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300114#define MVNETA_INTR_NEW_CAUSE 0x25a0
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300115#define MVNETA_INTR_NEW_MASK 0x25a4
willy tarreau40ba35e2014-01-16 08:20:10 +0100116
117/* bits 0..7 = TXQ SENT, one bit per queue.
118 * bits 8..15 = RXQ OCCUP, one bit per queue.
119 * bits 16..23 = RXQ FREE, one bit per queue.
120 * bit 29 = OLD_REG_SUM, see old reg ?
121 * bit 30 = TX_ERR_SUM, one bit for 4 ports
122 * bit 31 = MISC_SUM, one bit for 4 ports
123 */
124#define MVNETA_TX_INTR_MASK(nr_txqs) (((1 << nr_txqs) - 1) << 0)
125#define MVNETA_TX_INTR_MASK_ALL (0xff << 0)
126#define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8)
127#define MVNETA_RX_INTR_MASK_ALL (0xff << 8)
Stas Sergeev898b2972015-04-01 20:32:49 +0300128#define MVNETA_MISCINTR_INTR_MASK BIT(31)
willy tarreau40ba35e2014-01-16 08:20:10 +0100129
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300130#define MVNETA_INTR_OLD_CAUSE 0x25a8
131#define MVNETA_INTR_OLD_MASK 0x25ac
willy tarreau40ba35e2014-01-16 08:20:10 +0100132
133/* Data Path Port/Queue Cause Register */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300134#define MVNETA_INTR_MISC_CAUSE 0x25b0
135#define MVNETA_INTR_MISC_MASK 0x25b4
willy tarreau40ba35e2014-01-16 08:20:10 +0100136
137#define MVNETA_CAUSE_PHY_STATUS_CHANGE BIT(0)
138#define MVNETA_CAUSE_LINK_CHANGE BIT(1)
139#define MVNETA_CAUSE_PTP BIT(4)
140
141#define MVNETA_CAUSE_INTERNAL_ADDR_ERR BIT(7)
142#define MVNETA_CAUSE_RX_OVERRUN BIT(8)
143#define MVNETA_CAUSE_RX_CRC_ERROR BIT(9)
144#define MVNETA_CAUSE_RX_LARGE_PKT BIT(10)
145#define MVNETA_CAUSE_TX_UNDERUN BIT(11)
146#define MVNETA_CAUSE_PRBS_ERR BIT(12)
147#define MVNETA_CAUSE_PSC_SYNC_CHANGE BIT(13)
148#define MVNETA_CAUSE_SERDES_SYNC_ERR BIT(14)
149
150#define MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT 16
151#define MVNETA_CAUSE_BMU_ALLOC_ERR_ALL_MASK (0xF << MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT)
152#define MVNETA_CAUSE_BMU_ALLOC_ERR_MASK(pool) (1 << (MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT + (pool)))
153
154#define MVNETA_CAUSE_TXQ_ERROR_SHIFT 24
155#define MVNETA_CAUSE_TXQ_ERROR_ALL_MASK (0xFF << MVNETA_CAUSE_TXQ_ERROR_SHIFT)
156#define MVNETA_CAUSE_TXQ_ERROR_MASK(q) (1 << (MVNETA_CAUSE_TXQ_ERROR_SHIFT + (q)))
157
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300158#define MVNETA_INTR_ENABLE 0x25b8
159#define MVNETA_TXQ_INTR_ENABLE_ALL_MASK 0x0000ff00
willy tarreau40ba35e2014-01-16 08:20:10 +0100160#define MVNETA_RXQ_INTR_ENABLE_ALL_MASK 0xff000000 // note: neta says it's 0x000000FF
161
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300162#define MVNETA_RXQ_CMD 0x2680
163#define MVNETA_RXQ_DISABLE_SHIFT 8
164#define MVNETA_RXQ_ENABLE_MASK 0x000000ff
165#define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4))
166#define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4))
167#define MVNETA_GMAC_CTRL_0 0x2c00
168#define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2
169#define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc
170#define MVNETA_GMAC0_PORT_ENABLE BIT(0)
171#define MVNETA_GMAC_CTRL_2 0x2c08
Stas Sergeev898b2972015-04-01 20:32:49 +0300172#define MVNETA_GMAC2_INBAND_AN_ENABLE BIT(0)
Thomas Petazzonia79121d2014-03-26 00:25:41 +0100173#define MVNETA_GMAC2_PCS_ENABLE BIT(3)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300174#define MVNETA_GMAC2_PORT_RGMII BIT(4)
175#define MVNETA_GMAC2_PORT_RESET BIT(6)
176#define MVNETA_GMAC_STATUS 0x2c10
177#define MVNETA_GMAC_LINK_UP BIT(0)
178#define MVNETA_GMAC_SPEED_1000 BIT(1)
179#define MVNETA_GMAC_SPEED_100 BIT(2)
180#define MVNETA_GMAC_FULL_DUPLEX BIT(3)
181#define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4)
182#define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5)
183#define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6)
184#define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7)
185#define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c
186#define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0)
187#define MVNETA_GMAC_FORCE_LINK_PASS BIT(1)
Stas Sergeev898b2972015-04-01 20:32:49 +0300188#define MVNETA_GMAC_INBAND_AN_ENABLE BIT(2)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300189#define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5)
190#define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6)
Thomas Petazzoni71408602013-09-04 16:21:18 +0200191#define MVNETA_GMAC_AN_SPEED_EN BIT(7)
Stas Sergeev898b2972015-04-01 20:32:49 +0300192#define MVNETA_GMAC_AN_FLOW_CTRL_EN BIT(11)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300193#define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12)
Thomas Petazzoni71408602013-09-04 16:21:18 +0200194#define MVNETA_GMAC_AN_DUPLEX_EN BIT(13)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300195#define MVNETA_MIB_COUNTERS_BASE 0x3080
196#define MVNETA_MIB_LATE_COLLISION 0x7c
197#define MVNETA_DA_FILT_SPEC_MCAST 0x3400
198#define MVNETA_DA_FILT_OTH_MCAST 0x3500
199#define MVNETA_DA_FILT_UCAST_BASE 0x3600
200#define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2))
201#define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2))
202#define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000
203#define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16)
204#define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2))
205#define MVNETA_TXQ_DEC_SENT_SHIFT 16
206#define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2))
207#define MVNETA_TXQ_SENT_DESC_SHIFT 16
208#define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000
209#define MVNETA_PORT_TX_RESET 0x3cf0
210#define MVNETA_PORT_TX_DMA_RESET BIT(0)
211#define MVNETA_TX_MTU 0x3e0c
212#define MVNETA_TX_TOKEN_SIZE 0x3e14
213#define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff
214#define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2))
215#define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff
216
217#define MVNETA_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
218
219/* Descriptor ring Macros */
220#define MVNETA_QUEUE_NEXT_DESC(q, index) \
221 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
222
223/* Various constants */
224
225/* Coalescing */
willy tarreauaebea2b2014-12-02 08:13:04 +0100226#define MVNETA_TXDONE_COAL_PKTS 1
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300227#define MVNETA_RX_COAL_PKTS 32
228#define MVNETA_RX_COAL_USEC 100
229
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100230/* The two bytes Marvell header. Either contains a special value used
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300231 * by Marvell switches when a specific hardware mode is enabled (not
232 * supported by this driver) or is filled automatically by zeroes on
233 * the RX side. Those two bytes being at the front of the Ethernet
234 * header, they allow to have the IP header aligned on a 4 bytes
235 * boundary automatically: the hardware skips those two bytes on its
236 * own.
237 */
238#define MVNETA_MH_SIZE 2
239
240#define MVNETA_VLAN_TAG_LEN 4
241
242#define MVNETA_CPU_D_CACHE_LINE_SIZE 32
243#define MVNETA_TX_CSUM_MAX_SIZE 9800
244#define MVNETA_ACC_MODE_EXT 1
245
246/* Timeout constants */
247#define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000
248#define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000
249#define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000
250
251#define MVNETA_TX_MTU_MAX 0x3ffff
252
Ezequiel Garcia2adb7192014-05-19 13:59:55 -0300253/* TSO header size */
254#define TSO_HEADER_SIZE 128
255
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300256/* Max number of Rx descriptors */
257#define MVNETA_MAX_RXD 128
258
259/* Max number of Tx descriptors */
260#define MVNETA_MAX_TXD 532
261
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -0300262/* Max number of allowed TCP segments for software TSO */
263#define MVNETA_MAX_TSO_SEGS 100
264
265#define MVNETA_MAX_SKB_DESCS (MVNETA_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
266
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300267/* descriptor aligned size */
268#define MVNETA_DESC_ALIGNED_SIZE 32
269
270#define MVNETA_RX_PKT_SIZE(mtu) \
271 ALIGN((mtu) + MVNETA_MH_SIZE + MVNETA_VLAN_TAG_LEN + \
272 ETH_HLEN + ETH_FCS_LEN, \
273 MVNETA_CPU_D_CACHE_LINE_SIZE)
274
Ezequiel Garcia2e3173a2014-05-30 13:40:07 -0300275#define IS_TSO_HEADER(txq, addr) \
276 ((addr >= txq->tso_hdrs_phys) && \
277 (addr < txq->tso_hdrs_phys + txq->size * TSO_HEADER_SIZE))
278
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300279#define MVNETA_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
280
Russell King9b0cdef2015-10-22 18:37:30 +0100281struct mvneta_statistic {
282 unsigned short offset;
283 unsigned short type;
284 const char name[ETH_GSTRING_LEN];
285};
286
287#define T_REG_32 32
288#define T_REG_64 64
289
290static const struct mvneta_statistic mvneta_statistics[] = {
291 { 0x3000, T_REG_64, "good_octets_received", },
292 { 0x3010, T_REG_32, "good_frames_received", },
293 { 0x3008, T_REG_32, "bad_octets_received", },
294 { 0x3014, T_REG_32, "bad_frames_received", },
295 { 0x3018, T_REG_32, "broadcast_frames_received", },
296 { 0x301c, T_REG_32, "multicast_frames_received", },
297 { 0x3050, T_REG_32, "unrec_mac_control_received", },
298 { 0x3058, T_REG_32, "good_fc_received", },
299 { 0x305c, T_REG_32, "bad_fc_received", },
300 { 0x3060, T_REG_32, "undersize_received", },
301 { 0x3064, T_REG_32, "fragments_received", },
302 { 0x3068, T_REG_32, "oversize_received", },
303 { 0x306c, T_REG_32, "jabber_received", },
304 { 0x3070, T_REG_32, "mac_receive_error", },
305 { 0x3074, T_REG_32, "bad_crc_event", },
306 { 0x3078, T_REG_32, "collision", },
307 { 0x307c, T_REG_32, "late_collision", },
308 { 0x2484, T_REG_32, "rx_discard", },
309 { 0x2488, T_REG_32, "rx_overrun", },
310 { 0x3020, T_REG_32, "frames_64_octets", },
311 { 0x3024, T_REG_32, "frames_65_to_127_octets", },
312 { 0x3028, T_REG_32, "frames_128_to_255_octets", },
313 { 0x302c, T_REG_32, "frames_256_to_511_octets", },
314 { 0x3030, T_REG_32, "frames_512_to_1023_octets", },
315 { 0x3034, T_REG_32, "frames_1024_to_max_octets", },
316 { 0x3038, T_REG_64, "good_octets_sent", },
317 { 0x3040, T_REG_32, "good_frames_sent", },
318 { 0x3044, T_REG_32, "excessive_collision", },
319 { 0x3048, T_REG_32, "multicast_frames_sent", },
320 { 0x304c, T_REG_32, "broadcast_frames_sent", },
321 { 0x3054, T_REG_32, "fc_sent", },
322 { 0x300c, T_REG_32, "internal_mac_transmit_err", },
323};
324
willy tarreau74c41b02014-01-16 08:20:08 +0100325struct mvneta_pcpu_stats {
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300326 struct u64_stats_sync syncp;
willy tarreau74c41b02014-01-16 08:20:08 +0100327 u64 rx_packets;
328 u64 rx_bytes;
329 u64 tx_packets;
330 u64 tx_bytes;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300331};
332
Maxime Ripard12bb03b2015-09-25 18:09:36 +0200333struct mvneta_pcpu_port {
334 /* Pointer to the shared port */
335 struct mvneta_port *pp;
336
337 /* Pointer to the CPU-local NAPI struct */
338 struct napi_struct napi;
339
340 /* Cause of the previous interrupt */
341 u32 cause_rx_tx;
342};
343
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300344struct mvneta_port {
Maxime Ripard12bb03b2015-09-25 18:09:36 +0200345 struct mvneta_pcpu_port __percpu *ports;
346 struct mvneta_pcpu_stats __percpu *stats;
347
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300348 int pkt_size;
willy tarreau8ec2cd42014-01-16 08:20:16 +0100349 unsigned int frag_size;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300350 void __iomem *base;
351 struct mvneta_rx_queue *rxqs;
352 struct mvneta_tx_queue *txqs;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300353 struct net_device *dev;
Maxime Ripardf8642882015-09-25 18:09:38 +0200354 struct notifier_block cpu_notifier;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300355
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300356 /* Core clock */
Thomas Petazzoni189dd622012-11-19 14:15:25 +0100357 struct clk *clk;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300358 u8 mcast_count[256];
359 u16 tx_ring_size;
360 u16 rx_ring_size;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300361
362 struct mii_bus *mii_bus;
363 struct phy_device *phy_dev;
364 phy_interface_t phy_interface;
365 struct device_node *phy_node;
366 unsigned int link;
367 unsigned int duplex;
368 unsigned int speed;
Simon Guinotb65657f2015-06-30 16:20:22 +0200369 unsigned int tx_csum_limit;
Stas Sergeev898b2972015-04-01 20:32:49 +0300370 int use_inband_status:1;
Russell King9b0cdef2015-10-22 18:37:30 +0100371
372 u64 ethtool_stats[ARRAY_SIZE(mvneta_statistics)];
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300373};
374
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100375/* The mvneta_tx_desc and mvneta_rx_desc structures describe the
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300376 * layout of the transmit and reception DMA descriptors, and their
377 * layout is therefore defined by the hardware design
378 */
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200379
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300380#define MVNETA_TX_L3_OFF_SHIFT 0
381#define MVNETA_TX_IP_HLEN_SHIFT 8
382#define MVNETA_TX_L4_UDP BIT(16)
383#define MVNETA_TX_L3_IP6 BIT(17)
384#define MVNETA_TXD_IP_CSUM BIT(18)
385#define MVNETA_TXD_Z_PAD BIT(19)
386#define MVNETA_TXD_L_DESC BIT(20)
387#define MVNETA_TXD_F_DESC BIT(21)
388#define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \
389 MVNETA_TXD_L_DESC | \
390 MVNETA_TXD_F_DESC)
391#define MVNETA_TX_L4_CSUM_FULL BIT(30)
392#define MVNETA_TX_L4_CSUM_NOT BIT(31)
393
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300394#define MVNETA_RXD_ERR_CRC 0x0
395#define MVNETA_RXD_ERR_SUMMARY BIT(16)
396#define MVNETA_RXD_ERR_OVERRUN BIT(17)
397#define MVNETA_RXD_ERR_LEN BIT(18)
398#define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18))
399#define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18))
400#define MVNETA_RXD_L3_IP4 BIT(25)
401#define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27))
402#define MVNETA_RXD_L4_CSUM_OK BIT(30)
403
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +0200404#if defined(__LITTLE_ENDIAN)
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200405struct mvneta_tx_desc {
406 u32 command; /* Options used by HW for packet transmitting.*/
407 u16 reserverd1; /* csum_l4 (for future use) */
408 u16 data_size; /* Data size of transmitted packet in bytes */
409 u32 buf_phys_addr; /* Physical addr of transmitted buffer */
410 u32 reserved2; /* hw_cmd - (for future use, PMT) */
411 u32 reserved3[4]; /* Reserved - (for future use) */
412};
413
414struct mvneta_rx_desc {
415 u32 status; /* Info about received packet */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300416 u16 reserved1; /* pnc_info - (for future use, PnC) */
417 u16 data_size; /* Size of received packet in bytes */
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200418
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300419 u32 buf_phys_addr; /* Physical address of the buffer */
420 u32 reserved2; /* pnc_flow_id (for future use, PnC) */
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200421
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300422 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
423 u16 reserved3; /* prefetch_cmd, for future use */
424 u16 reserved4; /* csum_l4 - (for future use, PnC) */
Thomas Petazzoni6083ed42013-07-29 15:21:27 +0200425
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300426 u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
427 u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
428};
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +0200429#else
430struct mvneta_tx_desc {
431 u16 data_size; /* Data size of transmitted packet in bytes */
432 u16 reserverd1; /* csum_l4 (for future use) */
433 u32 command; /* Options used by HW for packet transmitting.*/
434 u32 reserved2; /* hw_cmd - (for future use, PMT) */
435 u32 buf_phys_addr; /* Physical addr of transmitted buffer */
436 u32 reserved3[4]; /* Reserved - (for future use) */
437};
438
439struct mvneta_rx_desc {
440 u16 data_size; /* Size of received packet in bytes */
441 u16 reserved1; /* pnc_info - (for future use, PnC) */
442 u32 status; /* Info about received packet */
443
444 u32 reserved2; /* pnc_flow_id (for future use, PnC) */
445 u32 buf_phys_addr; /* Physical address of the buffer */
446
447 u16 reserved4; /* csum_l4 - (for future use, PnC) */
448 u16 reserved3; /* prefetch_cmd, for future use */
449 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
450
451 u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
452 u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
453};
454#endif
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300455
456struct mvneta_tx_queue {
457 /* Number of this TX queue, in the range 0-7 */
458 u8 id;
459
460 /* Number of TX DMA descriptors in the descriptor ring */
461 int size;
462
463 /* Number of currently used TX DMA descriptor in the
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100464 * descriptor ring
465 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300466 int count;
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -0300467 int tx_stop_threshold;
468 int tx_wake_threshold;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300469
470 /* Array of transmitted skb */
471 struct sk_buff **tx_skb;
472
473 /* Index of last TX DMA descriptor that was inserted */
474 int txq_put_index;
475
476 /* Index of the TX DMA descriptor to be cleaned up */
477 int txq_get_index;
478
479 u32 done_pkts_coal;
480
481 /* Virtual address of the TX DMA descriptors array */
482 struct mvneta_tx_desc *descs;
483
484 /* DMA address of the TX DMA descriptors array */
485 dma_addr_t descs_phys;
486
487 /* Index of the last TX DMA descriptor */
488 int last_desc;
489
490 /* Index of the next TX DMA descriptor to process */
491 int next_desc_to_proc;
Ezequiel Garcia2adb7192014-05-19 13:59:55 -0300492
493 /* DMA buffers for TSO headers */
494 char *tso_hdrs;
495
496 /* DMA address of TSO headers */
497 dma_addr_t tso_hdrs_phys;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300498};
499
500struct mvneta_rx_queue {
501 /* rx queue number, in the range 0-7 */
502 u8 id;
503
504 /* num of rx descriptors in the rx descriptor ring */
505 int size;
506
507 /* counter of times when mvneta_refill() failed */
508 int missed;
509
510 u32 pkts_coal;
511 u32 time_coal;
512
513 /* Virtual address of the RX DMA descriptors array */
514 struct mvneta_rx_desc *descs;
515
516 /* DMA address of the RX DMA descriptors array */
517 dma_addr_t descs_phys;
518
519 /* Index of the last RX DMA descriptor */
520 int last_desc;
521
522 /* Index of the next RX DMA descriptor to process */
523 int next_desc_to_proc;
524};
525
Ezequiel Garciaedadb7f2014-05-22 20:07:01 -0300526/* The hardware supports eight (8) rx queues, but we are only allowing
527 * the first one to be used. Therefore, let's just allocate one queue.
528 */
Maxime Ripardd8936652015-09-25 18:09:37 +0200529static int rxq_number = 8;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300530static int txq_number = 8;
531
532static int rxq_def;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300533
willy tarreauf19fadf2014-01-16 08:20:17 +0100534static int rx_copybreak __read_mostly = 256;
535
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300536#define MVNETA_DRIVER_NAME "mvneta"
537#define MVNETA_DRIVER_VERSION "1.0"
538
539/* Utility/helper methods */
540
541/* Write helper method */
542static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
543{
544 writel(data, pp->base + offset);
545}
546
547/* Read helper method */
548static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
549{
550 return readl(pp->base + offset);
551}
552
553/* Increment txq get counter */
554static void mvneta_txq_inc_get(struct mvneta_tx_queue *txq)
555{
556 txq->txq_get_index++;
557 if (txq->txq_get_index == txq->size)
558 txq->txq_get_index = 0;
559}
560
561/* Increment txq put counter */
562static void mvneta_txq_inc_put(struct mvneta_tx_queue *txq)
563{
564 txq->txq_put_index++;
565 if (txq->txq_put_index == txq->size)
566 txq->txq_put_index = 0;
567}
568
569
570/* Clear all MIB counters */
571static void mvneta_mib_counters_clear(struct mvneta_port *pp)
572{
573 int i;
574 u32 dummy;
575
576 /* Perform dummy reads from MIB counters */
577 for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
578 dummy = mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
579}
580
581/* Get System Network Statistics */
582struct rtnl_link_stats64 *mvneta_get_stats64(struct net_device *dev,
583 struct rtnl_link_stats64 *stats)
584{
585 struct mvneta_port *pp = netdev_priv(dev);
586 unsigned int start;
willy tarreau74c41b02014-01-16 08:20:08 +0100587 int cpu;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300588
willy tarreau74c41b02014-01-16 08:20:08 +0100589 for_each_possible_cpu(cpu) {
590 struct mvneta_pcpu_stats *cpu_stats;
591 u64 rx_packets;
592 u64 rx_bytes;
593 u64 tx_packets;
594 u64 tx_bytes;
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300595
willy tarreau74c41b02014-01-16 08:20:08 +0100596 cpu_stats = per_cpu_ptr(pp->stats, cpu);
597 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -0700598 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
willy tarreau74c41b02014-01-16 08:20:08 +0100599 rx_packets = cpu_stats->rx_packets;
600 rx_bytes = cpu_stats->rx_bytes;
601 tx_packets = cpu_stats->tx_packets;
602 tx_bytes = cpu_stats->tx_bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -0700603 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300604
willy tarreau74c41b02014-01-16 08:20:08 +0100605 stats->rx_packets += rx_packets;
606 stats->rx_bytes += rx_bytes;
607 stats->tx_packets += tx_packets;
608 stats->tx_bytes += tx_bytes;
609 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300610
611 stats->rx_errors = dev->stats.rx_errors;
612 stats->rx_dropped = dev->stats.rx_dropped;
613
614 stats->tx_dropped = dev->stats.tx_dropped;
615
616 return stats;
617}
618
619/* Rx descriptors helper methods */
620
willy tarreau54282132014-01-16 08:20:14 +0100621/* Checks whether the RX descriptor having this status is both the first
622 * and the last descriptor for the RX packet. Each RX packet is currently
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300623 * received through a single RX descriptor, so not having each RX
624 * descriptor with its first and last bits set is an error
625 */
willy tarreau54282132014-01-16 08:20:14 +0100626static int mvneta_rxq_desc_is_first_last(u32 status)
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300627{
willy tarreau54282132014-01-16 08:20:14 +0100628 return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300629 MVNETA_RXD_FIRST_LAST_DESC;
630}
631
632/* Add number of descriptors ready to receive new packets */
633static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
634 struct mvneta_rx_queue *rxq,
635 int ndescs)
636{
637 /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100638 * be added at once
639 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300640 while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
641 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
642 (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
643 MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
644 ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
645 }
646
647 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
648 (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
649}
650
651/* Get number of RX descriptors occupied by received packets */
652static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
653 struct mvneta_rx_queue *rxq)
654{
655 u32 val;
656
657 val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
658 return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
659}
660
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100661/* Update num of rx desc called upon return from rx path or
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300662 * from mvneta_rxq_drop_pkts().
663 */
664static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
665 struct mvneta_rx_queue *rxq,
666 int rx_done, int rx_filled)
667{
668 u32 val;
669
670 if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
671 val = rx_done |
672 (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
673 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
674 return;
675 }
676
677 /* Only 255 descriptors can be added at once */
678 while ((rx_done > 0) || (rx_filled > 0)) {
679 if (rx_done <= 0xff) {
680 val = rx_done;
681 rx_done = 0;
682 } else {
683 val = 0xff;
684 rx_done -= 0xff;
685 }
686 if (rx_filled <= 0xff) {
687 val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
688 rx_filled = 0;
689 } else {
690 val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
691 rx_filled -= 0xff;
692 }
693 mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
694 }
695}
696
697/* Get pointer to next RX descriptor to be processed by SW */
698static struct mvneta_rx_desc *
699mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
700{
701 int rx_desc = rxq->next_desc_to_proc;
702
703 rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
willy tarreau34e41792014-01-16 08:20:15 +0100704 prefetch(rxq->descs + rxq->next_desc_to_proc);
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300705 return rxq->descs + rx_desc;
706}
707
708/* Change maximum receive size of the port. */
709static void mvneta_max_rx_size_set(struct mvneta_port *pp, int max_rx_size)
710{
711 u32 val;
712
713 val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
714 val &= ~MVNETA_GMAC_MAX_RX_SIZE_MASK;
715 val |= ((max_rx_size - MVNETA_MH_SIZE) / 2) <<
716 MVNETA_GMAC_MAX_RX_SIZE_SHIFT;
717 mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
718}
719
720
721/* Set rx queue offset */
722static void mvneta_rxq_offset_set(struct mvneta_port *pp,
723 struct mvneta_rx_queue *rxq,
724 int offset)
725{
726 u32 val;
727
728 val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
729 val &= ~MVNETA_RXQ_PKT_OFFSET_ALL_MASK;
730
731 /* Offset is in */
732 val |= MVNETA_RXQ_PKT_OFFSET_MASK(offset >> 3);
733 mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
734}
735
736
737/* Tx descriptors helper methods */
738
739/* Update HW with number of TX descriptors to be sent */
740static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
741 struct mvneta_tx_queue *txq,
742 int pend_desc)
743{
744 u32 val;
745
746 /* Only 255 descriptors can be added at once ; Assume caller
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100747 * process TX desriptors in quanta less than 256
748 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300749 val = pend_desc;
750 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
751}
752
753/* Get pointer to next TX descriptor to be processed (send) by HW */
754static struct mvneta_tx_desc *
755mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
756{
757 int tx_desc = txq->next_desc_to_proc;
758
759 txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
760 return txq->descs + tx_desc;
761}
762
763/* Release the last allocated TX descriptor. Useful to handle DMA
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100764 * mapping failures in the TX path.
765 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300766static void mvneta_txq_desc_put(struct mvneta_tx_queue *txq)
767{
768 if (txq->next_desc_to_proc == 0)
769 txq->next_desc_to_proc = txq->last_desc - 1;
770 else
771 txq->next_desc_to_proc--;
772}
773
774/* Set rxq buf size */
775static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
776 struct mvneta_rx_queue *rxq,
777 int buf_size)
778{
779 u32 val;
780
781 val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
782
783 val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
784 val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
785
786 mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
787}
788
789/* Disable buffer management (BM) */
790static void mvneta_rxq_bm_disable(struct mvneta_port *pp,
791 struct mvneta_rx_queue *rxq)
792{
793 u32 val;
794
795 val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id));
796 val &= ~MVNETA_RXQ_HW_BUF_ALLOC;
797 mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val);
798}
799
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300800/* Start the Ethernet port RX and TX activity */
801static void mvneta_port_up(struct mvneta_port *pp)
802{
803 int queue;
804 u32 q_map;
805
806 /* Enable all initialized TXs. */
807 mvneta_mib_counters_clear(pp);
808 q_map = 0;
809 for (queue = 0; queue < txq_number; queue++) {
810 struct mvneta_tx_queue *txq = &pp->txqs[queue];
811 if (txq->descs != NULL)
812 q_map |= (1 << queue);
813 }
814 mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
815
816 /* Enable all initialized RXQs. */
Maxime Ripardd8936652015-09-25 18:09:37 +0200817 mvreg_write(pp, MVNETA_RXQ_CMD, BIT(rxq_def));
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300818}
819
820/* Stop the Ethernet port activity */
821static void mvneta_port_down(struct mvneta_port *pp)
822{
823 u32 val;
824 int count;
825
826 /* Stop Rx port activity. Check port Rx activity. */
827 val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
828
829 /* Issue stop command for active channels only */
830 if (val != 0)
831 mvreg_write(pp, MVNETA_RXQ_CMD,
832 val << MVNETA_RXQ_DISABLE_SHIFT);
833
834 /* Wait for all Rx activity to terminate. */
835 count = 0;
836 do {
837 if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
838 netdev_warn(pp->dev,
839 "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n",
840 val);
841 break;
842 }
843 mdelay(1);
844
845 val = mvreg_read(pp, MVNETA_RXQ_CMD);
846 } while (val & 0xff);
847
848 /* Stop Tx port activity. Check port Tx activity. Issue stop
Thomas Petazzoni6a20c172012-11-19 11:41:25 +0100849 * command for active channels only
850 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +0300851 val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
852
853 if (val != 0)
854 mvreg_write(pp, MVNETA_TXQ_CMD,
855 (val << MVNETA_TXQ_DISABLE_SHIFT));
856
857 /* Wait for all Tx activity to terminate. */
858 count = 0;
859 do {
860 if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
861 netdev_warn(pp->dev,
862 "TIMEOUT for TX stopped status=0x%08x\n",
863 val);
864 break;
865 }
866 mdelay(1);
867
868 /* Check TX Command reg that all Txqs are stopped */
869 val = mvreg_read(pp, MVNETA_TXQ_CMD);
870
871 } while (val & 0xff);
872
873 /* Double check to verify that TX FIFO is empty */
874 count = 0;
875 do {
876 if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
877 netdev_warn(pp->dev,
878 "TX FIFO empty timeout status=0x08%x\n",
879 val);
880 break;
881 }
882 mdelay(1);
883
884 val = mvreg_read(pp, MVNETA_PORT_STATUS);
885 } while (!(val & MVNETA_TX_FIFO_EMPTY) &&
886 (val & MVNETA_TX_IN_PRGRS));
887
888 udelay(200);
889}
890
891/* Enable the port by setting the port enable bit of the MAC control register */
892static void mvneta_port_enable(struct mvneta_port *pp)
893{
894 u32 val;
895
896 /* Enable port */
897 val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
898 val |= MVNETA_GMAC0_PORT_ENABLE;
899 mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
900}
901
902/* Disable the port and wait for about 200 usec before retuning */
903static void mvneta_port_disable(struct mvneta_port *pp)
904{
905 u32 val;
906
907 /* Reset the Enable bit in the Serial Control Register */
908 val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
909 val &= ~MVNETA_GMAC0_PORT_ENABLE;
910 mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
911
912 udelay(200);
913}
914
915/* Multicast tables methods */
916
917/* Set all entries in Unicast MAC Table; queue==-1 means reject all */
918static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
919{
920 int offset;
921 u32 val;
922
923 if (queue == -1) {
924 val = 0;
925 } else {
926 val = 0x1 | (queue << 1);
927 val |= (val << 24) | (val << 16) | (val << 8);
928 }
929
930 for (offset = 0; offset <= 0xc; offset += 4)
931 mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
932}
933
934/* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
935static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
936{
937 int offset;
938 u32 val;
939
940 if (queue == -1) {
941 val = 0;
942 } else {
943 val = 0x1 | (queue << 1);
944 val |= (val << 24) | (val << 16) | (val << 8);
945 }
946
947 for (offset = 0; offset <= 0xfc; offset += 4)
948 mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
949
950}
951
952/* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
953static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
954{
955 int offset;
956 u32 val;
957
958 if (queue == -1) {
959 memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
960 val = 0;
961 } else {
962 memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
963 val = 0x1 | (queue << 1);
964 val |= (val << 24) | (val << 16) | (val << 8);
965 }
966
967 for (offset = 0; offset <= 0xfc; offset += 4)
968 mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
969}
970
971/* This method sets defaults to the NETA port:
972 * Clears interrupt Cause and Mask registers.
973 * Clears all MAC tables.
974 * Sets defaults to all registers.
975 * Resets RX and TX descriptor rings.
976 * Resets PHY.
977 * This method can be called after mvneta_port_down() to return the port
978 * settings to defaults.
979 */
980static void mvneta_defaults_set(struct mvneta_port *pp)
981{
982 int cpu;
983 int queue;
984 u32 val;
985
986 /* Clear all Cause registers */
987 mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
988 mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
989 mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
990
991 /* Mask all interrupts */
992 mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
993 mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
994 mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
995 mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
996
997 /* Enable MBUS Retry bit16 */
998 mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
999
1000 /* Set CPU queue access map - all CPUs have access to all RX
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001001 * queues and to all TX queues
1002 */
Maxime Ripard2502d0e2015-09-25 18:09:35 +02001003 for_each_present_cpu(cpu)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001004 mvreg_write(pp, MVNETA_CPU_MAP(cpu),
1005 (MVNETA_CPU_RXQ_ACCESS_ALL_MASK |
1006 MVNETA_CPU_TXQ_ACCESS_ALL_MASK));
1007
1008 /* Reset RX and TX DMAs */
1009 mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
1010 mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
1011
1012 /* Disable Legacy WRR, Disable EJP, Release from reset */
1013 mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
1014 for (queue = 0; queue < txq_number; queue++) {
1015 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
1016 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
1017 }
1018
1019 mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
1020 mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
1021
1022 /* Set Port Acceleration Mode */
1023 val = MVNETA_ACC_MODE_EXT;
1024 mvreg_write(pp, MVNETA_ACC_MODE, val);
1025
1026 /* Update val of portCfg register accordingly with all RxQueue types */
1027 val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def);
1028 mvreg_write(pp, MVNETA_PORT_CONFIG, val);
1029
1030 val = 0;
1031 mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
1032 mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
1033
1034 /* Build PORT_SDMA_CONFIG_REG */
1035 val = 0;
1036
1037 /* Default burst size */
1038 val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
1039 val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +02001040 val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001041
Thomas Petazzoni9ad8fef2013-07-29 15:21:28 +02001042#if defined(__BIG_ENDIAN)
1043 val |= MVNETA_DESC_SWAP;
1044#endif
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001045
1046 /* Assign port SDMA configuration */
1047 mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
1048
Thomas Petazzoni71408602013-09-04 16:21:18 +02001049 /* Disable PHY polling in hardware, since we're using the
1050 * kernel phylib to do this.
1051 */
1052 val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
1053 val &= ~MVNETA_PHY_POLLING_ENABLE;
1054 mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
1055
Stas Sergeev898b2972015-04-01 20:32:49 +03001056 if (pp->use_inband_status) {
1057 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
1058 val &= ~(MVNETA_GMAC_FORCE_LINK_PASS |
1059 MVNETA_GMAC_FORCE_LINK_DOWN |
1060 MVNETA_GMAC_AN_FLOW_CTRL_EN);
1061 val |= MVNETA_GMAC_INBAND_AN_ENABLE |
1062 MVNETA_GMAC_AN_SPEED_EN |
1063 MVNETA_GMAC_AN_DUPLEX_EN;
1064 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
1065 val = mvreg_read(pp, MVNETA_GMAC_CLOCK_DIVIDER);
1066 val |= MVNETA_GMAC_1MS_CLOCK_ENABLE;
1067 mvreg_write(pp, MVNETA_GMAC_CLOCK_DIVIDER, val);
Stas Sergeev538761b2015-06-18 18:36:03 +03001068 } else {
1069 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
1070 val &= ~(MVNETA_GMAC_INBAND_AN_ENABLE |
1071 MVNETA_GMAC_AN_SPEED_EN |
1072 MVNETA_GMAC_AN_DUPLEX_EN);
1073 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
Stas Sergeev898b2972015-04-01 20:32:49 +03001074 }
1075
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001076 mvneta_set_ucast_table(pp, -1);
1077 mvneta_set_special_mcast_table(pp, -1);
1078 mvneta_set_other_mcast_table(pp, -1);
1079
1080 /* Set port interrupt enable register - default enable all */
1081 mvreg_write(pp, MVNETA_INTR_ENABLE,
1082 (MVNETA_RXQ_INTR_ENABLE_ALL_MASK
1083 | MVNETA_TXQ_INTR_ENABLE_ALL_MASK));
1084}
1085
1086/* Set max sizes for tx queues */
1087static void mvneta_txq_max_tx_size_set(struct mvneta_port *pp, int max_tx_size)
1088
1089{
1090 u32 val, size, mtu;
1091 int queue;
1092
1093 mtu = max_tx_size * 8;
1094 if (mtu > MVNETA_TX_MTU_MAX)
1095 mtu = MVNETA_TX_MTU_MAX;
1096
1097 /* Set MTU */
1098 val = mvreg_read(pp, MVNETA_TX_MTU);
1099 val &= ~MVNETA_TX_MTU_MAX;
1100 val |= mtu;
1101 mvreg_write(pp, MVNETA_TX_MTU, val);
1102
1103 /* TX token size and all TXQs token size must be larger that MTU */
1104 val = mvreg_read(pp, MVNETA_TX_TOKEN_SIZE);
1105
1106 size = val & MVNETA_TX_TOKEN_SIZE_MAX;
1107 if (size < mtu) {
1108 size = mtu;
1109 val &= ~MVNETA_TX_TOKEN_SIZE_MAX;
1110 val |= size;
1111 mvreg_write(pp, MVNETA_TX_TOKEN_SIZE, val);
1112 }
1113 for (queue = 0; queue < txq_number; queue++) {
1114 val = mvreg_read(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue));
1115
1116 size = val & MVNETA_TXQ_TOKEN_SIZE_MAX;
1117 if (size < mtu) {
1118 size = mtu;
1119 val &= ~MVNETA_TXQ_TOKEN_SIZE_MAX;
1120 val |= size;
1121 mvreg_write(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue), val);
1122 }
1123 }
1124}
1125
1126/* Set unicast address */
1127static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
1128 int queue)
1129{
1130 unsigned int unicast_reg;
1131 unsigned int tbl_offset;
1132 unsigned int reg_offset;
1133
1134 /* Locate the Unicast table entry */
1135 last_nibble = (0xf & last_nibble);
1136
1137 /* offset from unicast tbl base */
1138 tbl_offset = (last_nibble / 4) * 4;
1139
1140 /* offset within the above reg */
1141 reg_offset = last_nibble % 4;
1142
1143 unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
1144
1145 if (queue == -1) {
1146 /* Clear accepts frame bit at specified unicast DA tbl entry */
1147 unicast_reg &= ~(0xff << (8 * reg_offset));
1148 } else {
1149 unicast_reg &= ~(0xff << (8 * reg_offset));
1150 unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
1151 }
1152
1153 mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
1154}
1155
1156/* Set mac address */
1157static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
1158 int queue)
1159{
1160 unsigned int mac_h;
1161 unsigned int mac_l;
1162
1163 if (queue != -1) {
1164 mac_l = (addr[4] << 8) | (addr[5]);
1165 mac_h = (addr[0] << 24) | (addr[1] << 16) |
1166 (addr[2] << 8) | (addr[3] << 0);
1167
1168 mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
1169 mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
1170 }
1171
1172 /* Accept frames of this address */
1173 mvneta_set_ucast_addr(pp, addr[5], queue);
1174}
1175
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001176/* Set the number of packets that will be received before RX interrupt
1177 * will be generated by HW.
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001178 */
1179static void mvneta_rx_pkts_coal_set(struct mvneta_port *pp,
1180 struct mvneta_rx_queue *rxq, u32 value)
1181{
1182 mvreg_write(pp, MVNETA_RXQ_THRESHOLD_REG(rxq->id),
1183 value | MVNETA_RXQ_NON_OCCUPIED(0));
1184 rxq->pkts_coal = value;
1185}
1186
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001187/* Set the time delay in usec before RX interrupt will be generated by
1188 * HW.
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001189 */
1190static void mvneta_rx_time_coal_set(struct mvneta_port *pp,
1191 struct mvneta_rx_queue *rxq, u32 value)
1192{
Thomas Petazzoni189dd622012-11-19 14:15:25 +01001193 u32 val;
1194 unsigned long clk_rate;
1195
1196 clk_rate = clk_get_rate(pp->clk);
1197 val = (clk_rate / 1000000) * value;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001198
1199 mvreg_write(pp, MVNETA_RXQ_TIME_COAL_REG(rxq->id), val);
1200 rxq->time_coal = value;
1201}
1202
1203/* Set threshold for TX_DONE pkts coalescing */
1204static void mvneta_tx_done_pkts_coal_set(struct mvneta_port *pp,
1205 struct mvneta_tx_queue *txq, u32 value)
1206{
1207 u32 val;
1208
1209 val = mvreg_read(pp, MVNETA_TXQ_SIZE_REG(txq->id));
1210
1211 val &= ~MVNETA_TXQ_SENT_THRESH_ALL_MASK;
1212 val |= MVNETA_TXQ_SENT_THRESH_MASK(value);
1213
1214 mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), val);
1215
1216 txq->done_pkts_coal = value;
1217}
1218
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001219/* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
1220static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
1221 u32 phys_addr, u32 cookie)
1222{
1223 rx_desc->buf_cookie = cookie;
1224 rx_desc->buf_phys_addr = phys_addr;
1225}
1226
1227/* Decrement sent descriptors counter */
1228static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
1229 struct mvneta_tx_queue *txq,
1230 int sent_desc)
1231{
1232 u32 val;
1233
1234 /* Only 255 TX descriptors can be updated at once */
1235 while (sent_desc > 0xff) {
1236 val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
1237 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1238 sent_desc = sent_desc - 0xff;
1239 }
1240
1241 val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
1242 mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
1243}
1244
1245/* Get number of TX descriptors already sent by HW */
1246static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
1247 struct mvneta_tx_queue *txq)
1248{
1249 u32 val;
1250 int sent_desc;
1251
1252 val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
1253 sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
1254 MVNETA_TXQ_SENT_DESC_SHIFT;
1255
1256 return sent_desc;
1257}
1258
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001259/* Get number of sent descriptors and decrement counter.
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001260 * The number of sent descriptors is returned.
1261 */
1262static int mvneta_txq_sent_desc_proc(struct mvneta_port *pp,
1263 struct mvneta_tx_queue *txq)
1264{
1265 int sent_desc;
1266
1267 /* Get number of sent descriptors */
1268 sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
1269
1270 /* Decrement sent descriptors counter */
1271 if (sent_desc)
1272 mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
1273
1274 return sent_desc;
1275}
1276
1277/* Set TXQ descriptors fields relevant for CSUM calculation */
1278static u32 mvneta_txq_desc_csum(int l3_offs, int l3_proto,
1279 int ip_hdr_len, int l4_proto)
1280{
1281 u32 command;
1282
1283 /* Fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001284 * G_L4_chk, L4_type; required only for checksum
1285 * calculation
1286 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001287 command = l3_offs << MVNETA_TX_L3_OFF_SHIFT;
1288 command |= ip_hdr_len << MVNETA_TX_IP_HLEN_SHIFT;
1289
Thomas Fitzsimmons0a198582014-07-08 19:44:07 -04001290 if (l3_proto == htons(ETH_P_IP))
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001291 command |= MVNETA_TXD_IP_CSUM;
1292 else
1293 command |= MVNETA_TX_L3_IP6;
1294
1295 if (l4_proto == IPPROTO_TCP)
1296 command |= MVNETA_TX_L4_CSUM_FULL;
1297 else if (l4_proto == IPPROTO_UDP)
1298 command |= MVNETA_TX_L4_UDP | MVNETA_TX_L4_CSUM_FULL;
1299 else
1300 command |= MVNETA_TX_L4_CSUM_NOT;
1301
1302 return command;
1303}
1304
1305
1306/* Display more error info */
1307static void mvneta_rx_error(struct mvneta_port *pp,
1308 struct mvneta_rx_desc *rx_desc)
1309{
1310 u32 status = rx_desc->status;
1311
willy tarreau54282132014-01-16 08:20:14 +01001312 if (!mvneta_rxq_desc_is_first_last(status)) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001313 netdev_err(pp->dev,
1314 "bad rx status %08x (buffer oversize), size=%d\n",
willy tarreau54282132014-01-16 08:20:14 +01001315 status, rx_desc->data_size);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001316 return;
1317 }
1318
1319 switch (status & MVNETA_RXD_ERR_CODE_MASK) {
1320 case MVNETA_RXD_ERR_CRC:
1321 netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
1322 status, rx_desc->data_size);
1323 break;
1324 case MVNETA_RXD_ERR_OVERRUN:
1325 netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
1326 status, rx_desc->data_size);
1327 break;
1328 case MVNETA_RXD_ERR_LEN:
1329 netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
1330 status, rx_desc->data_size);
1331 break;
1332 case MVNETA_RXD_ERR_RESOURCE:
1333 netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
1334 status, rx_desc->data_size);
1335 break;
1336 }
1337}
1338
willy tarreau54282132014-01-16 08:20:14 +01001339/* Handle RX checksum offload based on the descriptor's status */
1340static void mvneta_rx_csum(struct mvneta_port *pp, u32 status,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001341 struct sk_buff *skb)
1342{
willy tarreau54282132014-01-16 08:20:14 +01001343 if ((status & MVNETA_RXD_L3_IP4) &&
1344 (status & MVNETA_RXD_L4_CSUM_OK)) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001345 skb->csum = 0;
1346 skb->ip_summed = CHECKSUM_UNNECESSARY;
1347 return;
1348 }
1349
1350 skb->ip_summed = CHECKSUM_NONE;
1351}
1352
willy tarreau6c498972014-01-16 08:20:12 +01001353/* Return tx queue pointer (find last set bit) according to <cause> returned
1354 * form tx_done reg. <cause> must not be null. The return value is always a
1355 * valid queue for matching the first one found in <cause>.
1356 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001357static struct mvneta_tx_queue *mvneta_tx_done_policy(struct mvneta_port *pp,
1358 u32 cause)
1359{
1360 int queue = fls(cause) - 1;
1361
willy tarreau6c498972014-01-16 08:20:12 +01001362 return &pp->txqs[queue];
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001363}
1364
1365/* Free tx queue skbuffs */
1366static void mvneta_txq_bufs_free(struct mvneta_port *pp,
1367 struct mvneta_tx_queue *txq, int num)
1368{
1369 int i;
1370
1371 for (i = 0; i < num; i++) {
1372 struct mvneta_tx_desc *tx_desc = txq->descs +
1373 txq->txq_get_index;
1374 struct sk_buff *skb = txq->tx_skb[txq->txq_get_index];
1375
1376 mvneta_txq_inc_get(txq);
1377
Ezequiel Garcia2e3173a2014-05-30 13:40:07 -03001378 if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr))
1379 dma_unmap_single(pp->dev->dev.parent,
1380 tx_desc->buf_phys_addr,
1381 tx_desc->data_size, DMA_TO_DEVICE);
Ezequiel Garciaba7e46e2014-05-30 13:40:06 -03001382 if (!skb)
1383 continue;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001384 dev_kfree_skb_any(skb);
1385 }
1386}
1387
1388/* Handle end of transmission */
Arnaud Ebalardcd713192014-01-16 08:20:19 +01001389static void mvneta_txq_done(struct mvneta_port *pp,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001390 struct mvneta_tx_queue *txq)
1391{
1392 struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id);
1393 int tx_done;
1394
1395 tx_done = mvneta_txq_sent_desc_proc(pp, txq);
Arnaud Ebalardcd713192014-01-16 08:20:19 +01001396 if (!tx_done)
1397 return;
1398
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001399 mvneta_txq_bufs_free(pp, txq, tx_done);
1400
1401 txq->count -= tx_done;
1402
1403 if (netif_tx_queue_stopped(nq)) {
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03001404 if (txq->count <= txq->tx_wake_threshold)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001405 netif_tx_wake_queue(nq);
1406 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001407}
1408
willy tarreau8ec2cd42014-01-16 08:20:16 +01001409static void *mvneta_frag_alloc(const struct mvneta_port *pp)
1410{
1411 if (likely(pp->frag_size <= PAGE_SIZE))
1412 return netdev_alloc_frag(pp->frag_size);
1413 else
1414 return kmalloc(pp->frag_size, GFP_ATOMIC);
1415}
1416
1417static void mvneta_frag_free(const struct mvneta_port *pp, void *data)
1418{
1419 if (likely(pp->frag_size <= PAGE_SIZE))
Alexander Duyck13dc0d22015-05-06 21:12:14 -07001420 skb_free_frag(data);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001421 else
1422 kfree(data);
1423}
1424
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001425/* Refill processing */
1426static int mvneta_rx_refill(struct mvneta_port *pp,
1427 struct mvneta_rx_desc *rx_desc)
1428
1429{
1430 dma_addr_t phys_addr;
willy tarreau8ec2cd42014-01-16 08:20:16 +01001431 void *data;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001432
willy tarreau8ec2cd42014-01-16 08:20:16 +01001433 data = mvneta_frag_alloc(pp);
1434 if (!data)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001435 return -ENOMEM;
1436
willy tarreau8ec2cd42014-01-16 08:20:16 +01001437 phys_addr = dma_map_single(pp->dev->dev.parent, data,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001438 MVNETA_RX_BUF_SIZE(pp->pkt_size),
1439 DMA_FROM_DEVICE);
1440 if (unlikely(dma_mapping_error(pp->dev->dev.parent, phys_addr))) {
willy tarreau8ec2cd42014-01-16 08:20:16 +01001441 mvneta_frag_free(pp, data);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001442 return -ENOMEM;
1443 }
1444
willy tarreau8ec2cd42014-01-16 08:20:16 +01001445 mvneta_rx_desc_fill(rx_desc, phys_addr, (u32)data);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001446 return 0;
1447}
1448
1449/* Handle tx checksum */
1450static u32 mvneta_skb_tx_csum(struct mvneta_port *pp, struct sk_buff *skb)
1451{
1452 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1453 int ip_hdr_len = 0;
Vlad Yasevich817dbfa2014-08-25 10:34:54 -04001454 __be16 l3_proto = vlan_get_protocol(skb);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001455 u8 l4_proto;
1456
Vlad Yasevich817dbfa2014-08-25 10:34:54 -04001457 if (l3_proto == htons(ETH_P_IP)) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001458 struct iphdr *ip4h = ip_hdr(skb);
1459
1460 /* Calculate IPv4 checksum and L4 checksum */
1461 ip_hdr_len = ip4h->ihl;
1462 l4_proto = ip4h->protocol;
Vlad Yasevich817dbfa2014-08-25 10:34:54 -04001463 } else if (l3_proto == htons(ETH_P_IPV6)) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001464 struct ipv6hdr *ip6h = ipv6_hdr(skb);
1465
1466 /* Read l4_protocol from one of IPv6 extra headers */
1467 if (skb_network_header_len(skb) > 0)
1468 ip_hdr_len = (skb_network_header_len(skb) >> 2);
1469 l4_proto = ip6h->nexthdr;
1470 } else
1471 return MVNETA_TX_L4_CSUM_NOT;
1472
1473 return mvneta_txq_desc_csum(skb_network_offset(skb),
Vlad Yasevich817dbfa2014-08-25 10:34:54 -04001474 l3_proto, ip_hdr_len, l4_proto);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001475 }
1476
1477 return MVNETA_TX_L4_CSUM_NOT;
1478}
1479
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001480/* Drop packets received by the RXQ and free buffers */
1481static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
1482 struct mvneta_rx_queue *rxq)
1483{
1484 int rx_done, i;
1485
1486 rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
1487 for (i = 0; i < rxq->size; i++) {
1488 struct mvneta_rx_desc *rx_desc = rxq->descs + i;
willy tarreau8ec2cd42014-01-16 08:20:16 +01001489 void *data = (void *)rx_desc->buf_cookie;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001490
willy tarreau8ec2cd42014-01-16 08:20:16 +01001491 mvneta_frag_free(pp, data);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001492 dma_unmap_single(pp->dev->dev.parent, rx_desc->buf_phys_addr,
Ezequiel Garciaa328f3a2013-12-05 13:35:37 -03001493 MVNETA_RX_BUF_SIZE(pp->pkt_size), DMA_FROM_DEVICE);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001494 }
1495
1496 if (rx_done)
1497 mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
1498}
1499
1500/* Main rx processing */
1501static int mvneta_rx(struct mvneta_port *pp, int rx_todo,
1502 struct mvneta_rx_queue *rxq)
1503{
Maxime Ripard12bb03b2015-09-25 18:09:36 +02001504 struct mvneta_pcpu_port *port = this_cpu_ptr(pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001505 struct net_device *dev = pp->dev;
Simon Guinota84e3282015-07-19 13:00:53 +02001506 int rx_done;
willy tarreaudc4277d2014-01-16 08:20:07 +01001507 u32 rcvd_pkts = 0;
1508 u32 rcvd_bytes = 0;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001509
1510 /* Get number of received packets */
1511 rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
1512
1513 if (rx_todo > rx_done)
1514 rx_todo = rx_done;
1515
1516 rx_done = 0;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001517
1518 /* Fairness NAPI loop */
1519 while (rx_done < rx_todo) {
1520 struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq);
1521 struct sk_buff *skb;
willy tarreau8ec2cd42014-01-16 08:20:16 +01001522 unsigned char *data;
Simon Guinotdaf158d2015-09-15 22:41:21 +02001523 dma_addr_t phys_addr;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001524 u32 rx_status;
1525 int rx_bytes, err;
1526
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001527 rx_done++;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001528 rx_status = rx_desc->status;
willy tarreauf19fadf2014-01-16 08:20:17 +01001529 rx_bytes = rx_desc->data_size - (ETH_FCS_LEN + MVNETA_MH_SIZE);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001530 data = (unsigned char *)rx_desc->buf_cookie;
Simon Guinotdaf158d2015-09-15 22:41:21 +02001531 phys_addr = rx_desc->buf_phys_addr;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001532
willy tarreau54282132014-01-16 08:20:14 +01001533 if (!mvneta_rxq_desc_is_first_last(rx_status) ||
willy tarreauf19fadf2014-01-16 08:20:17 +01001534 (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
1535 err_drop_frame:
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001536 dev->stats.rx_errors++;
1537 mvneta_rx_error(pp, rx_desc);
willy tarreau8ec2cd42014-01-16 08:20:16 +01001538 /* leave the descriptor untouched */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001539 continue;
1540 }
1541
willy tarreauf19fadf2014-01-16 08:20:17 +01001542 if (rx_bytes <= rx_copybreak) {
1543 /* better copy a small frame and not unmap the DMA region */
1544 skb = netdev_alloc_skb_ip_align(dev, rx_bytes);
1545 if (unlikely(!skb))
1546 goto err_drop_frame;
1547
1548 dma_sync_single_range_for_cpu(dev->dev.parent,
1549 rx_desc->buf_phys_addr,
1550 MVNETA_MH_SIZE + NET_SKB_PAD,
1551 rx_bytes,
1552 DMA_FROM_DEVICE);
1553 memcpy(skb_put(skb, rx_bytes),
1554 data + MVNETA_MH_SIZE + NET_SKB_PAD,
1555 rx_bytes);
1556
1557 skb->protocol = eth_type_trans(skb, dev);
1558 mvneta_rx_csum(pp, rx_status, skb);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02001559 napi_gro_receive(&port->napi, skb);
willy tarreauf19fadf2014-01-16 08:20:17 +01001560
1561 rcvd_pkts++;
1562 rcvd_bytes += rx_bytes;
1563
1564 /* leave the descriptor and buffer untouched */
1565 continue;
1566 }
1567
Simon Guinota84e3282015-07-19 13:00:53 +02001568 /* Refill processing */
1569 err = mvneta_rx_refill(pp, rx_desc);
1570 if (err) {
1571 netdev_err(dev, "Linux processing - Can't refill\n");
1572 rxq->missed++;
1573 goto err_drop_frame;
1574 }
1575
willy tarreauf19fadf2014-01-16 08:20:17 +01001576 skb = build_skb(data, pp->frag_size > PAGE_SIZE ? 0 : pp->frag_size);
1577 if (!skb)
1578 goto err_drop_frame;
1579
Simon Guinotdaf158d2015-09-15 22:41:21 +02001580 dma_unmap_single(dev->dev.parent, phys_addr,
Ezequiel Garciaa328f3a2013-12-05 13:35:37 -03001581 MVNETA_RX_BUF_SIZE(pp->pkt_size), DMA_FROM_DEVICE);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001582
willy tarreaudc4277d2014-01-16 08:20:07 +01001583 rcvd_pkts++;
1584 rcvd_bytes += rx_bytes;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001585
1586 /* Linux processing */
willy tarreau8ec2cd42014-01-16 08:20:16 +01001587 skb_reserve(skb, MVNETA_MH_SIZE + NET_SKB_PAD);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001588 skb_put(skb, rx_bytes);
1589
1590 skb->protocol = eth_type_trans(skb, dev);
1591
willy tarreau54282132014-01-16 08:20:14 +01001592 mvneta_rx_csum(pp, rx_status, skb);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001593
Maxime Ripard12bb03b2015-09-25 18:09:36 +02001594 napi_gro_receive(&port->napi, skb);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001595 }
1596
willy tarreaudc4277d2014-01-16 08:20:07 +01001597 if (rcvd_pkts) {
willy tarreau74c41b02014-01-16 08:20:08 +01001598 struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
1599
1600 u64_stats_update_begin(&stats->syncp);
1601 stats->rx_packets += rcvd_pkts;
1602 stats->rx_bytes += rcvd_bytes;
1603 u64_stats_update_end(&stats->syncp);
willy tarreaudc4277d2014-01-16 08:20:07 +01001604 }
1605
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001606 /* Update rxq management counters */
Simon Guinota84e3282015-07-19 13:00:53 +02001607 mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001608
1609 return rx_done;
1610}
1611
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03001612static inline void
1613mvneta_tso_put_hdr(struct sk_buff *skb,
1614 struct mvneta_port *pp, struct mvneta_tx_queue *txq)
1615{
1616 struct mvneta_tx_desc *tx_desc;
1617 int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1618
1619 txq->tx_skb[txq->txq_put_index] = NULL;
1620 tx_desc = mvneta_txq_next_desc_get(txq);
1621 tx_desc->data_size = hdr_len;
1622 tx_desc->command = mvneta_skb_tx_csum(pp, skb);
1623 tx_desc->command |= MVNETA_TXD_F_DESC;
1624 tx_desc->buf_phys_addr = txq->tso_hdrs_phys +
1625 txq->txq_put_index * TSO_HEADER_SIZE;
1626 mvneta_txq_inc_put(txq);
1627}
1628
1629static inline int
1630mvneta_tso_put_data(struct net_device *dev, struct mvneta_tx_queue *txq,
1631 struct sk_buff *skb, char *data, int size,
1632 bool last_tcp, bool is_last)
1633{
1634 struct mvneta_tx_desc *tx_desc;
1635
1636 tx_desc = mvneta_txq_next_desc_get(txq);
1637 tx_desc->data_size = size;
1638 tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, data,
1639 size, DMA_TO_DEVICE);
1640 if (unlikely(dma_mapping_error(dev->dev.parent,
1641 tx_desc->buf_phys_addr))) {
1642 mvneta_txq_desc_put(txq);
1643 return -ENOMEM;
1644 }
1645
1646 tx_desc->command = 0;
1647 txq->tx_skb[txq->txq_put_index] = NULL;
1648
1649 if (last_tcp) {
1650 /* last descriptor in the TCP packet */
1651 tx_desc->command = MVNETA_TXD_L_DESC;
1652
1653 /* last descriptor in SKB */
1654 if (is_last)
1655 txq->tx_skb[txq->txq_put_index] = skb;
1656 }
1657 mvneta_txq_inc_put(txq);
1658 return 0;
1659}
1660
1661static int mvneta_tx_tso(struct sk_buff *skb, struct net_device *dev,
1662 struct mvneta_tx_queue *txq)
1663{
1664 int total_len, data_left;
1665 int desc_count = 0;
1666 struct mvneta_port *pp = netdev_priv(dev);
1667 struct tso_t tso;
1668 int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1669 int i;
1670
1671 /* Count needed descriptors */
1672 if ((txq->count + tso_count_descs(skb)) >= txq->size)
1673 return 0;
1674
1675 if (skb_headlen(skb) < (skb_transport_offset(skb) + tcp_hdrlen(skb))) {
1676 pr_info("*** Is this even possible???!?!?\n");
1677 return 0;
1678 }
1679
1680 /* Initialize the TSO handler, and prepare the first payload */
1681 tso_start(skb, &tso);
1682
1683 total_len = skb->len - hdr_len;
1684 while (total_len > 0) {
1685 char *hdr;
1686
1687 data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
1688 total_len -= data_left;
1689 desc_count++;
1690
1691 /* prepare packet headers: MAC + IP + TCP */
1692 hdr = txq->tso_hdrs + txq->txq_put_index * TSO_HEADER_SIZE;
1693 tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
1694
1695 mvneta_tso_put_hdr(skb, pp, txq);
1696
1697 while (data_left > 0) {
1698 int size;
1699 desc_count++;
1700
1701 size = min_t(int, tso.size, data_left);
1702
1703 if (mvneta_tso_put_data(dev, txq, skb,
1704 tso.data, size,
1705 size == data_left,
1706 total_len == 0))
1707 goto err_release;
1708 data_left -= size;
1709
1710 tso_build_data(skb, &tso, size);
1711 }
1712 }
1713
1714 return desc_count;
1715
1716err_release:
1717 /* Release all used data descriptors; header descriptors must not
1718 * be DMA-unmapped.
1719 */
1720 for (i = desc_count - 1; i >= 0; i--) {
1721 struct mvneta_tx_desc *tx_desc = txq->descs + i;
Ezequiel Garcia2e3173a2014-05-30 13:40:07 -03001722 if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr))
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03001723 dma_unmap_single(pp->dev->dev.parent,
1724 tx_desc->buf_phys_addr,
1725 tx_desc->data_size,
1726 DMA_TO_DEVICE);
1727 mvneta_txq_desc_put(txq);
1728 }
1729 return 0;
1730}
1731
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001732/* Handle tx fragmentation processing */
1733static int mvneta_tx_frag_process(struct mvneta_port *pp, struct sk_buff *skb,
1734 struct mvneta_tx_queue *txq)
1735{
1736 struct mvneta_tx_desc *tx_desc;
Ezequiel Garcia3d4ea022014-05-22 20:06:57 -03001737 int i, nr_frags = skb_shinfo(skb)->nr_frags;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001738
Ezequiel Garcia3d4ea022014-05-22 20:06:57 -03001739 for (i = 0; i < nr_frags; i++) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001740 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1741 void *addr = page_address(frag->page.p) + frag->page_offset;
1742
1743 tx_desc = mvneta_txq_next_desc_get(txq);
1744 tx_desc->data_size = frag->size;
1745
1746 tx_desc->buf_phys_addr =
1747 dma_map_single(pp->dev->dev.parent, addr,
1748 tx_desc->data_size, DMA_TO_DEVICE);
1749
1750 if (dma_mapping_error(pp->dev->dev.parent,
1751 tx_desc->buf_phys_addr)) {
1752 mvneta_txq_desc_put(txq);
1753 goto error;
1754 }
1755
Ezequiel Garcia3d4ea022014-05-22 20:06:57 -03001756 if (i == nr_frags - 1) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001757 /* Last descriptor */
1758 tx_desc->command = MVNETA_TXD_L_DESC | MVNETA_TXD_Z_PAD;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001759 txq->tx_skb[txq->txq_put_index] = skb;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001760 } else {
1761 /* Descriptor in the middle: Not First, Not Last */
1762 tx_desc->command = 0;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001763 txq->tx_skb[txq->txq_put_index] = NULL;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001764 }
Ezequiel Garcia3d4ea022014-05-22 20:06:57 -03001765 mvneta_txq_inc_put(txq);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001766 }
1767
1768 return 0;
1769
1770error:
1771 /* Release all descriptors that were used to map fragments of
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001772 * this packet, as well as the corresponding DMA mappings
1773 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001774 for (i = i - 1; i >= 0; i--) {
1775 tx_desc = txq->descs + i;
1776 dma_unmap_single(pp->dev->dev.parent,
1777 tx_desc->buf_phys_addr,
1778 tx_desc->data_size,
1779 DMA_TO_DEVICE);
1780 mvneta_txq_desc_put(txq);
1781 }
1782
1783 return -ENOMEM;
1784}
1785
1786/* Main tx processing */
1787static int mvneta_tx(struct sk_buff *skb, struct net_device *dev)
1788{
1789 struct mvneta_port *pp = netdev_priv(dev);
Willy Tarreauee40a112013-04-11 23:00:37 +02001790 u16 txq_id = skb_get_queue_mapping(skb);
1791 struct mvneta_tx_queue *txq = &pp->txqs[txq_id];
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001792 struct mvneta_tx_desc *tx_desc;
Eric Dumazet5f478b42014-12-02 04:30:59 -08001793 int len = skb->len;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001794 int frags = 0;
1795 u32 tx_cmd;
1796
1797 if (!netif_running(dev))
1798 goto out;
1799
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03001800 if (skb_is_gso(skb)) {
1801 frags = mvneta_tx_tso(skb, dev, txq);
1802 goto out;
1803 }
1804
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001805 frags = skb_shinfo(skb)->nr_frags + 1;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001806
1807 /* Get a descriptor for the first part of the packet */
1808 tx_desc = mvneta_txq_next_desc_get(txq);
1809
1810 tx_cmd = mvneta_skb_tx_csum(pp, skb);
1811
1812 tx_desc->data_size = skb_headlen(skb);
1813
1814 tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, skb->data,
1815 tx_desc->data_size,
1816 DMA_TO_DEVICE);
1817 if (unlikely(dma_mapping_error(dev->dev.parent,
1818 tx_desc->buf_phys_addr))) {
1819 mvneta_txq_desc_put(txq);
1820 frags = 0;
1821 goto out;
1822 }
1823
1824 if (frags == 1) {
1825 /* First and Last descriptor */
1826 tx_cmd |= MVNETA_TXD_FLZ_DESC;
1827 tx_desc->command = tx_cmd;
1828 txq->tx_skb[txq->txq_put_index] = skb;
1829 mvneta_txq_inc_put(txq);
1830 } else {
1831 /* First but not Last */
1832 tx_cmd |= MVNETA_TXD_F_DESC;
1833 txq->tx_skb[txq->txq_put_index] = NULL;
1834 mvneta_txq_inc_put(txq);
1835 tx_desc->command = tx_cmd;
1836 /* Continue with other skb fragments */
1837 if (mvneta_tx_frag_process(pp, skb, txq)) {
1838 dma_unmap_single(dev->dev.parent,
1839 tx_desc->buf_phys_addr,
1840 tx_desc->data_size,
1841 DMA_TO_DEVICE);
1842 mvneta_txq_desc_put(txq);
1843 frags = 0;
1844 goto out;
1845 }
1846 }
1847
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001848out:
1849 if (frags > 0) {
willy tarreau74c41b02014-01-16 08:20:08 +01001850 struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats);
Ezequiel Garciae19d2dd2014-05-19 13:59:54 -03001851 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
1852
1853 txq->count += frags;
1854 mvneta_txq_pend_desc_add(pp, txq, frags);
1855
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03001856 if (txq->count >= txq->tx_stop_threshold)
Ezequiel Garciae19d2dd2014-05-19 13:59:54 -03001857 netif_tx_stop_queue(nq);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001858
willy tarreau74c41b02014-01-16 08:20:08 +01001859 u64_stats_update_begin(&stats->syncp);
1860 stats->tx_packets++;
Eric Dumazet5f478b42014-12-02 04:30:59 -08001861 stats->tx_bytes += len;
willy tarreau74c41b02014-01-16 08:20:08 +01001862 u64_stats_update_end(&stats->syncp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001863 } else {
1864 dev->stats.tx_dropped++;
1865 dev_kfree_skb_any(skb);
1866 }
1867
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001868 return NETDEV_TX_OK;
1869}
1870
1871
1872/* Free tx resources, when resetting a port */
1873static void mvneta_txq_done_force(struct mvneta_port *pp,
1874 struct mvneta_tx_queue *txq)
1875
1876{
1877 int tx_done = txq->count;
1878
1879 mvneta_txq_bufs_free(pp, txq, tx_done);
1880
1881 /* reset txq */
1882 txq->count = 0;
1883 txq->txq_put_index = 0;
1884 txq->txq_get_index = 0;
1885}
1886
willy tarreau6c498972014-01-16 08:20:12 +01001887/* Handle tx done - called in softirq context. The <cause_tx_done> argument
1888 * must be a valid cause according to MVNETA_TXQ_INTR_MASK_ALL.
1889 */
Arnaud Ebalard0713a862014-01-16 08:20:18 +01001890static void mvneta_tx_done_gbe(struct mvneta_port *pp, u32 cause_tx_done)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001891{
1892 struct mvneta_tx_queue *txq;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001893 struct netdev_queue *nq;
1894
willy tarreau6c498972014-01-16 08:20:12 +01001895 while (cause_tx_done) {
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001896 txq = mvneta_tx_done_policy(pp, cause_tx_done);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001897
1898 nq = netdev_get_tx_queue(pp->dev, txq->id);
1899 __netif_tx_lock(nq, smp_processor_id());
1900
Arnaud Ebalard0713a862014-01-16 08:20:18 +01001901 if (txq->count)
1902 mvneta_txq_done(pp, txq);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001903
1904 __netif_tx_unlock(nq);
1905 cause_tx_done &= ~((1 << txq->id));
1906 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001907}
1908
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01001909/* Compute crc8 of the specified address, using a unique algorithm ,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03001910 * according to hw spec, different than generic crc8 algorithm
1911 */
1912static int mvneta_addr_crc(unsigned char *addr)
1913{
1914 int crc = 0;
1915 int i;
1916
1917 for (i = 0; i < ETH_ALEN; i++) {
1918 int j;
1919
1920 crc = (crc ^ addr[i]) << 8;
1921 for (j = 7; j >= 0; j--) {
1922 if (crc & (0x100 << j))
1923 crc ^= 0x107 << j;
1924 }
1925 }
1926
1927 return crc;
1928}
1929
1930/* This method controls the net device special MAC multicast support.
1931 * The Special Multicast Table for MAC addresses supports MAC of the form
1932 * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
1933 * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
1934 * Table entries in the DA-Filter table. This method set the Special
1935 * Multicast Table appropriate entry.
1936 */
1937static void mvneta_set_special_mcast_addr(struct mvneta_port *pp,
1938 unsigned char last_byte,
1939 int queue)
1940{
1941 unsigned int smc_table_reg;
1942 unsigned int tbl_offset;
1943 unsigned int reg_offset;
1944
1945 /* Register offset from SMC table base */
1946 tbl_offset = (last_byte / 4);
1947 /* Entry offset within the above reg */
1948 reg_offset = last_byte % 4;
1949
1950 smc_table_reg = mvreg_read(pp, (MVNETA_DA_FILT_SPEC_MCAST
1951 + tbl_offset * 4));
1952
1953 if (queue == -1)
1954 smc_table_reg &= ~(0xff << (8 * reg_offset));
1955 else {
1956 smc_table_reg &= ~(0xff << (8 * reg_offset));
1957 smc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
1958 }
1959
1960 mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + tbl_offset * 4,
1961 smc_table_reg);
1962}
1963
1964/* This method controls the network device Other MAC multicast support.
1965 * The Other Multicast Table is used for multicast of another type.
1966 * A CRC-8 is used as an index to the Other Multicast Table entries
1967 * in the DA-Filter table.
1968 * The method gets the CRC-8 value from the calling routine and
1969 * sets the Other Multicast Table appropriate entry according to the
1970 * specified CRC-8 .
1971 */
1972static void mvneta_set_other_mcast_addr(struct mvneta_port *pp,
1973 unsigned char crc8,
1974 int queue)
1975{
1976 unsigned int omc_table_reg;
1977 unsigned int tbl_offset;
1978 unsigned int reg_offset;
1979
1980 tbl_offset = (crc8 / 4) * 4; /* Register offset from OMC table base */
1981 reg_offset = crc8 % 4; /* Entry offset within the above reg */
1982
1983 omc_table_reg = mvreg_read(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset);
1984
1985 if (queue == -1) {
1986 /* Clear accepts frame bit at specified Other DA table entry */
1987 omc_table_reg &= ~(0xff << (8 * reg_offset));
1988 } else {
1989 omc_table_reg &= ~(0xff << (8 * reg_offset));
1990 omc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
1991 }
1992
1993 mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset, omc_table_reg);
1994}
1995
1996/* The network device supports multicast using two tables:
1997 * 1) Special Multicast Table for MAC addresses of the form
1998 * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF).
1999 * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
2000 * Table entries in the DA-Filter table.
2001 * 2) Other Multicast Table for multicast of another type. A CRC-8 value
2002 * is used as an index to the Other Multicast Table entries in the
2003 * DA-Filter table.
2004 */
2005static int mvneta_mcast_addr_set(struct mvneta_port *pp, unsigned char *p_addr,
2006 int queue)
2007{
2008 unsigned char crc_result = 0;
2009
2010 if (memcmp(p_addr, "\x01\x00\x5e\x00\x00", 5) == 0) {
2011 mvneta_set_special_mcast_addr(pp, p_addr[5], queue);
2012 return 0;
2013 }
2014
2015 crc_result = mvneta_addr_crc(p_addr);
2016 if (queue == -1) {
2017 if (pp->mcast_count[crc_result] == 0) {
2018 netdev_info(pp->dev, "No valid Mcast for crc8=0x%02x\n",
2019 crc_result);
2020 return -EINVAL;
2021 }
2022
2023 pp->mcast_count[crc_result]--;
2024 if (pp->mcast_count[crc_result] != 0) {
2025 netdev_info(pp->dev,
2026 "After delete there are %d valid Mcast for crc8=0x%02x\n",
2027 pp->mcast_count[crc_result], crc_result);
2028 return -EINVAL;
2029 }
2030 } else
2031 pp->mcast_count[crc_result]++;
2032
2033 mvneta_set_other_mcast_addr(pp, crc_result, queue);
2034
2035 return 0;
2036}
2037
2038/* Configure Fitering mode of Ethernet port */
2039static void mvneta_rx_unicast_promisc_set(struct mvneta_port *pp,
2040 int is_promisc)
2041{
2042 u32 port_cfg_reg, val;
2043
2044 port_cfg_reg = mvreg_read(pp, MVNETA_PORT_CONFIG);
2045
2046 val = mvreg_read(pp, MVNETA_TYPE_PRIO);
2047
2048 /* Set / Clear UPM bit in port configuration register */
2049 if (is_promisc) {
2050 /* Accept all Unicast addresses */
2051 port_cfg_reg |= MVNETA_UNI_PROMISC_MODE;
2052 val |= MVNETA_FORCE_UNI;
2053 mvreg_write(pp, MVNETA_MAC_ADDR_LOW, 0xffff);
2054 mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, 0xffffffff);
2055 } else {
2056 /* Reject all Unicast addresses */
2057 port_cfg_reg &= ~MVNETA_UNI_PROMISC_MODE;
2058 val &= ~MVNETA_FORCE_UNI;
2059 }
2060
2061 mvreg_write(pp, MVNETA_PORT_CONFIG, port_cfg_reg);
2062 mvreg_write(pp, MVNETA_TYPE_PRIO, val);
2063}
2064
2065/* register unicast and multicast addresses */
2066static void mvneta_set_rx_mode(struct net_device *dev)
2067{
2068 struct mvneta_port *pp = netdev_priv(dev);
2069 struct netdev_hw_addr *ha;
2070
2071 if (dev->flags & IFF_PROMISC) {
2072 /* Accept all: Multicast + Unicast */
2073 mvneta_rx_unicast_promisc_set(pp, 1);
2074 mvneta_set_ucast_table(pp, rxq_def);
2075 mvneta_set_special_mcast_table(pp, rxq_def);
2076 mvneta_set_other_mcast_table(pp, rxq_def);
2077 } else {
2078 /* Accept single Unicast */
2079 mvneta_rx_unicast_promisc_set(pp, 0);
2080 mvneta_set_ucast_table(pp, -1);
2081 mvneta_mac_addr_set(pp, dev->dev_addr, rxq_def);
2082
2083 if (dev->flags & IFF_ALLMULTI) {
2084 /* Accept all multicast */
2085 mvneta_set_special_mcast_table(pp, rxq_def);
2086 mvneta_set_other_mcast_table(pp, rxq_def);
2087 } else {
2088 /* Accept only initialized multicast */
2089 mvneta_set_special_mcast_table(pp, -1);
2090 mvneta_set_other_mcast_table(pp, -1);
2091
2092 if (!netdev_mc_empty(dev)) {
2093 netdev_for_each_mc_addr(ha, dev) {
2094 mvneta_mcast_addr_set(pp, ha->addr,
2095 rxq_def);
2096 }
2097 }
2098 }
2099 }
2100}
2101
2102/* Interrupt handling - the callback for request_irq() */
2103static irqreturn_t mvneta_isr(int irq, void *dev_id)
2104{
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002105 struct mvneta_pcpu_port *port = (struct mvneta_pcpu_port *)dev_id;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002106
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002107 disable_percpu_irq(port->pp->dev->irq);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002108 napi_schedule(&port->napi);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002109
2110 return IRQ_HANDLED;
2111}
2112
Stas Sergeev898b2972015-04-01 20:32:49 +03002113static int mvneta_fixed_link_update(struct mvneta_port *pp,
2114 struct phy_device *phy)
2115{
2116 struct fixed_phy_status status;
2117 struct fixed_phy_status changed = {};
2118 u32 gmac_stat = mvreg_read(pp, MVNETA_GMAC_STATUS);
2119
2120 status.link = !!(gmac_stat & MVNETA_GMAC_LINK_UP);
2121 if (gmac_stat & MVNETA_GMAC_SPEED_1000)
2122 status.speed = SPEED_1000;
2123 else if (gmac_stat & MVNETA_GMAC_SPEED_100)
2124 status.speed = SPEED_100;
2125 else
2126 status.speed = SPEED_10;
2127 status.duplex = !!(gmac_stat & MVNETA_GMAC_FULL_DUPLEX);
2128 changed.link = 1;
2129 changed.speed = 1;
2130 changed.duplex = 1;
2131 fixed_phy_update_state(phy, &status, &changed);
2132 return 0;
2133}
2134
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002135/* NAPI handler
2136 * Bits 0 - 7 of the causeRxTx register indicate that are transmitted
2137 * packets on the corresponding TXQ (Bit 0 is for TX queue 1).
2138 * Bits 8 -15 of the cause Rx Tx register indicate that are received
2139 * packets on the corresponding RXQ (Bit 8 is for RX queue 0).
2140 * Each CPU has its own causeRxTx register
2141 */
2142static int mvneta_poll(struct napi_struct *napi, int budget)
2143{
2144 int rx_done = 0;
2145 u32 cause_rx_tx;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002146 struct mvneta_port *pp = netdev_priv(napi->dev);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002147 struct mvneta_pcpu_port *port = this_cpu_ptr(pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002148
2149 if (!netif_running(pp->dev)) {
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002150 napi_complete(&port->napi);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002151 return rx_done;
2152 }
2153
2154 /* Read cause register */
Stas Sergeev898b2972015-04-01 20:32:49 +03002155 cause_rx_tx = mvreg_read(pp, MVNETA_INTR_NEW_CAUSE);
2156 if (cause_rx_tx & MVNETA_MISCINTR_INTR_MASK) {
2157 u32 cause_misc = mvreg_read(pp, MVNETA_INTR_MISC_CAUSE);
2158
2159 mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
2160 if (pp->use_inband_status && (cause_misc &
2161 (MVNETA_CAUSE_PHY_STATUS_CHANGE |
2162 MVNETA_CAUSE_LINK_CHANGE |
2163 MVNETA_CAUSE_PSC_SYNC_CHANGE))) {
2164 mvneta_fixed_link_update(pp, pp->phy_dev);
2165 }
2166 }
willy tarreau71f6d1b2014-01-16 08:20:11 +01002167
2168 /* Release Tx descriptors */
2169 if (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL) {
Arnaud Ebalard0713a862014-01-16 08:20:18 +01002170 mvneta_tx_done_gbe(pp, (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL));
willy tarreau71f6d1b2014-01-16 08:20:11 +01002171 cause_rx_tx &= ~MVNETA_TX_INTR_MASK_ALL;
2172 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002173
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01002174 /* For the case where the last mvneta_poll did not process all
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002175 * RX packets
2176 */
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002177 cause_rx_tx |= port->cause_rx_tx;
Maxime Ripardd8936652015-09-25 18:09:37 +02002178 rx_done = mvneta_rx(pp, budget, &pp->rxqs[rxq_def]);
2179 budget -= rx_done;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002180
2181 if (budget > 0) {
2182 cause_rx_tx = 0;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002183 napi_complete(&port->napi);
2184 enable_percpu_irq(pp->dev->irq, 0);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002185 }
2186
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002187 port->cause_rx_tx = cause_rx_tx;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002188 return rx_done;
2189}
2190
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002191/* Handle rxq fill: allocates rxq skbs; called when initializing a port */
2192static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
2193 int num)
2194{
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002195 int i;
2196
2197 for (i = 0; i < num; i++) {
willy tarreaua1a65ab2014-01-16 08:20:13 +01002198 memset(rxq->descs + i, 0, sizeof(struct mvneta_rx_desc));
2199 if (mvneta_rx_refill(pp, rxq->descs + i) != 0) {
2200 netdev_err(pp->dev, "%s:rxq %d, %d of %d buffs filled\n",
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002201 __func__, rxq->id, i, num);
2202 break;
2203 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002204 }
2205
2206 /* Add this number of RX descriptors as non occupied (ready to
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01002207 * get packets)
2208 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002209 mvneta_rxq_non_occup_desc_add(pp, rxq, i);
2210
2211 return i;
2212}
2213
2214/* Free all packets pending transmit from all TXQs and reset TX port */
2215static void mvneta_tx_reset(struct mvneta_port *pp)
2216{
2217 int queue;
2218
Ezequiel Garcia96728502014-05-22 20:06:59 -03002219 /* free the skb's in the tx ring */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002220 for (queue = 0; queue < txq_number; queue++)
2221 mvneta_txq_done_force(pp, &pp->txqs[queue]);
2222
2223 mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
2224 mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
2225}
2226
2227static void mvneta_rx_reset(struct mvneta_port *pp)
2228{
2229 mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
2230 mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
2231}
2232
2233/* Rx/Tx queue initialization/cleanup methods */
2234
2235/* Create a specified RX queue */
2236static int mvneta_rxq_init(struct mvneta_port *pp,
2237 struct mvneta_rx_queue *rxq)
2238
2239{
2240 rxq->size = pp->rx_ring_size;
2241
2242 /* Allocate memory for RX descriptors */
2243 rxq->descs = dma_alloc_coherent(pp->dev->dev.parent,
2244 rxq->size * MVNETA_DESC_ALIGNED_SIZE,
2245 &rxq->descs_phys, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002246 if (rxq->descs == NULL)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002247 return -ENOMEM;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002248
2249 BUG_ON(rxq->descs !=
2250 PTR_ALIGN(rxq->descs, MVNETA_CPU_D_CACHE_LINE_SIZE));
2251
2252 rxq->last_desc = rxq->size - 1;
2253
2254 /* Set Rx descriptors queue starting address */
2255 mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
2256 mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
2257
2258 /* Set Offset */
2259 mvneta_rxq_offset_set(pp, rxq, NET_SKB_PAD);
2260
2261 /* Set coalescing pkts and time */
2262 mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
2263 mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
2264
2265 /* Fill RXQ with buffers from RX pool */
2266 mvneta_rxq_buf_size_set(pp, rxq, MVNETA_RX_BUF_SIZE(pp->pkt_size));
2267 mvneta_rxq_bm_disable(pp, rxq);
2268 mvneta_rxq_fill(pp, rxq, rxq->size);
2269
2270 return 0;
2271}
2272
2273/* Cleanup Rx queue */
2274static void mvneta_rxq_deinit(struct mvneta_port *pp,
2275 struct mvneta_rx_queue *rxq)
2276{
2277 mvneta_rxq_drop_pkts(pp, rxq);
2278
2279 if (rxq->descs)
2280 dma_free_coherent(pp->dev->dev.parent,
2281 rxq->size * MVNETA_DESC_ALIGNED_SIZE,
2282 rxq->descs,
2283 rxq->descs_phys);
2284
2285 rxq->descs = NULL;
2286 rxq->last_desc = 0;
2287 rxq->next_desc_to_proc = 0;
2288 rxq->descs_phys = 0;
2289}
2290
2291/* Create and initialize a tx queue */
2292static int mvneta_txq_init(struct mvneta_port *pp,
2293 struct mvneta_tx_queue *txq)
2294{
2295 txq->size = pp->tx_ring_size;
2296
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03002297 /* A queue must always have room for at least one skb.
2298 * Therefore, stop the queue when the free entries reaches
2299 * the maximum number of descriptors per skb.
2300 */
2301 txq->tx_stop_threshold = txq->size - MVNETA_MAX_SKB_DESCS;
2302 txq->tx_wake_threshold = txq->tx_stop_threshold / 2;
2303
2304
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002305 /* Allocate memory for TX descriptors */
2306 txq->descs = dma_alloc_coherent(pp->dev->dev.parent,
2307 txq->size * MVNETA_DESC_ALIGNED_SIZE,
2308 &txq->descs_phys, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002309 if (txq->descs == NULL)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002310 return -ENOMEM;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002311
2312 /* Make sure descriptor address is cache line size aligned */
2313 BUG_ON(txq->descs !=
2314 PTR_ALIGN(txq->descs, MVNETA_CPU_D_CACHE_LINE_SIZE));
2315
2316 txq->last_desc = txq->size - 1;
2317
2318 /* Set maximum bandwidth for enabled TXQs */
2319 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
2320 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
2321
2322 /* Set Tx descriptors queue starting address */
2323 mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
2324 mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
2325
2326 txq->tx_skb = kmalloc(txq->size * sizeof(*txq->tx_skb), GFP_KERNEL);
2327 if (txq->tx_skb == NULL) {
2328 dma_free_coherent(pp->dev->dev.parent,
2329 txq->size * MVNETA_DESC_ALIGNED_SIZE,
2330 txq->descs, txq->descs_phys);
2331 return -ENOMEM;
2332 }
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03002333
2334 /* Allocate DMA buffers for TSO MAC/IP/TCP headers */
2335 txq->tso_hdrs = dma_alloc_coherent(pp->dev->dev.parent,
2336 txq->size * TSO_HEADER_SIZE,
2337 &txq->tso_hdrs_phys, GFP_KERNEL);
2338 if (txq->tso_hdrs == NULL) {
2339 kfree(txq->tx_skb);
2340 dma_free_coherent(pp->dev->dev.parent,
2341 txq->size * MVNETA_DESC_ALIGNED_SIZE,
2342 txq->descs, txq->descs_phys);
2343 return -ENOMEM;
2344 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002345 mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
2346
2347 return 0;
2348}
2349
2350/* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
2351static void mvneta_txq_deinit(struct mvneta_port *pp,
2352 struct mvneta_tx_queue *txq)
2353{
2354 kfree(txq->tx_skb);
2355
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03002356 if (txq->tso_hdrs)
2357 dma_free_coherent(pp->dev->dev.parent,
2358 txq->size * TSO_HEADER_SIZE,
2359 txq->tso_hdrs, txq->tso_hdrs_phys);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002360 if (txq->descs)
2361 dma_free_coherent(pp->dev->dev.parent,
2362 txq->size * MVNETA_DESC_ALIGNED_SIZE,
2363 txq->descs, txq->descs_phys);
2364
2365 txq->descs = NULL;
2366 txq->last_desc = 0;
2367 txq->next_desc_to_proc = 0;
2368 txq->descs_phys = 0;
2369
2370 /* Set minimum bandwidth for disabled TXQs */
2371 mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
2372 mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
2373
2374 /* Set Tx descriptors queue starting address and size */
2375 mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
2376 mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
2377}
2378
2379/* Cleanup all Tx queues */
2380static void mvneta_cleanup_txqs(struct mvneta_port *pp)
2381{
2382 int queue;
2383
2384 for (queue = 0; queue < txq_number; queue++)
2385 mvneta_txq_deinit(pp, &pp->txqs[queue]);
2386}
2387
2388/* Cleanup all Rx queues */
2389static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
2390{
Maxime Ripardd8936652015-09-25 18:09:37 +02002391 mvneta_rxq_deinit(pp, &pp->rxqs[rxq_def]);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002392}
2393
2394
2395/* Init all Rx queues */
2396static int mvneta_setup_rxqs(struct mvneta_port *pp)
2397{
Maxime Ripardd8936652015-09-25 18:09:37 +02002398 int err = mvneta_rxq_init(pp, &pp->rxqs[rxq_def]);
2399 if (err) {
2400 netdev_err(pp->dev, "%s: can't create rxq=%d\n",
2401 __func__, rxq_def);
2402 mvneta_cleanup_rxqs(pp);
2403 return err;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002404 }
2405
2406 return 0;
2407}
2408
2409/* Init all tx queues */
2410static int mvneta_setup_txqs(struct mvneta_port *pp)
2411{
2412 int queue;
2413
2414 for (queue = 0; queue < txq_number; queue++) {
2415 int err = mvneta_txq_init(pp, &pp->txqs[queue]);
2416 if (err) {
2417 netdev_err(pp->dev, "%s: can't create txq=%d\n",
2418 __func__, queue);
2419 mvneta_cleanup_txqs(pp);
2420 return err;
2421 }
2422 }
2423
2424 return 0;
2425}
2426
2427static void mvneta_start_dev(struct mvneta_port *pp)
2428{
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002429 unsigned int cpu;
2430
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002431 mvneta_max_rx_size_set(pp, pp->pkt_size);
2432 mvneta_txq_max_tx_size_set(pp, pp->pkt_size);
2433
2434 /* start the Rx/Tx activity */
2435 mvneta_port_enable(pp);
2436
2437 /* Enable polling on the port */
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002438 for_each_present_cpu(cpu) {
2439 struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
2440
2441 napi_enable(&port->napi);
2442 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002443
2444 /* Unmask interrupts */
2445 mvreg_write(pp, MVNETA_INTR_NEW_MASK,
Stas Sergeev898b2972015-04-01 20:32:49 +03002446 MVNETA_RX_INTR_MASK(rxq_number) |
2447 MVNETA_TX_INTR_MASK(txq_number) |
2448 MVNETA_MISCINTR_INTR_MASK);
2449 mvreg_write(pp, MVNETA_INTR_MISC_MASK,
2450 MVNETA_CAUSE_PHY_STATUS_CHANGE |
2451 MVNETA_CAUSE_LINK_CHANGE |
2452 MVNETA_CAUSE_PSC_SYNC_CHANGE);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002453
2454 phy_start(pp->phy_dev);
2455 netif_tx_start_all_queues(pp->dev);
2456}
2457
2458static void mvneta_stop_dev(struct mvneta_port *pp)
2459{
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002460 unsigned int cpu;
2461
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002462 phy_stop(pp->phy_dev);
2463
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002464 for_each_present_cpu(cpu) {
2465 struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
2466
2467 napi_disable(&port->napi);
2468 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002469
2470 netif_carrier_off(pp->dev);
2471
2472 mvneta_port_down(pp);
2473 netif_tx_stop_all_queues(pp->dev);
2474
2475 /* Stop the port activity */
2476 mvneta_port_disable(pp);
2477
2478 /* Clear all ethernet port interrupts */
2479 mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
2480 mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
2481
2482 /* Mask all ethernet port interrupts */
2483 mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
2484 mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
2485 mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
2486
2487 mvneta_tx_reset(pp);
2488 mvneta_rx_reset(pp);
2489}
2490
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002491/* Return positive if MTU is valid */
2492static int mvneta_check_mtu_valid(struct net_device *dev, int mtu)
2493{
2494 if (mtu < 68) {
2495 netdev_err(dev, "cannot change mtu to less than 68\n");
2496 return -EINVAL;
2497 }
2498
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01002499 /* 9676 == 9700 - 20 and rounding to 8 */
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002500 if (mtu > 9676) {
2501 netdev_info(dev, "Illegal MTU value %d, round to 9676\n", mtu);
2502 mtu = 9676;
2503 }
2504
2505 if (!IS_ALIGNED(MVNETA_RX_PKT_SIZE(mtu), 8)) {
2506 netdev_info(dev, "Illegal MTU value %d, rounding to %d\n",
2507 mtu, ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8));
2508 mtu = ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8);
2509 }
2510
2511 return mtu;
2512}
2513
2514/* Change the device mtu */
2515static int mvneta_change_mtu(struct net_device *dev, int mtu)
2516{
2517 struct mvneta_port *pp = netdev_priv(dev);
2518 int ret;
2519
2520 mtu = mvneta_check_mtu_valid(dev, mtu);
2521 if (mtu < 0)
2522 return -EINVAL;
2523
2524 dev->mtu = mtu;
2525
Simon Guinotb65657f2015-06-30 16:20:22 +02002526 if (!netif_running(dev)) {
2527 netdev_update_features(dev);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002528 return 0;
Simon Guinotb65657f2015-06-30 16:20:22 +02002529 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002530
Thomas Petazzoni6a20c172012-11-19 11:41:25 +01002531 /* The interface is running, so we have to force a
Ezequiel Garciaa92dbd92014-05-22 20:06:58 -03002532 * reallocation of the queues
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002533 */
2534 mvneta_stop_dev(pp);
2535
2536 mvneta_cleanup_txqs(pp);
2537 mvneta_cleanup_rxqs(pp);
2538
Ezequiel Garciaa92dbd92014-05-22 20:06:58 -03002539 pp->pkt_size = MVNETA_RX_PKT_SIZE(dev->mtu);
willy tarreau8ec2cd42014-01-16 08:20:16 +01002540 pp->frag_size = SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(pp->pkt_size)) +
2541 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002542
2543 ret = mvneta_setup_rxqs(pp);
2544 if (ret) {
Ezequiel Garciaa92dbd92014-05-22 20:06:58 -03002545 netdev_err(dev, "unable to setup rxqs after MTU change\n");
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002546 return ret;
2547 }
2548
Ezequiel Garciaa92dbd92014-05-22 20:06:58 -03002549 ret = mvneta_setup_txqs(pp);
2550 if (ret) {
2551 netdev_err(dev, "unable to setup txqs after MTU change\n");
2552 return ret;
2553 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002554
2555 mvneta_start_dev(pp);
2556 mvneta_port_up(pp);
2557
Simon Guinotb65657f2015-06-30 16:20:22 +02002558 netdev_update_features(dev);
2559
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002560 return 0;
2561}
2562
Simon Guinotb65657f2015-06-30 16:20:22 +02002563static netdev_features_t mvneta_fix_features(struct net_device *dev,
2564 netdev_features_t features)
2565{
2566 struct mvneta_port *pp = netdev_priv(dev);
2567
2568 if (pp->tx_csum_limit && dev->mtu > pp->tx_csum_limit) {
2569 features &= ~(NETIF_F_IP_CSUM | NETIF_F_TSO);
2570 netdev_info(dev,
2571 "Disable IP checksum for MTU greater than %dB\n",
2572 pp->tx_csum_limit);
2573 }
2574
2575 return features;
2576}
2577
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00002578/* Get mac address */
2579static void mvneta_get_mac_addr(struct mvneta_port *pp, unsigned char *addr)
2580{
2581 u32 mac_addr_l, mac_addr_h;
2582
2583 mac_addr_l = mvreg_read(pp, MVNETA_MAC_ADDR_LOW);
2584 mac_addr_h = mvreg_read(pp, MVNETA_MAC_ADDR_HIGH);
2585 addr[0] = (mac_addr_h >> 24) & 0xFF;
2586 addr[1] = (mac_addr_h >> 16) & 0xFF;
2587 addr[2] = (mac_addr_h >> 8) & 0xFF;
2588 addr[3] = mac_addr_h & 0xFF;
2589 addr[4] = (mac_addr_l >> 8) & 0xFF;
2590 addr[5] = mac_addr_l & 0xFF;
2591}
2592
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002593/* Handle setting mac address */
2594static int mvneta_set_mac_addr(struct net_device *dev, void *addr)
2595{
2596 struct mvneta_port *pp = netdev_priv(dev);
Ezequiel Garciae68de362014-05-22 20:07:00 -03002597 struct sockaddr *sockaddr = addr;
2598 int ret;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002599
Ezequiel Garciae68de362014-05-22 20:07:00 -03002600 ret = eth_prepare_mac_addr_change(dev, addr);
2601 if (ret < 0)
2602 return ret;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002603 /* Remove previous address table entry */
2604 mvneta_mac_addr_set(pp, dev->dev_addr, -1);
2605
2606 /* Set new addr in hw */
Ezequiel Garciae68de362014-05-22 20:07:00 -03002607 mvneta_mac_addr_set(pp, sockaddr->sa_data, rxq_def);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002608
Ezequiel Garciae68de362014-05-22 20:07:00 -03002609 eth_commit_mac_addr_change(dev, addr);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002610 return 0;
2611}
2612
2613static void mvneta_adjust_link(struct net_device *ndev)
2614{
2615 struct mvneta_port *pp = netdev_priv(ndev);
2616 struct phy_device *phydev = pp->phy_dev;
2617 int status_change = 0;
2618
2619 if (phydev->link) {
2620 if ((pp->speed != phydev->speed) ||
2621 (pp->duplex != phydev->duplex)) {
2622 u32 val;
2623
2624 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
2625 val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
2626 MVNETA_GMAC_CONFIG_GMII_SPEED |
Stas Sergeev898b2972015-04-01 20:32:49 +03002627 MVNETA_GMAC_CONFIG_FULL_DUPLEX);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002628
2629 if (phydev->duplex)
2630 val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
2631
2632 if (phydev->speed == SPEED_1000)
2633 val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
Thomas Petazzoni4d12bc62014-07-08 10:49:43 +02002634 else if (phydev->speed == SPEED_100)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002635 val |= MVNETA_GMAC_CONFIG_MII_SPEED;
2636
2637 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
2638
2639 pp->duplex = phydev->duplex;
2640 pp->speed = phydev->speed;
2641 }
2642 }
2643
2644 if (phydev->link != pp->link) {
2645 if (!phydev->link) {
2646 pp->duplex = -1;
2647 pp->speed = 0;
2648 }
2649
2650 pp->link = phydev->link;
2651 status_change = 1;
2652 }
2653
2654 if (status_change) {
2655 if (phydev->link) {
Stas Sergeev898b2972015-04-01 20:32:49 +03002656 if (!pp->use_inband_status) {
2657 u32 val = mvreg_read(pp,
2658 MVNETA_GMAC_AUTONEG_CONFIG);
2659 val &= ~MVNETA_GMAC_FORCE_LINK_DOWN;
2660 val |= MVNETA_GMAC_FORCE_LINK_PASS;
2661 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
2662 val);
2663 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002664 mvneta_port_up(pp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002665 } else {
Stas Sergeev898b2972015-04-01 20:32:49 +03002666 if (!pp->use_inband_status) {
2667 u32 val = mvreg_read(pp,
2668 MVNETA_GMAC_AUTONEG_CONFIG);
2669 val &= ~MVNETA_GMAC_FORCE_LINK_PASS;
2670 val |= MVNETA_GMAC_FORCE_LINK_DOWN;
2671 mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG,
2672 val);
2673 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002674 mvneta_port_down(pp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002675 }
Ezequiel Garcia0089b742014-10-31 12:57:20 -03002676 phy_print_status(phydev);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002677 }
2678}
2679
2680static int mvneta_mdio_probe(struct mvneta_port *pp)
2681{
2682 struct phy_device *phy_dev;
2683
2684 phy_dev = of_phy_connect(pp->dev, pp->phy_node, mvneta_adjust_link, 0,
2685 pp->phy_interface);
2686 if (!phy_dev) {
2687 netdev_err(pp->dev, "could not find the PHY\n");
2688 return -ENODEV;
2689 }
2690
2691 phy_dev->supported &= PHY_GBIT_FEATURES;
2692 phy_dev->advertising = phy_dev->supported;
2693
2694 pp->phy_dev = phy_dev;
2695 pp->link = 0;
2696 pp->duplex = 0;
2697 pp->speed = 0;
2698
2699 return 0;
2700}
2701
2702static void mvneta_mdio_remove(struct mvneta_port *pp)
2703{
2704 phy_disconnect(pp->phy_dev);
2705 pp->phy_dev = NULL;
2706}
2707
Maxime Ripardf8642882015-09-25 18:09:38 +02002708static void mvneta_percpu_enable(void *arg)
2709{
2710 struct mvneta_port *pp = arg;
2711
2712 enable_percpu_irq(pp->dev->irq, IRQ_TYPE_NONE);
2713}
2714
2715static void mvneta_percpu_disable(void *arg)
2716{
2717 struct mvneta_port *pp = arg;
2718
2719 disable_percpu_irq(pp->dev->irq);
2720}
2721
2722static void mvneta_percpu_elect(struct mvneta_port *pp)
2723{
2724 int online_cpu_idx, cpu, i = 0;
2725
2726 online_cpu_idx = rxq_def % num_online_cpus();
2727
2728 for_each_online_cpu(cpu) {
2729 if (i == online_cpu_idx)
2730 /* Enable per-CPU interrupt on the one CPU we
2731 * just elected
2732 */
2733 smp_call_function_single(cpu, mvneta_percpu_enable,
2734 pp, true);
2735 else
2736 /* Disable per-CPU interrupt on all the other CPU */
2737 smp_call_function_single(cpu, mvneta_percpu_disable,
2738 pp, true);
2739 i++;
2740 }
2741};
2742
2743static int mvneta_percpu_notifier(struct notifier_block *nfb,
2744 unsigned long action, void *hcpu)
2745{
2746 struct mvneta_port *pp = container_of(nfb, struct mvneta_port,
2747 cpu_notifier);
2748 int cpu = (unsigned long)hcpu, other_cpu;
2749 struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
2750
2751 switch (action) {
2752 case CPU_ONLINE:
2753 case CPU_ONLINE_FROZEN:
2754 netif_tx_stop_all_queues(pp->dev);
2755
2756 /* We have to synchronise on tha napi of each CPU
2757 * except the one just being waked up
2758 */
2759 for_each_online_cpu(other_cpu) {
2760 if (other_cpu != cpu) {
2761 struct mvneta_pcpu_port *other_port =
2762 per_cpu_ptr(pp->ports, other_cpu);
2763
2764 napi_synchronize(&other_port->napi);
2765 }
2766 }
2767
2768 /* Mask all ethernet port interrupts */
2769 mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
2770 mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
2771 mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
2772 napi_enable(&port->napi);
2773
2774 /* Enable per-CPU interrupt on the one CPU we care
2775 * about.
2776 */
2777 mvneta_percpu_elect(pp);
2778
2779 /* Unmask all ethernet port interrupts */
2780 mvreg_write(pp, MVNETA_INTR_NEW_MASK,
2781 MVNETA_RX_INTR_MASK(rxq_number) |
2782 MVNETA_TX_INTR_MASK(txq_number) |
2783 MVNETA_MISCINTR_INTR_MASK);
2784 mvreg_write(pp, MVNETA_INTR_MISC_MASK,
2785 MVNETA_CAUSE_PHY_STATUS_CHANGE |
2786 MVNETA_CAUSE_LINK_CHANGE |
2787 MVNETA_CAUSE_PSC_SYNC_CHANGE);
2788 netif_tx_start_all_queues(pp->dev);
2789 break;
2790 case CPU_DOWN_PREPARE:
2791 case CPU_DOWN_PREPARE_FROZEN:
2792 netif_tx_stop_all_queues(pp->dev);
2793 /* Mask all ethernet port interrupts */
2794 mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
2795 mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
2796 mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
2797
2798 napi_synchronize(&port->napi);
2799 napi_disable(&port->napi);
2800 /* Disable per-CPU interrupts on the CPU that is
2801 * brought down.
2802 */
2803 smp_call_function_single(cpu, mvneta_percpu_disable,
2804 pp, true);
2805
2806 break;
2807 case CPU_DEAD:
2808 case CPU_DEAD_FROZEN:
2809 /* Check if a new CPU must be elected now this on is down */
2810 mvneta_percpu_elect(pp);
2811 /* Unmask all ethernet port interrupts */
2812 mvreg_write(pp, MVNETA_INTR_NEW_MASK,
2813 MVNETA_RX_INTR_MASK(rxq_number) |
2814 MVNETA_TX_INTR_MASK(txq_number) |
2815 MVNETA_MISCINTR_INTR_MASK);
2816 mvreg_write(pp, MVNETA_INTR_MISC_MASK,
2817 MVNETA_CAUSE_PHY_STATUS_CHANGE |
2818 MVNETA_CAUSE_LINK_CHANGE |
2819 MVNETA_CAUSE_PSC_SYNC_CHANGE);
2820 netif_tx_start_all_queues(pp->dev);
2821 break;
2822 }
2823
2824 return NOTIFY_OK;
2825}
2826
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002827static int mvneta_open(struct net_device *dev)
2828{
2829 struct mvneta_port *pp = netdev_priv(dev);
2830 int ret;
2831
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002832 pp->pkt_size = MVNETA_RX_PKT_SIZE(pp->dev->mtu);
willy tarreau8ec2cd42014-01-16 08:20:16 +01002833 pp->frag_size = SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(pp->pkt_size)) +
2834 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002835
2836 ret = mvneta_setup_rxqs(pp);
2837 if (ret)
2838 return ret;
2839
2840 ret = mvneta_setup_txqs(pp);
2841 if (ret)
2842 goto err_cleanup_rxqs;
2843
2844 /* Connect to port interrupt line */
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002845 ret = request_percpu_irq(pp->dev->irq, mvneta_isr,
2846 MVNETA_DRIVER_NAME, pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002847 if (ret) {
2848 netdev_err(pp->dev, "cannot request irq %d\n", pp->dev->irq);
2849 goto err_cleanup_txqs;
2850 }
2851
Maxime Ripardf8642882015-09-25 18:09:38 +02002852 /* Even though the documentation says that request_percpu_irq
2853 * doesn't enable the interrupts automatically, it actually
2854 * does so on the local CPU.
2855 *
2856 * Make sure it's disabled.
2857 */
2858 mvneta_percpu_disable(pp);
2859
2860 /* Elect a CPU to handle our RX queue interrupt */
2861 mvneta_percpu_elect(pp);
2862
2863 /* Register a CPU notifier to handle the case where our CPU
2864 * might be taken offline.
2865 */
2866 register_cpu_notifier(&pp->cpu_notifier);
2867
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002868 /* In default link is down */
2869 netif_carrier_off(pp->dev);
2870
2871 ret = mvneta_mdio_probe(pp);
2872 if (ret < 0) {
2873 netdev_err(dev, "cannot probe MDIO bus\n");
2874 goto err_free_irq;
2875 }
2876
2877 mvneta_start_dev(pp);
2878
2879 return 0;
2880
2881err_free_irq:
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002882 free_percpu_irq(pp->dev->irq, pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002883err_cleanup_txqs:
2884 mvneta_cleanup_txqs(pp);
2885err_cleanup_rxqs:
2886 mvneta_cleanup_rxqs(pp);
2887 return ret;
2888}
2889
2890/* Stop the port, free port interrupt line */
2891static int mvneta_stop(struct net_device *dev)
2892{
2893 struct mvneta_port *pp = netdev_priv(dev);
Maxime Ripardf8642882015-09-25 18:09:38 +02002894 int cpu;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002895
2896 mvneta_stop_dev(pp);
2897 mvneta_mdio_remove(pp);
Maxime Ripardf8642882015-09-25 18:09:38 +02002898 unregister_cpu_notifier(&pp->cpu_notifier);
2899 for_each_present_cpu(cpu)
2900 smp_call_function_single(cpu, mvneta_percpu_disable, pp, true);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02002901 free_percpu_irq(dev->irq, pp->ports);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002902 mvneta_cleanup_rxqs(pp);
2903 mvneta_cleanup_txqs(pp);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002904
2905 return 0;
2906}
2907
Thomas Petazzoni15f59452013-09-04 16:26:52 +02002908static int mvneta_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2909{
2910 struct mvneta_port *pp = netdev_priv(dev);
Thomas Petazzoni15f59452013-09-04 16:26:52 +02002911
2912 if (!pp->phy_dev)
2913 return -ENOTSUPP;
2914
Stas Sergeevecf7b362015-04-01 19:23:29 +03002915 return phy_mii_ioctl(pp->phy_dev, ifr, cmd);
Thomas Petazzoni15f59452013-09-04 16:26:52 +02002916}
2917
Thomas Petazzonic5aff182012-08-17 14:04:28 +03002918/* Ethtool methods */
2919
2920/* Get settings (phy address, speed) for ethtools */
2921int mvneta_ethtool_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2922{
2923 struct mvneta_port *pp = netdev_priv(dev);
2924
2925 if (!pp->phy_dev)
2926 return -ENODEV;
2927
2928 return phy_ethtool_gset(pp->phy_dev, cmd);
2929}
2930
2931/* Set settings (phy address, speed) for ethtools */
2932int mvneta_ethtool_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2933{
2934 struct mvneta_port *pp = netdev_priv(dev);
2935
2936 if (!pp->phy_dev)
2937 return -ENODEV;
2938
2939 return phy_ethtool_sset(pp->phy_dev, cmd);
2940}
2941
2942/* Set interrupt coalescing for ethtools */
2943static int mvneta_ethtool_set_coalesce(struct net_device *dev,
2944 struct ethtool_coalesce *c)
2945{
2946 struct mvneta_port *pp = netdev_priv(dev);
2947 int queue;
2948
2949 for (queue = 0; queue < rxq_number; queue++) {
2950 struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
2951 rxq->time_coal = c->rx_coalesce_usecs;
2952 rxq->pkts_coal = c->rx_max_coalesced_frames;
2953 mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal);
2954 mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal);
2955 }
2956
2957 for (queue = 0; queue < txq_number; queue++) {
2958 struct mvneta_tx_queue *txq = &pp->txqs[queue];
2959 txq->done_pkts_coal = c->tx_max_coalesced_frames;
2960 mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal);
2961 }
2962
2963 return 0;
2964}
2965
2966/* get coalescing for ethtools */
2967static int mvneta_ethtool_get_coalesce(struct net_device *dev,
2968 struct ethtool_coalesce *c)
2969{
2970 struct mvneta_port *pp = netdev_priv(dev);
2971
2972 c->rx_coalesce_usecs = pp->rxqs[0].time_coal;
2973 c->rx_max_coalesced_frames = pp->rxqs[0].pkts_coal;
2974
2975 c->tx_max_coalesced_frames = pp->txqs[0].done_pkts_coal;
2976 return 0;
2977}
2978
2979
2980static void mvneta_ethtool_get_drvinfo(struct net_device *dev,
2981 struct ethtool_drvinfo *drvinfo)
2982{
2983 strlcpy(drvinfo->driver, MVNETA_DRIVER_NAME,
2984 sizeof(drvinfo->driver));
2985 strlcpy(drvinfo->version, MVNETA_DRIVER_VERSION,
2986 sizeof(drvinfo->version));
2987 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
2988 sizeof(drvinfo->bus_info));
2989}
2990
2991
2992static void mvneta_ethtool_get_ringparam(struct net_device *netdev,
2993 struct ethtool_ringparam *ring)
2994{
2995 struct mvneta_port *pp = netdev_priv(netdev);
2996
2997 ring->rx_max_pending = MVNETA_MAX_RXD;
2998 ring->tx_max_pending = MVNETA_MAX_TXD;
2999 ring->rx_pending = pp->rx_ring_size;
3000 ring->tx_pending = pp->tx_ring_size;
3001}
3002
3003static int mvneta_ethtool_set_ringparam(struct net_device *dev,
3004 struct ethtool_ringparam *ring)
3005{
3006 struct mvneta_port *pp = netdev_priv(dev);
3007
3008 if ((ring->rx_pending == 0) || (ring->tx_pending == 0))
3009 return -EINVAL;
3010 pp->rx_ring_size = ring->rx_pending < MVNETA_MAX_RXD ?
3011 ring->rx_pending : MVNETA_MAX_RXD;
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03003012
3013 pp->tx_ring_size = clamp_t(u16, ring->tx_pending,
3014 MVNETA_MAX_SKB_DESCS * 2, MVNETA_MAX_TXD);
3015 if (pp->tx_ring_size != ring->tx_pending)
3016 netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
3017 pp->tx_ring_size, ring->tx_pending);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003018
3019 if (netif_running(dev)) {
3020 mvneta_stop(dev);
3021 if (mvneta_open(dev)) {
3022 netdev_err(dev,
3023 "error on opening device after ring param change\n");
3024 return -ENOMEM;
3025 }
3026 }
3027
3028 return 0;
3029}
3030
Russell King9b0cdef2015-10-22 18:37:30 +01003031static void mvneta_ethtool_get_strings(struct net_device *netdev, u32 sset,
3032 u8 *data)
3033{
3034 if (sset == ETH_SS_STATS) {
3035 int i;
3036
3037 for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
3038 memcpy(data + i * ETH_GSTRING_LEN,
3039 mvneta_statistics[i].name, ETH_GSTRING_LEN);
3040 }
3041}
3042
3043static void mvneta_ethtool_update_stats(struct mvneta_port *pp)
3044{
3045 const struct mvneta_statistic *s;
3046 void __iomem *base = pp->base;
3047 u32 high, low, val;
3048 int i;
3049
3050 for (i = 0, s = mvneta_statistics;
3051 s < mvneta_statistics + ARRAY_SIZE(mvneta_statistics);
3052 s++, i++) {
3053 val = 0;
3054
3055 switch (s->type) {
3056 case T_REG_32:
3057 val = readl_relaxed(base + s->offset);
3058 break;
3059 case T_REG_64:
3060 /* Docs say to read low 32-bit then high */
3061 low = readl_relaxed(base + s->offset);
3062 high = readl_relaxed(base + s->offset + 4);
3063 val = (u64)high << 32 | low;
3064 break;
3065 }
3066
3067 pp->ethtool_stats[i] += val;
3068 }
3069}
3070
3071static void mvneta_ethtool_get_stats(struct net_device *dev,
3072 struct ethtool_stats *stats, u64 *data)
3073{
3074 struct mvneta_port *pp = netdev_priv(dev);
3075 int i;
3076
3077 mvneta_ethtool_update_stats(pp);
3078
3079 for (i = 0; i < ARRAY_SIZE(mvneta_statistics); i++)
3080 *data++ = pp->ethtool_stats[i];
3081}
3082
3083static int mvneta_ethtool_get_sset_count(struct net_device *dev, int sset)
3084{
3085 if (sset == ETH_SS_STATS)
3086 return ARRAY_SIZE(mvneta_statistics);
3087 return -EOPNOTSUPP;
3088}
3089
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003090static const struct net_device_ops mvneta_netdev_ops = {
3091 .ndo_open = mvneta_open,
3092 .ndo_stop = mvneta_stop,
3093 .ndo_start_xmit = mvneta_tx,
3094 .ndo_set_rx_mode = mvneta_set_rx_mode,
3095 .ndo_set_mac_address = mvneta_set_mac_addr,
3096 .ndo_change_mtu = mvneta_change_mtu,
Simon Guinotb65657f2015-06-30 16:20:22 +02003097 .ndo_fix_features = mvneta_fix_features,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003098 .ndo_get_stats64 = mvneta_get_stats64,
Thomas Petazzoni15f59452013-09-04 16:26:52 +02003099 .ndo_do_ioctl = mvneta_ioctl,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003100};
3101
3102const struct ethtool_ops mvneta_eth_tool_ops = {
3103 .get_link = ethtool_op_get_link,
3104 .get_settings = mvneta_ethtool_get_settings,
3105 .set_settings = mvneta_ethtool_set_settings,
3106 .set_coalesce = mvneta_ethtool_set_coalesce,
3107 .get_coalesce = mvneta_ethtool_get_coalesce,
3108 .get_drvinfo = mvneta_ethtool_get_drvinfo,
3109 .get_ringparam = mvneta_ethtool_get_ringparam,
3110 .set_ringparam = mvneta_ethtool_set_ringparam,
Russell King9b0cdef2015-10-22 18:37:30 +01003111 .get_strings = mvneta_ethtool_get_strings,
3112 .get_ethtool_stats = mvneta_ethtool_get_stats,
3113 .get_sset_count = mvneta_ethtool_get_sset_count,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003114};
3115
3116/* Initialize hw */
Ezequiel Garcia96728502014-05-22 20:06:59 -03003117static int mvneta_init(struct device *dev, struct mvneta_port *pp)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003118{
3119 int queue;
3120
3121 /* Disable port */
3122 mvneta_port_disable(pp);
3123
3124 /* Set port default values */
3125 mvneta_defaults_set(pp);
3126
Ezequiel Garcia96728502014-05-22 20:06:59 -03003127 pp->txqs = devm_kcalloc(dev, txq_number, sizeof(struct mvneta_tx_queue),
3128 GFP_KERNEL);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003129 if (!pp->txqs)
3130 return -ENOMEM;
3131
3132 /* Initialize TX descriptor rings */
3133 for (queue = 0; queue < txq_number; queue++) {
3134 struct mvneta_tx_queue *txq = &pp->txqs[queue];
3135 txq->id = queue;
3136 txq->size = pp->tx_ring_size;
3137 txq->done_pkts_coal = MVNETA_TXDONE_COAL_PKTS;
3138 }
3139
Ezequiel Garcia96728502014-05-22 20:06:59 -03003140 pp->rxqs = devm_kcalloc(dev, rxq_number, sizeof(struct mvneta_rx_queue),
3141 GFP_KERNEL);
3142 if (!pp->rxqs)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003143 return -ENOMEM;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003144
3145 /* Create Rx descriptor rings */
3146 for (queue = 0; queue < rxq_number; queue++) {
3147 struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
3148 rxq->id = queue;
3149 rxq->size = pp->rx_ring_size;
3150 rxq->pkts_coal = MVNETA_RX_COAL_PKTS;
3151 rxq->time_coal = MVNETA_RX_COAL_USEC;
3152 }
3153
3154 return 0;
3155}
3156
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003157/* platform glue : initialize decoding windows */
Greg KH03ce7582012-12-21 13:42:15 +00003158static void mvneta_conf_mbus_windows(struct mvneta_port *pp,
3159 const struct mbus_dram_target_info *dram)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003160{
3161 u32 win_enable;
3162 u32 win_protect;
3163 int i;
3164
3165 for (i = 0; i < 6; i++) {
3166 mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
3167 mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
3168
3169 if (i < 4)
3170 mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
3171 }
3172
3173 win_enable = 0x3f;
3174 win_protect = 0;
3175
3176 for (i = 0; i < dram->num_cs; i++) {
3177 const struct mbus_dram_window *cs = dram->cs + i;
3178 mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
3179 (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
3180
3181 mvreg_write(pp, MVNETA_WIN_SIZE(i),
3182 (cs->size - 1) & 0xffff0000);
3183
3184 win_enable &= ~(1 << i);
3185 win_protect |= 3 << (2 * i);
3186 }
3187
3188 mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
3189}
3190
3191/* Power up the port */
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003192static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003193{
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003194 u32 ctrl;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003195
3196 /* MAC Cause register should be cleared */
3197 mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
3198
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003199 ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003200
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003201 /* Even though it might look weird, when we're configured in
3202 * SGMII or QSGMII mode, the RGMII bit needs to be set.
3203 */
3204 switch(phy_mode) {
3205 case PHY_INTERFACE_MODE_QSGMII:
3206 mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO);
3207 ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
3208 break;
3209 case PHY_INTERFACE_MODE_SGMII:
3210 mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO);
3211 ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
3212 break;
3213 case PHY_INTERFACE_MODE_RGMII:
3214 case PHY_INTERFACE_MODE_RGMII_ID:
3215 ctrl |= MVNETA_GMAC2_PORT_RGMII;
3216 break;
3217 default:
3218 return -EINVAL;
3219 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003220
Stas Sergeev898b2972015-04-01 20:32:49 +03003221 if (pp->use_inband_status)
3222 ctrl |= MVNETA_GMAC2_INBAND_AN_ENABLE;
3223
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003224 /* Cancel Port Reset */
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003225 ctrl &= ~MVNETA_GMAC2_PORT_RESET;
3226 mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003227
3228 while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
3229 MVNETA_GMAC2_PORT_RESET) != 0)
3230 continue;
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003231
3232 return 0;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003233}
3234
3235/* Device initialization routine */
Greg KH03ce7582012-12-21 13:42:15 +00003236static int mvneta_probe(struct platform_device *pdev)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003237{
3238 const struct mbus_dram_target_info *dram_target_info;
Thomas Petazzonic3f0dd32014-03-27 11:39:29 +01003239 struct resource *res;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003240 struct device_node *dn = pdev->dev.of_node;
3241 struct device_node *phy_node;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003242 struct mvneta_port *pp;
3243 struct net_device *dev;
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00003244 const char *dt_mac_addr;
3245 char hw_mac_addr[ETH_ALEN];
3246 const char *mac_from;
Stas Sergeevf8af8e62015-07-20 17:49:58 -07003247 const char *managed;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003248 int phy_mode;
3249 int err;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003250 int cpu;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003251
Willy Tarreauee40a112013-04-11 23:00:37 +02003252 dev = alloc_etherdev_mqs(sizeof(struct mvneta_port), txq_number, rxq_number);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003253 if (!dev)
3254 return -ENOMEM;
3255
3256 dev->irq = irq_of_parse_and_map(dn, 0);
3257 if (dev->irq == 0) {
3258 err = -EINVAL;
3259 goto err_free_netdev;
3260 }
3261
3262 phy_node = of_parse_phandle(dn, "phy", 0);
3263 if (!phy_node) {
Thomas Petazzoni83895be2014-05-16 16:14:06 +02003264 if (!of_phy_is_fixed_link(dn)) {
3265 dev_err(&pdev->dev, "no PHY specified\n");
3266 err = -ENODEV;
3267 goto err_free_irq;
3268 }
3269
3270 err = of_phy_register_fixed_link(dn);
3271 if (err < 0) {
3272 dev_err(&pdev->dev, "cannot register fixed PHY\n");
3273 goto err_free_irq;
3274 }
3275
3276 /* In the case of a fixed PHY, the DT node associated
3277 * to the PHY is the Ethernet MAC DT node.
3278 */
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02003279 phy_node = of_node_get(dn);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003280 }
3281
3282 phy_mode = of_get_phy_mode(dn);
3283 if (phy_mode < 0) {
3284 dev_err(&pdev->dev, "incorrect phy-mode\n");
3285 err = -EINVAL;
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02003286 goto err_put_phy_node;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003287 }
3288
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003289 dev->tx_queue_len = MVNETA_MAX_TXD;
3290 dev->watchdog_timeo = 5 * HZ;
3291 dev->netdev_ops = &mvneta_netdev_ops;
3292
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003293 dev->ethtool_ops = &mvneta_eth_tool_ops;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003294
3295 pp = netdev_priv(dev);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003296 pp->phy_node = phy_node;
3297 pp->phy_interface = phy_mode;
Stas Sergeevf8af8e62015-07-20 17:49:58 -07003298
3299 err = of_property_read_string(dn, "managed", &managed);
3300 pp->use_inband_status = (err == 0 &&
3301 strcmp(managed, "in-band-status") == 0);
Maxime Ripardf8642882015-09-25 18:09:38 +02003302 pp->cpu_notifier.notifier_call = mvneta_percpu_notifier;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003303
Thomas Petazzoni189dd622012-11-19 14:15:25 +01003304 pp->clk = devm_clk_get(&pdev->dev, NULL);
3305 if (IS_ERR(pp->clk)) {
3306 err = PTR_ERR(pp->clk);
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02003307 goto err_put_phy_node;
Thomas Petazzoni189dd622012-11-19 14:15:25 +01003308 }
3309
3310 clk_prepare_enable(pp->clk);
3311
Thomas Petazzonic3f0dd32014-03-27 11:39:29 +01003312 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3313 pp->base = devm_ioremap_resource(&pdev->dev, res);
3314 if (IS_ERR(pp->base)) {
3315 err = PTR_ERR(pp->base);
Arnaud Patard \(Rtp\)5445eaf2013-07-29 21:56:48 +02003316 goto err_clk;
3317 }
3318
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003319 /* Alloc per-cpu port structure */
3320 pp->ports = alloc_percpu(struct mvneta_pcpu_port);
3321 if (!pp->ports) {
3322 err = -ENOMEM;
3323 goto err_clk;
3324 }
3325
willy tarreau74c41b02014-01-16 08:20:08 +01003326 /* Alloc per-cpu stats */
WANG Cong1c213bd2014-02-13 11:46:28 -08003327 pp->stats = netdev_alloc_pcpu_stats(struct mvneta_pcpu_stats);
willy tarreau74c41b02014-01-16 08:20:08 +01003328 if (!pp->stats) {
3329 err = -ENOMEM;
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003330 goto err_free_ports;
willy tarreau74c41b02014-01-16 08:20:08 +01003331 }
3332
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00003333 dt_mac_addr = of_get_mac_address(dn);
Luka Perkov6c7a9a32013-10-30 00:10:01 +01003334 if (dt_mac_addr) {
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00003335 mac_from = "device tree";
3336 memcpy(dev->dev_addr, dt_mac_addr, ETH_ALEN);
3337 } else {
3338 mvneta_get_mac_addr(pp, hw_mac_addr);
3339 if (is_valid_ether_addr(hw_mac_addr)) {
3340 mac_from = "hardware";
3341 memcpy(dev->dev_addr, hw_mac_addr, ETH_ALEN);
3342 } else {
3343 mac_from = "random";
3344 eth_hw_addr_random(dev);
3345 }
3346 }
3347
Simon Guinotb65657f2015-06-30 16:20:22 +02003348 if (of_device_is_compatible(dn, "marvell,armada-370-neta"))
3349 pp->tx_csum_limit = 1600;
3350
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003351 pp->tx_ring_size = MVNETA_MAX_TXD;
3352 pp->rx_ring_size = MVNETA_MAX_RXD;
3353
3354 pp->dev = dev;
3355 SET_NETDEV_DEV(dev, &pdev->dev);
3356
Ezequiel Garcia96728502014-05-22 20:06:59 -03003357 err = mvneta_init(&pdev->dev, pp);
3358 if (err < 0)
willy tarreau74c41b02014-01-16 08:20:08 +01003359 goto err_free_stats;
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003360
3361 err = mvneta_port_power_up(pp, phy_mode);
3362 if (err < 0) {
3363 dev_err(&pdev->dev, "can't power up port\n");
Ezequiel Garcia96728502014-05-22 20:06:59 -03003364 goto err_free_stats;
Thomas Petazzoni3f1dd4b2014-04-15 15:50:20 +02003365 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003366
3367 dram_target_info = mv_mbus_dram_info();
3368 if (dram_target_info)
3369 mvneta_conf_mbus_windows(pp, dram_target_info);
3370
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003371 for_each_present_cpu(cpu) {
3372 struct mvneta_pcpu_port *port = per_cpu_ptr(pp->ports, cpu);
3373
3374 netif_napi_add(dev, &port->napi, mvneta_poll, NAPI_POLL_WEIGHT);
3375 port->pp = pp;
3376 }
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003377
Ezequiel Garcia2adb7192014-05-19 13:59:55 -03003378 dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
Ezequiel Garcia01ef26c2014-05-19 13:59:53 -03003379 dev->hw_features |= dev->features;
3380 dev->vlan_features |= dev->features;
willy tarreaub50b72d2013-04-06 08:47:01 +00003381 dev->priv_flags |= IFF_UNICAST_FLT;
Ezequiel Garcia8eef5f92014-05-30 13:40:05 -03003382 dev->gso_max_segs = MVNETA_MAX_TSO_SEGS;
willy tarreaub50b72d2013-04-06 08:47:01 +00003383
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003384 err = register_netdev(dev);
3385 if (err < 0) {
3386 dev_err(&pdev->dev, "failed to register\n");
Ezequiel Garcia96728502014-05-22 20:06:59 -03003387 goto err_free_stats;
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003388 }
3389
Thomas Petazzoni8cc3e432013-06-04 04:52:23 +00003390 netdev_info(dev, "Using %s mac address %pM\n", mac_from,
3391 dev->dev_addr);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003392
3393 platform_set_drvdata(pdev, pp->dev);
3394
Stas Sergeev898b2972015-04-01 20:32:49 +03003395 if (pp->use_inband_status) {
3396 struct phy_device *phy = of_phy_find_device(dn);
3397
3398 mvneta_fixed_link_update(pp, phy);
Russell King04d53b22015-09-24 20:36:18 +01003399
3400 put_device(&phy->dev);
Stas Sergeev898b2972015-04-01 20:32:49 +03003401 }
3402
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003403 return 0;
3404
willy tarreau74c41b02014-01-16 08:20:08 +01003405err_free_stats:
3406 free_percpu(pp->stats);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003407err_free_ports:
3408 free_percpu(pp->ports);
Arnaud Patard \(Rtp\)5445eaf2013-07-29 21:56:48 +02003409err_clk:
3410 clk_disable_unprepare(pp->clk);
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02003411err_put_phy_node:
3412 of_node_put(phy_node);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003413err_free_irq:
3414 irq_dispose_mapping(dev->irq);
3415err_free_netdev:
3416 free_netdev(dev);
3417 return err;
3418}
3419
3420/* Device removal routine */
Greg KH03ce7582012-12-21 13:42:15 +00003421static int mvneta_remove(struct platform_device *pdev)
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003422{
3423 struct net_device *dev = platform_get_drvdata(pdev);
3424 struct mvneta_port *pp = netdev_priv(dev);
3425
3426 unregister_netdev(dev);
Thomas Petazzoni189dd622012-11-19 14:15:25 +01003427 clk_disable_unprepare(pp->clk);
Maxime Ripard12bb03b2015-09-25 18:09:36 +02003428 free_percpu(pp->ports);
willy tarreau74c41b02014-01-16 08:20:08 +01003429 free_percpu(pp->stats);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003430 irq_dispose_mapping(dev->irq);
Uwe Kleine-Königc891c242014-08-07 21:58:46 +02003431 of_node_put(pp->phy_node);
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003432 free_netdev(dev);
3433
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003434 return 0;
3435}
3436
3437static const struct of_device_id mvneta_match[] = {
3438 { .compatible = "marvell,armada-370-neta" },
Simon Guinotf522a972015-06-30 16:20:20 +02003439 { .compatible = "marvell,armada-xp-neta" },
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003440 { }
3441};
3442MODULE_DEVICE_TABLE(of, mvneta_match);
3443
3444static struct platform_driver mvneta_driver = {
3445 .probe = mvneta_probe,
Greg KH03ce7582012-12-21 13:42:15 +00003446 .remove = mvneta_remove,
Thomas Petazzonic5aff182012-08-17 14:04:28 +03003447 .driver = {
3448 .name = MVNETA_DRIVER_NAME,
3449 .of_match_table = mvneta_match,
3450 },
3451};
3452
3453module_platform_driver(mvneta_driver);
3454
3455MODULE_DESCRIPTION("Marvell NETA Ethernet Driver - www.marvell.com");
3456MODULE_AUTHOR("Rami Rosen <rosenr@marvell.com>, Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
3457MODULE_LICENSE("GPL");
3458
3459module_param(rxq_number, int, S_IRUGO);
3460module_param(txq_number, int, S_IRUGO);
3461
3462module_param(rxq_def, int, S_IRUGO);
willy tarreauf19fadf2014-01-16 08:20:17 +01003463module_param(rx_copybreak, int, S_IRUGO | S_IWUSR);