blob: b9dcc2869edc89a512ee39fe8afe0977266e2001 [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
30#include <drm/i915_drm.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000031#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080034#include <linux/dma_remapping.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000035
Chris Wilsona415d352013-11-26 11:23:15 +000036#define __EXEC_OBJECT_HAS_PIN (1<<31)
37#define __EXEC_OBJECT_HAS_FENCE (1<<30)
38
Ben Widawsky27173f12013-08-14 11:38:36 +020039struct eb_vmas {
40 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000041 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000042 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020043 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000044 struct hlist_head buckets[0];
45 };
Chris Wilson67731b82010-12-08 10:38:14 +000046};
47
Ben Widawsky27173f12013-08-14 11:38:36 +020048static struct eb_vmas *
Ben Widawsky17601cbc2013-11-25 09:54:38 -080049eb_create(struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000050{
Ben Widawsky27173f12013-08-14 11:38:36 +020051 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000052
Chris Wilsoneef90cc2013-01-08 10:53:17 +000053 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020054 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020055 size *= sizeof(struct i915_vma *);
56 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000057 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
58 }
59
60 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020061 unsigned size = args->buffer_count;
62 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020063 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000064 while (count > 2*size)
65 count >>= 1;
66 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020067 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000068 GFP_TEMPORARY);
69 if (eb == NULL)
70 return eb;
71
72 eb->and = count - 1;
73 } else
74 eb->and = -args->buffer_count;
75
Ben Widawsky27173f12013-08-14 11:38:36 +020076 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +000077 return eb;
78}
79
80static void
Ben Widawsky27173f12013-08-14 11:38:36 +020081eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +000082{
Chris Wilsoneef90cc2013-01-08 10:53:17 +000083 if (eb->and >= 0)
84 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +000085}
86
Chris Wilson3b96eff2013-01-08 10:53:14 +000087static int
Ben Widawsky27173f12013-08-14 11:38:36 +020088eb_lookup_vmas(struct eb_vmas *eb,
89 struct drm_i915_gem_exec_object2 *exec,
90 const struct drm_i915_gem_execbuffer2 *args,
91 struct i915_address_space *vm,
92 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +000093{
Ben Widawsky6f65e292013-12-06 14:10:56 -080094 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky27173f12013-08-14 11:38:36 +020095 struct drm_i915_gem_object *obj;
96 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +000097 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +000098
Ben Widawsky27173f12013-08-14 11:38:36 +020099 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000100 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200101 /* Grab a reference to the object and release the lock so we can lookup
102 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000103 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000104 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
105 if (obj == NULL) {
106 spin_unlock(&file->table_lock);
107 DRM_DEBUG("Invalid object handle %d at index %d\n",
108 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200109 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000110 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000111 }
112
Ben Widawsky27173f12013-08-14 11:38:36 +0200113 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000114 spin_unlock(&file->table_lock);
115 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
116 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200117 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000118 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000119 }
120
121 drm_gem_object_reference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200122 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000123 }
124 spin_unlock(&file->table_lock);
125
Ben Widawsky27173f12013-08-14 11:38:36 +0200126 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000127 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200128 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800129 struct i915_address_space *bind_vm = vm;
130
Daniel Vetter2c9f8d52013-12-18 17:38:53 +0100131 if (exec[i].flags & EXEC_OBJECT_NEEDS_GTT &&
132 USES_FULL_PPGTT(vm->dev)) {
133 ret = -EINVAL;
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200134 goto err;
Daniel Vetter2c9f8d52013-12-18 17:38:53 +0100135 }
136
Ben Widawsky6f65e292013-12-06 14:10:56 -0800137 /* If we have secure dispatch, or the userspace assures us that
138 * they know what they're doing, use the GGTT VM.
139 */
Daniel Vettera7c1d4262013-12-18 17:46:18 +0100140 if (((args->flags & I915_EXEC_SECURE) &&
Ben Widawsky6f65e292013-12-06 14:10:56 -0800141 (i == (args->buffer_count - 1))))
142 bind_vm = &dev_priv->gtt.base;
Ben Widawsky27173f12013-08-14 11:38:36 +0200143
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000144 obj = list_first_entry(&objects,
145 struct drm_i915_gem_object,
146 obj_exec_link);
147
Daniel Vettere656a6c2013-08-14 14:14:04 +0200148 /*
149 * NOTE: We can leak any vmas created here when something fails
150 * later on. But that's no issue since vma_unbind can deal with
151 * vmas which are not actually bound. And since only
152 * lookup_or_create exists as an interface to get at the vma
153 * from the (obj, vm) we don't run the risk of creating
154 * duplicated vmas for the same vm.
155 */
Ben Widawsky6f65e292013-12-06 14:10:56 -0800156 vma = i915_gem_obj_lookup_or_create_vma(obj, bind_vm);
Ben Widawsky27173f12013-08-14 11:38:36 +0200157 if (IS_ERR(vma)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200158 DRM_DEBUG("Failed to lookup VMA\n");
159 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000160 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200161 }
162
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000163 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200164 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000165 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200166
167 vma->exec_entry = &exec[i];
168 if (eb->and < 0) {
169 eb->lut[i] = vma;
170 } else {
171 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
172 vma->exec_handle = handle;
173 hlist_add_head(&vma->exec_node,
174 &eb->buckets[handle & eb->and]);
175 }
176 ++i;
177 }
178
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000179 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200180
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000181
182err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200183 while (!list_empty(&objects)) {
184 obj = list_first_entry(&objects,
185 struct drm_i915_gem_object,
186 obj_exec_link);
187 list_del_init(&obj->obj_exec_link);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000188 drm_gem_object_unreference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200189 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000190 /*
191 * Objects already transfered to the vmas list will be unreferenced by
192 * eb_destroy.
193 */
194
Ben Widawsky27173f12013-08-14 11:38:36 +0200195 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000196}
197
Ben Widawsky27173f12013-08-14 11:38:36 +0200198static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000199{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000200 if (eb->and < 0) {
201 if (handle >= -eb->and)
202 return NULL;
203 return eb->lut[handle];
204 } else {
205 struct hlist_head *head;
206 struct hlist_node *node;
Chris Wilson67731b82010-12-08 10:38:14 +0000207
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000208 head = &eb->buckets[handle & eb->and];
209 hlist_for_each(node, head) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200210 struct i915_vma *vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000211
Ben Widawsky27173f12013-08-14 11:38:36 +0200212 vma = hlist_entry(node, struct i915_vma, exec_node);
213 if (vma->exec_handle == handle)
214 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000215 }
216 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000217 }
Chris Wilson67731b82010-12-08 10:38:14 +0000218}
219
Chris Wilsona415d352013-11-26 11:23:15 +0000220static void
221i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
222{
223 struct drm_i915_gem_exec_object2 *entry;
224 struct drm_i915_gem_object *obj = vma->obj;
225
226 if (!drm_mm_node_allocated(&vma->node))
227 return;
228
229 entry = vma->exec_entry;
230
231 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
232 i915_gem_object_unpin_fence(obj);
233
234 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Daniel Vetter3d7f0f92013-12-18 16:23:37 +0100235 vma->pin_count--;
Chris Wilsona415d352013-11-26 11:23:15 +0000236
237 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
238}
239
240static void eb_destroy(struct eb_vmas *eb)
241{
Ben Widawsky27173f12013-08-14 11:38:36 +0200242 while (!list_empty(&eb->vmas)) {
243 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000244
Ben Widawsky27173f12013-08-14 11:38:36 +0200245 vma = list_first_entry(&eb->vmas,
246 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000247 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200248 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000249 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200250 drm_gem_object_unreference(&vma->obj->base);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000251 }
Chris Wilson67731b82010-12-08 10:38:14 +0000252 kfree(eb);
253}
254
Chris Wilsondabdfe02012-03-26 10:10:27 +0200255static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
256{
Chris Wilson2cc86b82013-08-26 19:51:00 -0300257 return (HAS_LLC(obj->base.dev) ||
258 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilson504c7262012-08-23 13:12:52 +0100259 !obj->map_and_fenceable ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200260 obj->cache_level != I915_CACHE_NONE);
261}
262
Chris Wilson54cf91d2010-11-25 18:00:26 +0000263static int
Rafael Barbalho5032d872013-08-21 17:10:51 +0100264relocate_entry_cpu(struct drm_i915_gem_object *obj,
265 struct drm_i915_gem_relocation_entry *reloc)
266{
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700267 struct drm_device *dev = obj->base.dev;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100268 uint32_t page_offset = offset_in_page(reloc->offset);
269 char *vaddr;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800270 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100271
Chris Wilson2cc86b82013-08-26 19:51:00 -0300272 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Rafael Barbalho5032d872013-08-21 17:10:51 +0100273 if (ret)
274 return ret;
275
276 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
277 reloc->offset >> PAGE_SHIFT));
278 *(uint32_t *)(vaddr + page_offset) = reloc->delta;
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700279
280 if (INTEL_INFO(dev)->gen >= 8) {
281 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
282
283 if (page_offset == 0) {
284 kunmap_atomic(vaddr);
285 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
286 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
287 }
288
289 *(uint32_t *)(vaddr + page_offset) = 0;
290 }
291
Rafael Barbalho5032d872013-08-21 17:10:51 +0100292 kunmap_atomic(vaddr);
293
294 return 0;
295}
296
297static int
298relocate_entry_gtt(struct drm_i915_gem_object *obj,
299 struct drm_i915_gem_relocation_entry *reloc)
300{
301 struct drm_device *dev = obj->base.dev;
302 struct drm_i915_private *dev_priv = dev->dev_private;
303 uint32_t __iomem *reloc_entry;
304 void __iomem *reloc_page;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800305 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100306
307 ret = i915_gem_object_set_to_gtt_domain(obj, true);
308 if (ret)
309 return ret;
310
311 ret = i915_gem_object_put_fence(obj);
312 if (ret)
313 return ret;
314
315 /* Map the page containing the relocation we're going to perform. */
316 reloc->offset += i915_gem_obj_ggtt_offset(obj);
317 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
318 reloc->offset & PAGE_MASK);
319 reloc_entry = (uint32_t __iomem *)
320 (reloc_page + offset_in_page(reloc->offset));
321 iowrite32(reloc->delta, reloc_entry);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700322
323 if (INTEL_INFO(dev)->gen >= 8) {
324 reloc_entry += 1;
325
326 if (offset_in_page(reloc->offset + sizeof(uint32_t)) == 0) {
327 io_mapping_unmap_atomic(reloc_page);
328 reloc_page = io_mapping_map_atomic_wc(
329 dev_priv->gtt.mappable,
330 reloc->offset + sizeof(uint32_t));
331 reloc_entry = reloc_page;
332 }
333
334 iowrite32(0, reloc_entry);
335 }
336
Rafael Barbalho5032d872013-08-21 17:10:51 +0100337 io_mapping_unmap_atomic(reloc_page);
338
339 return 0;
340}
341
342static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000343i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200344 struct eb_vmas *eb,
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800345 struct drm_i915_gem_relocation_entry *reloc)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000346{
347 struct drm_device *dev = obj->base.dev;
348 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100349 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200350 struct i915_vma *target_vma;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000351 uint32_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800352 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000353
Chris Wilson67731b82010-12-08 10:38:14 +0000354 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200355 target_vma = eb_get_vma(eb, reloc->target_handle);
356 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000357 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200358 target_i915_obj = target_vma->obj;
359 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000360
Ben Widawsky5ce09722013-11-25 09:54:40 -0800361 target_offset = target_vma->node.start;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000362
Eric Anholte844b992012-07-31 15:35:01 -0700363 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
364 * pipe_control writes because the gpu doesn't properly redirect them
365 * through the ppgtt for non_secure batchbuffers. */
366 if (unlikely(IS_GEN6(dev) &&
367 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
368 !target_i915_obj->has_global_gtt_mapping)) {
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800369 struct i915_vma *vma =
370 list_first_entry(&target_i915_obj->vma_list,
371 typeof(*vma), vma_link);
Ben Widawsky6f65e292013-12-06 14:10:56 -0800372 vma->bind_vma(vma, target_i915_obj->cache_level, GLOBAL_BIND);
Eric Anholte844b992012-07-31 15:35:01 -0700373 }
374
Chris Wilson54cf91d2010-11-25 18:00:26 +0000375 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000376 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100377 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000378 "obj %p target %d offset %d "
379 "read %08x write %08x",
380 obj, reloc->target_handle,
381 (int) reloc->offset,
382 reloc->read_domains,
383 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800384 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000385 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100386 if (unlikely((reloc->write_domain | reloc->read_domains)
387 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100388 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000389 "obj %p target %d offset %d "
390 "read %08x write %08x",
391 obj, reloc->target_handle,
392 (int) reloc->offset,
393 reloc->read_domains,
394 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800395 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000396 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000397
398 target_obj->pending_read_domains |= reloc->read_domains;
399 target_obj->pending_write_domain |= reloc->write_domain;
400
401 /* If the relocation already has the right value in it, no
402 * more work needs to be done.
403 */
404 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000405 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000406
407 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700408 if (unlikely(reloc->offset >
409 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100410 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000411 "obj %p target %d offset %d size %d.\n",
412 obj, reloc->target_handle,
413 (int) reloc->offset,
414 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800415 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000416 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000417 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100418 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000419 "obj %p target %d offset %d.\n",
420 obj, reloc->target_handle,
421 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800422 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000423 }
424
Chris Wilsondabdfe02012-03-26 10:10:27 +0200425 /* We can't wait for rendering with pagefaults disabled */
426 if (obj->active && in_atomic())
427 return -EFAULT;
428
Chris Wilson54cf91d2010-11-25 18:00:26 +0000429 reloc->delta += target_offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100430 if (use_cpu_reloc(obj))
431 ret = relocate_entry_cpu(obj, reloc);
432 else
433 ret = relocate_entry_gtt(obj, reloc);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000434
Daniel Vetterd4d36012013-09-02 20:56:23 +0200435 if (ret)
436 return ret;
437
Chris Wilson54cf91d2010-11-25 18:00:26 +0000438 /* and update the user's relocation entry */
439 reloc->presumed_offset = target_offset;
440
Chris Wilson67731b82010-12-08 10:38:14 +0000441 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000442}
443
444static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200445i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
446 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000447{
Chris Wilson1d83f442012-03-24 20:12:53 +0000448#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
449 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000450 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200451 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson1d83f442012-03-24 20:12:53 +0000452 int remain, ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000453
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200454 user_relocs = to_user_ptr(entry->relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000455
Chris Wilson1d83f442012-03-24 20:12:53 +0000456 remain = entry->relocation_count;
457 while (remain) {
458 struct drm_i915_gem_relocation_entry *r = stack_reloc;
459 int count = remain;
460 if (count > ARRAY_SIZE(stack_reloc))
461 count = ARRAY_SIZE(stack_reloc);
462 remain -= count;
463
464 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000465 return -EFAULT;
466
Chris Wilson1d83f442012-03-24 20:12:53 +0000467 do {
468 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000469
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800470 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
Chris Wilson1d83f442012-03-24 20:12:53 +0000471 if (ret)
472 return ret;
473
474 if (r->presumed_offset != offset &&
475 __copy_to_user_inatomic(&user_relocs->presumed_offset,
476 &r->presumed_offset,
477 sizeof(r->presumed_offset))) {
478 return -EFAULT;
479 }
480
481 user_relocs++;
482 r++;
483 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000484 }
485
486 return 0;
Chris Wilson1d83f442012-03-24 20:12:53 +0000487#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000488}
489
490static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200491i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
492 struct eb_vmas *eb,
493 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000494{
Ben Widawsky27173f12013-08-14 11:38:36 +0200495 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000496 int i, ret;
497
498 for (i = 0; i < entry->relocation_count; i++) {
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800499 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000500 if (ret)
501 return ret;
502 }
503
504 return 0;
505}
506
507static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800508i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000509{
Ben Widawsky27173f12013-08-14 11:38:36 +0200510 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000511 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000512
Chris Wilsond4aeee72011-03-14 15:11:24 +0000513 /* This is the fast path and we cannot handle a pagefault whilst
514 * holding the struct mutex lest the user pass in the relocations
515 * contained within a mmaped bo. For in such a case we, the page
516 * fault handler would call i915_gem_fault() and we would try to
517 * acquire the struct mutex again. Obviously this is bad and so
518 * lockdep complains vehemently.
519 */
520 pagefault_disable();
Ben Widawsky27173f12013-08-14 11:38:36 +0200521 list_for_each_entry(vma, &eb->vmas, exec_list) {
522 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000523 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000524 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000525 }
Chris Wilsond4aeee72011-03-14 15:11:24 +0000526 pagefault_enable();
Chris Wilson54cf91d2010-11-25 18:00:26 +0000527
Chris Wilsond4aeee72011-03-14 15:11:24 +0000528 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000529}
530
Chris Wilson1690e1e2011-12-14 13:57:08 +0100531static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200532need_reloc_mappable(struct i915_vma *vma)
Chris Wilsondabdfe02012-03-26 10:10:27 +0200533{
Ben Widawsky27173f12013-08-14 11:38:36 +0200534 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
535 return entry->relocation_count && !use_cpu_reloc(vma->obj) &&
536 i915_is_ggtt(vma->vm);
Chris Wilsondabdfe02012-03-26 10:10:27 +0200537}
538
539static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200540i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
541 struct intel_ring_buffer *ring,
542 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100543{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800544 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200545 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100546 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100547 bool need_fence;
548 unsigned flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100549 int ret;
550
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100551 flags = 0;
552
Chris Wilson1690e1e2011-12-14 13:57:08 +0100553 need_fence =
554 has_fenced_gpu_access &&
555 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
556 obj->tiling_mode != I915_TILING_NONE;
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100557 if (need_fence || need_reloc_mappable(vma))
558 flags |= PIN_MAPPABLE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100559
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100560 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
Daniel Vetterbf3d1492014-02-14 14:01:12 +0100561 flags |= PIN_GLOBAL;
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100562
563 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100564 if (ret)
565 return ret;
566
Chris Wilson7788a762012-08-24 19:18:18 +0100567 entry->flags |= __EXEC_OBJECT_HAS_PIN;
568
Chris Wilson1690e1e2011-12-14 13:57:08 +0100569 if (has_fenced_gpu_access) {
570 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
Chris Wilson06d98132012-04-17 15:31:24 +0100571 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +0000572 if (ret)
Chris Wilson7788a762012-08-24 19:18:18 +0100573 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100574
Chris Wilson9a5a53b2012-03-22 15:10:00 +0000575 if (i915_gem_object_pin_fence(obj))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100576 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson9a5a53b2012-03-22 15:10:00 +0000577
Chris Wilson7dd49062012-03-21 10:48:18 +0000578 obj->pending_fenced_gpu_access = true;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100579 }
Chris Wilson1690e1e2011-12-14 13:57:08 +0100580 }
581
Ben Widawsky27173f12013-08-14 11:38:36 +0200582 if (entry->offset != vma->node.start) {
583 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100584 *need_reloc = true;
585 }
586
587 if (entry->flags & EXEC_OBJECT_WRITE) {
588 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
589 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
590 }
591
Chris Wilson1690e1e2011-12-14 13:57:08 +0100592 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100593}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100594
Chris Wilson54cf91d2010-11-25 18:00:26 +0000595static int
Chris Wilsond9e86c02010-11-10 16:40:20 +0000596i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200597 struct list_head *vmas,
Daniel Vettered5982e2013-01-17 22:23:36 +0100598 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000599{
Chris Wilson432e58e2010-11-25 19:32:06 +0000600 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200601 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700602 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200603 struct list_head ordered_vmas;
Chris Wilson7788a762012-08-24 19:18:18 +0100604 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
605 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000606
Ben Widawsky68c8c172013-09-11 14:57:50 -0700607 if (list_empty(vmas))
608 return 0;
609
610 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
611
Ben Widawsky27173f12013-08-14 11:38:36 +0200612 INIT_LIST_HEAD(&ordered_vmas);
613 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000614 struct drm_i915_gem_exec_object2 *entry;
615 bool need_fence, need_mappable;
616
Ben Widawsky27173f12013-08-14 11:38:36 +0200617 vma = list_first_entry(vmas, struct i915_vma, exec_list);
618 obj = vma->obj;
619 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000620
621 need_fence =
622 has_fenced_gpu_access &&
623 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
624 obj->tiling_mode != I915_TILING_NONE;
Ben Widawsky27173f12013-08-14 11:38:36 +0200625 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000626
627 if (need_mappable)
Ben Widawsky27173f12013-08-14 11:38:36 +0200628 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000629 else
Ben Widawsky27173f12013-08-14 11:38:36 +0200630 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000631
Daniel Vettered5982e2013-01-17 22:23:36 +0100632 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000633 obj->base.pending_write_domain = 0;
Chris Wilson016fd0c2012-07-20 12:41:07 +0100634 obj->pending_fenced_gpu_access = false;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000635 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200636 list_splice(&ordered_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000637
638 /* Attempt to pin all of the buffers into the GTT.
639 * This is done in 3 phases:
640 *
641 * 1a. Unbind all objects that do not match the GTT constraints for
642 * the execbuffer (fenceable, mappable, alignment etc).
643 * 1b. Increment pin count for already bound objects.
644 * 2. Bind new objects.
645 * 3. Decrement pin count.
646 *
Chris Wilson7788a762012-08-24 19:18:18 +0100647 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000648 * room for the earlier objects *unless* we need to defragment.
649 */
650 retry = 0;
651 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100652 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000653
654 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200655 list_for_each_entry(vma, vmas, exec_list) {
656 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000657 bool need_fence, need_mappable;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100658
Ben Widawsky27173f12013-08-14 11:38:36 +0200659 obj = vma->obj;
660
661 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000662 continue;
663
664 need_fence =
Chris Wilson9b3826b2010-12-05 17:11:54 +0000665 has_fenced_gpu_access &&
Chris Wilson54cf91d2010-11-25 18:00:26 +0000666 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
667 obj->tiling_mode != I915_TILING_NONE;
Ben Widawsky27173f12013-08-14 11:38:36 +0200668 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000669
Ben Widawsky28d6a7b2013-07-31 17:00:02 -0700670 WARN_ON((need_mappable || need_fence) &&
Ben Widawsky27173f12013-08-14 11:38:36 +0200671 !i915_is_ggtt(vma->vm));
Ben Widawsky28d6a7b2013-07-31 17:00:02 -0700672
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700673 if ((entry->alignment &&
Ben Widawsky27173f12013-08-14 11:38:36 +0200674 vma->node.start & (entry->alignment - 1)) ||
Chris Wilson54cf91d2010-11-25 18:00:26 +0000675 (need_mappable && !obj->map_and_fenceable))
Ben Widawsky27173f12013-08-14 11:38:36 +0200676 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000677 else
Ben Widawsky27173f12013-08-14 11:38:36 +0200678 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000679 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000680 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000681 }
682
683 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200684 list_for_each_entry(vma, vmas, exec_list) {
685 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100686 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000687
Ben Widawsky27173f12013-08-14 11:38:36 +0200688 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100689 if (ret)
690 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000691 }
692
Chris Wilsona415d352013-11-26 11:23:15 +0000693err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200694 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000695 return ret;
696
Chris Wilsona415d352013-11-26 11:23:15 +0000697 /* Decrement pin count for bound objects */
698 list_for_each_entry(vma, vmas, exec_list)
699 i915_gem_execbuffer_unreserve_vma(vma);
700
Ben Widawsky68c8c172013-09-11 14:57:50 -0700701 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000702 if (ret)
703 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000704 } while (1);
705}
706
707static int
708i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100709 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000710 struct drm_file *file,
Chris Wilsond9e86c02010-11-10 16:40:20 +0000711 struct intel_ring_buffer *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200712 struct eb_vmas *eb,
713 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000714{
715 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200716 struct i915_address_space *vm;
717 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100718 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +0000719 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000720 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +0200721 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000722
Ben Widawsky27173f12013-08-14 11:38:36 +0200723 if (WARN_ON(list_empty(&eb->vmas)))
724 return 0;
725
726 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
727
Chris Wilson67731b82010-12-08 10:38:14 +0000728 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +0200729 while (!list_empty(&eb->vmas)) {
730 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
731 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000732 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200733 drm_gem_object_unreference(&vma->obj->base);
Chris Wilson67731b82010-12-08 10:38:14 +0000734 }
735
Chris Wilson54cf91d2010-11-25 18:00:26 +0000736 mutex_unlock(&dev->struct_mutex);
737
738 total = 0;
739 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +0000740 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000741
Chris Wilsondd6864a2011-01-12 23:49:13 +0000742 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +0000743 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +0000744 if (reloc == NULL || reloc_offset == NULL) {
745 drm_free_large(reloc);
746 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000747 mutex_lock(&dev->struct_mutex);
748 return -ENOMEM;
749 }
750
751 total = 0;
752 for (i = 0; i < count; i++) {
753 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +0000754 u64 invalid_offset = (u64)-1;
755 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000756
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200757 user_relocs = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000758
759 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +0000760 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +0000761 ret = -EFAULT;
762 mutex_lock(&dev->struct_mutex);
763 goto err;
764 }
765
Chris Wilson262b6d32013-01-15 16:17:54 +0000766 /* As we do not update the known relocation offsets after
767 * relocating (due to the complexities in lock handling),
768 * we need to mark them as invalid now so that we force the
769 * relocation processing next time. Just in case the target
770 * object is evicted and then rebound into its old
771 * presumed_offset before the next execbuffer - if that
772 * happened we would make the mistake of assuming that the
773 * relocations were valid.
774 */
775 for (j = 0; j < exec[i].relocation_count; j++) {
776 if (copy_to_user(&user_relocs[j].presumed_offset,
777 &invalid_offset,
778 sizeof(invalid_offset))) {
779 ret = -EFAULT;
780 mutex_lock(&dev->struct_mutex);
781 goto err;
782 }
783 }
784
Chris Wilsondd6864a2011-01-12 23:49:13 +0000785 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +0000786 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000787 }
788
789 ret = i915_mutex_lock_interruptible(dev);
790 if (ret) {
791 mutex_lock(&dev->struct_mutex);
792 goto err;
793 }
794
Chris Wilson67731b82010-12-08 10:38:14 +0000795 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +0000796 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +0200797 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000798 if (ret)
799 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +0000800
Daniel Vettered5982e2013-01-17 22:23:36 +0100801 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200802 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000803 if (ret)
804 goto err;
805
Ben Widawsky27173f12013-08-14 11:38:36 +0200806 list_for_each_entry(vma, &eb->vmas, exec_list) {
807 int offset = vma->exec_entry - exec;
808 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
809 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000810 if (ret)
811 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000812 }
813
814 /* Leave the user relocations as are, this is the painfully slow path,
815 * and we want to avoid the complication of dropping the lock whilst
816 * having buffers reserved in the aperture and so causing spurious
817 * ENOSPC for random operations.
818 */
819
820err:
821 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +0000822 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000823 return ret;
824}
825
Chris Wilson54cf91d2010-11-25 18:00:26 +0000826static int
Chris Wilson432e58e2010-11-25 19:32:06 +0000827i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200828 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000829{
Ben Widawsky27173f12013-08-14 11:38:36 +0200830 struct i915_vma *vma;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200831 uint32_t flush_domains = 0;
Chris Wilson000433b2013-08-08 14:41:09 +0100832 bool flush_chipset = false;
Chris Wilson432e58e2010-11-25 19:32:06 +0000833 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000834
Ben Widawsky27173f12013-08-14 11:38:36 +0200835 list_for_each_entry(vma, vmas, exec_list) {
836 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky2911a352012-04-05 14:47:36 -0700837 ret = i915_gem_object_sync(obj, ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000838 if (ret)
839 return ret;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200840
841 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilson000433b2013-08-08 14:41:09 +0100842 flush_chipset |= i915_gem_clflush_object(obj, false);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200843
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200844 flush_domains |= obj->base.write_domain;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000845 }
846
Chris Wilson000433b2013-08-08 14:41:09 +0100847 if (flush_chipset)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800848 i915_gem_chipset_flush(ring->dev);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200849
850 if (flush_domains & I915_GEM_DOMAIN_GTT)
851 wmb();
852
Chris Wilson09cf7c92012-07-13 14:14:08 +0100853 /* Unconditionally invalidate gpu caches and ensure that we do flush
854 * any residual writes from the previous batch.
855 */
Chris Wilsona7b97612012-07-20 12:41:08 +0100856 return intel_ring_invalidate_all_caches(ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000857}
858
Chris Wilson432e58e2010-11-25 19:32:06 +0000859static bool
860i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000861{
Daniel Vettered5982e2013-01-17 22:23:36 +0100862 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
863 return false;
864
Chris Wilson432e58e2010-11-25 19:32:06 +0000865 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000866}
867
868static int
869validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
870 int count)
871{
872 int i;
Daniel Vetterb205ca52013-09-19 14:00:11 +0200873 unsigned relocs_total = 0;
874 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000875
876 for (i = 0; i < count; i++) {
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200877 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000878 int length; /* limited by fault_in_pages_readable() */
879
Daniel Vettered5982e2013-01-17 22:23:36 +0100880 if (exec[i].flags & __EXEC_OBJECT_UNKNOWN_FLAGS)
881 return -EINVAL;
882
Kees Cook3118a4f2013-03-11 17:31:45 -0700883 /* First check for malicious input causing overflow in
884 * the worst case where we need to allocate the entire
885 * relocation tree as a single array.
886 */
887 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000888 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -0700889 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000890
891 length = exec[i].relocation_count *
892 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -0700893 /*
894 * We must check that the entire relocation array is safe
895 * to read, but since we may need to update the presumed
896 * offsets during execution, check for full write access.
897 */
Chris Wilson54cf91d2010-11-25 18:00:26 +0000898 if (!access_ok(VERIFY_WRITE, ptr, length))
899 return -EFAULT;
900
Jani Nikulad330a952014-01-21 11:24:25 +0200901 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800902 if (fault_in_multipages_readable(ptr, length))
903 return -EFAULT;
904 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000905 }
906
907 return 0;
908}
909
Ben Widawsky41bde552013-12-06 14:11:21 -0800910static struct i915_hw_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200911i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Daniel Vetter7c9c4b82013-12-18 16:37:49 +0100912 struct intel_ring_buffer *ring, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200913{
Ben Widawsky41bde552013-12-06 14:11:21 -0800914 struct i915_hw_context *ctx = NULL;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200915 struct i915_ctx_hang_stats *hs;
916
Daniel Vetter7c9c4b82013-12-18 16:37:49 +0100917 if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_ID)
918 return ERR_PTR(-EINVAL);
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200919
Ben Widawsky41bde552013-12-06 14:11:21 -0800920 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000921 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -0800922 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200923
Ben Widawsky41bde552013-12-06 14:11:21 -0800924 hs = &ctx->hang_stats;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200925 if (hs->banned) {
926 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -0800927 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200928 }
929
Ben Widawsky41bde552013-12-06 14:11:21 -0800930 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200931}
932
Chris Wilson432e58e2010-11-25 19:32:06 +0000933static void
Ben Widawsky27173f12013-08-14 11:38:36 +0200934i915_gem_execbuffer_move_to_active(struct list_head *vmas,
Chris Wilson9d7730912012-11-27 16:22:52 +0000935 struct intel_ring_buffer *ring)
Chris Wilson432e58e2010-11-25 19:32:06 +0000936{
Ben Widawsky27173f12013-08-14 11:38:36 +0200937 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +0000938
Ben Widawsky27173f12013-08-14 11:38:36 +0200939 list_for_each_entry(vma, vmas, exec_list) {
940 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +0100941 u32 old_read = obj->base.read_domains;
942 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +0000943
Chris Wilson432e58e2010-11-25 19:32:06 +0000944 obj->base.write_domain = obj->base.pending_write_domain;
Daniel Vettered5982e2013-01-17 22:23:36 +0100945 if (obj->base.write_domain == 0)
946 obj->base.pending_read_domains |= obj->base.read_domains;
947 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +0000948 obj->fenced_gpu_access = obj->pending_fenced_gpu_access;
949
Ben Widawskye2d05a82013-09-24 09:57:58 -0700950 i915_vma_move_to_active(vma, ring);
Chris Wilson432e58e2010-11-25 19:32:06 +0000951 if (obj->base.write_domain) {
952 obj->dirty = 1;
Chris Wilson9d7730912012-11-27 16:22:52 +0000953 obj->last_write_seqno = intel_ring_get_seqno(ring);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800954 /* check for potential scanout */
955 if (i915_gem_obj_ggtt_bound(obj) &&
956 i915_gem_obj_to_ggtt(obj)->pin_count)
Chris Wilsonc65355b2013-06-06 16:53:41 -0300957 intel_mark_fb_busy(obj, ring);
Chris Wilson432e58e2010-11-25 19:32:06 +0000958 }
959
Chris Wilsondb53a302011-02-03 11:57:46 +0000960 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +0000961 }
962}
963
Chris Wilson54cf91d2010-11-25 18:00:26 +0000964static void
965i915_gem_execbuffer_retire_commands(struct drm_device *dev,
Chris Wilson432e58e2010-11-25 19:32:06 +0000966 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +0300967 struct intel_ring_buffer *ring,
968 struct drm_i915_gem_object *obj)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000969{
Daniel Vettercc889e02012-06-13 20:45:19 +0200970 /* Unconditionally force add_request to emit a full flush. */
971 ring->gpu_caches_dirty = true;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000972
Chris Wilson432e58e2010-11-25 19:32:06 +0000973 /* Add a breadcrumb for the completion of the batch buffer */
Mika Kuoppala7d736f42013-06-12 15:01:39 +0300974 (void)__i915_add_request(ring, file, obj, NULL);
Chris Wilson432e58e2010-11-25 19:32:06 +0000975}
Chris Wilson54cf91d2010-11-25 18:00:26 +0000976
977static int
Eric Anholtae662d32012-01-03 09:23:29 -0800978i915_reset_gen7_sol_offsets(struct drm_device *dev,
979 struct intel_ring_buffer *ring)
980{
Jani Nikula50227e12014-03-31 14:27:21 +0300981 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtae662d32012-01-03 09:23:29 -0800982 int ret, i;
983
Daniel Vetter9d662da2014-04-24 08:09:09 +0200984 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
985 DRM_DEBUG("sol reset is gen7/rcs only\n");
986 return -EINVAL;
987 }
Eric Anholtae662d32012-01-03 09:23:29 -0800988
989 ret = intel_ring_begin(ring, 4 * 3);
990 if (ret)
991 return ret;
992
993 for (i = 0; i < 4; i++) {
994 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
995 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
996 intel_ring_emit(ring, 0);
997 }
998
999 intel_ring_advance(ring);
1000
1001 return 0;
1002}
1003
1004static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001005i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1006 struct drm_file *file,
1007 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001008 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001009{
Jani Nikula50227e12014-03-31 14:27:21 +03001010 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky27173f12013-08-14 11:38:36 +02001011 struct eb_vmas *eb;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001012 struct drm_i915_gem_object *batch_obj;
1013 struct drm_clip_rect *cliprects = NULL;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001014 struct intel_ring_buffer *ring;
Ben Widawsky41bde552013-12-06 14:11:21 -08001015 struct i915_hw_context *ctx;
1016 struct i915_address_space *vm;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001017 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001018 u32 exec_start = args->batch_start_offset, exec_len;
Daniel Vettered5982e2013-01-17 22:23:36 +01001019 u32 mask, flags;
Chris Wilson72bfa192010-12-19 11:42:05 +00001020 int ret, mode, i;
Daniel Vettered5982e2013-01-17 22:23:36 +01001021 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001022
Daniel Vettered5982e2013-01-17 22:23:36 +01001023 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001024 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001025
1026 ret = validate_exec_list(exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001027 if (ret)
1028 return ret;
1029
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001030 flags = 0;
1031 if (args->flags & I915_EXEC_SECURE) {
1032 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1033 return -EPERM;
1034
1035 flags |= I915_DISPATCH_SECURE;
1036 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001037 if (args->flags & I915_EXEC_IS_PINNED)
1038 flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001039
Ben Widawskyca01b122013-12-06 14:11:00 -08001040 if ((args->flags & I915_EXEC_RING_MASK) > I915_NUM_RINGS) {
Daniel Vetterff240192012-01-31 21:08:14 +01001041 DRM_DEBUG("execbuf with unknown ring: %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001042 (int)(args->flags & I915_EXEC_RING_MASK));
1043 return -EINVAL;
1044 }
Ben Widawskyca01b122013-12-06 14:11:00 -08001045
1046 if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
1047 ring = &dev_priv->ring[RCS];
1048 else
1049 ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];
1050
Chris Wilsona15817c2012-05-11 14:29:31 +01001051 if (!intel_ring_initialized(ring)) {
1052 DRM_DEBUG("execbuf with invalid ring: %d\n",
1053 (int)(args->flags & I915_EXEC_RING_MASK));
1054 return -EINVAL;
1055 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001056
Chris Wilson72bfa192010-12-19 11:42:05 +00001057 mode = args->flags & I915_EXEC_CONSTANTS_MASK;
Ben Widawsky84f9f932011-12-12 19:21:58 -08001058 mask = I915_EXEC_CONSTANTS_MASK;
Chris Wilson72bfa192010-12-19 11:42:05 +00001059 switch (mode) {
1060 case I915_EXEC_CONSTANTS_REL_GENERAL:
1061 case I915_EXEC_CONSTANTS_ABSOLUTE:
1062 case I915_EXEC_CONSTANTS_REL_SURFACE:
Daniel Vetterc0f5b822014-04-24 08:09:10 +02001063 if (mode != 0 && ring != &dev_priv->ring[RCS]) {
1064 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
1065 return -EINVAL;
1066 }
1067
1068 if (mode != dev_priv->relative_constants_mode) {
1069 if (INTEL_INFO(dev)->gen < 4) {
1070 DRM_DEBUG("no rel constants on pre-gen4\n");
Chris Wilson72bfa192010-12-19 11:42:05 +00001071 return -EINVAL;
Daniel Vetterc0f5b822014-04-24 08:09:10 +02001072 }
Chris Wilson72bfa192010-12-19 11:42:05 +00001073
1074 if (INTEL_INFO(dev)->gen > 5 &&
Daniel Vetterc0f5b822014-04-24 08:09:10 +02001075 mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1076 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
Chris Wilson72bfa192010-12-19 11:42:05 +00001077 return -EINVAL;
Daniel Vetterc0f5b822014-04-24 08:09:10 +02001078 }
Ben Widawsky84f9f932011-12-12 19:21:58 -08001079
1080 /* The HW changed the meaning on this bit on gen6 */
1081 if (INTEL_INFO(dev)->gen >= 6)
1082 mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
Chris Wilson72bfa192010-12-19 11:42:05 +00001083 }
1084 break;
1085 default:
Daniel Vetterff240192012-01-31 21:08:14 +01001086 DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
Chris Wilson72bfa192010-12-19 11:42:05 +00001087 return -EINVAL;
1088 }
1089
Chris Wilson54cf91d2010-11-25 18:00:26 +00001090 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001091 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001092 return -EINVAL;
1093 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001094
1095 if (args->num_cliprects != 0) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001096 if (ring != &dev_priv->ring[RCS]) {
Daniel Vetterff240192012-01-31 21:08:14 +01001097 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001098 return -EINVAL;
1099 }
1100
Daniel Vetter6ebebc92012-04-26 23:28:11 +02001101 if (INTEL_INFO(dev)->gen >= 5) {
1102 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
1103 return -EINVAL;
1104 }
1105
Xi Wang44afb3a2012-04-23 04:06:42 -04001106 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
1107 DRM_DEBUG("execbuf with %u cliprects\n",
1108 args->num_cliprects);
1109 return -EINVAL;
1110 }
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001111
Daniel Vettera1e22652013-09-21 00:35:38 +02001112 cliprects = kcalloc(args->num_cliprects,
1113 sizeof(*cliprects),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001114 GFP_KERNEL);
1115 if (cliprects == NULL) {
1116 ret = -ENOMEM;
1117 goto pre_mutex_err;
1118 }
1119
Chris Wilson432e58e2010-11-25 19:32:06 +00001120 if (copy_from_user(cliprects,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001121 to_user_ptr(args->cliprects_ptr),
1122 sizeof(*cliprects)*args->num_cliprects)) {
Chris Wilson54cf91d2010-11-25 18:00:26 +00001123 ret = -EFAULT;
1124 goto pre_mutex_err;
1125 }
Daniel Vetter9cb34662014-04-24 08:09:11 +02001126 } else {
1127 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
1128 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
1129 return -EINVAL;
1130 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001131 }
1132
Paulo Zanonif65c9162013-11-27 18:20:34 -02001133 intel_runtime_pm_get(dev_priv);
1134
Chris Wilson54cf91d2010-11-25 18:00:26 +00001135 ret = i915_mutex_lock_interruptible(dev);
1136 if (ret)
1137 goto pre_mutex_err;
1138
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001139 if (dev_priv->ums.mm_suspended) {
Chris Wilson54cf91d2010-11-25 18:00:26 +00001140 mutex_unlock(&dev->struct_mutex);
1141 ret = -EBUSY;
1142 goto pre_mutex_err;
1143 }
1144
Daniel Vetter7c9c4b82013-12-18 16:37:49 +01001145 ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001146 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001147 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001148 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001149 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001150 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001151
1152 i915_gem_context_reference(ctx);
1153
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001154 vm = ctx->vm;
1155 if (!USES_FULL_PPGTT(dev))
1156 vm = &dev_priv->gtt.base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001157
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001158 eb = eb_create(args);
Chris Wilson67731b82010-12-08 10:38:14 +00001159 if (eb == NULL) {
Ben Widawsky935f38d2014-04-04 22:41:07 -07001160 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001161 mutex_unlock(&dev->struct_mutex);
1162 ret = -ENOMEM;
1163 goto pre_mutex_err;
1164 }
1165
Chris Wilson54cf91d2010-11-25 18:00:26 +00001166 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001167 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001168 if (ret)
1169 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001170
Chris Wilson6fe4f142011-01-10 17:35:37 +00001171 /* take note of the batch buffer before we might reorder the lists */
Ben Widawsky27173f12013-08-14 11:38:36 +02001172 batch_obj = list_entry(eb->vmas.prev, struct i915_vma, exec_list)->obj;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001173
Chris Wilson54cf91d2010-11-25 18:00:26 +00001174 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001175 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Ben Widawsky27173f12013-08-14 11:38:36 +02001176 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001177 if (ret)
1178 goto err;
1179
1180 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001181 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001182 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001183 if (ret) {
1184 if (ret == -EFAULT) {
Daniel Vettered5982e2013-01-17 22:23:36 +01001185 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
Ben Widawsky27173f12013-08-14 11:38:36 +02001186 eb, exec);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001187 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1188 }
1189 if (ret)
1190 goto err;
1191 }
1192
1193 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001194 if (batch_obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001195 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001196 ret = -EINVAL;
1197 goto err;
1198 }
1199 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1200
Brad Volkin351e3db2014-02-18 10:15:46 -08001201 if (i915_needs_cmd_parser(ring)) {
1202 ret = i915_parse_cmds(ring,
1203 batch_obj,
1204 args->batch_start_offset,
1205 file->is_master);
1206 if (ret)
1207 goto err;
1208
1209 /*
1210 * XXX: Actually do this when enabling batch copy...
1211 *
1212 * Set the DISPATCH_SECURE bit to remove the NON_SECURE bit
1213 * from MI_BATCH_BUFFER_START commands issued in the
1214 * dispatch_execbuffer implementations. We specifically don't
1215 * want that set when the command parser is enabled.
1216 */
1217 }
1218
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001219 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1220 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001221 * hsw should have this fixed, but bdw mucks it up again. */
Ben Widawsky6f65e292013-12-06 14:10:56 -08001222 if (flags & I915_DISPATCH_SECURE &&
1223 !batch_obj->has_global_gtt_mapping) {
1224 /* When we have multiple VMs, we'll need to make sure that we
1225 * allocate space first */
1226 struct i915_vma *vma = i915_gem_obj_to_ggtt(batch_obj);
1227 BUG_ON(!vma);
1228 vma->bind_vma(vma, batch_obj->cache_level, GLOBAL_BIND);
1229 }
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001230
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001231 if (flags & I915_DISPATCH_SECURE)
1232 exec_start += i915_gem_obj_ggtt_offset(batch_obj);
1233 else
1234 exec_start += i915_gem_obj_offset(batch_obj, vm);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001235
Ben Widawsky27173f12013-08-14 11:38:36 +02001236 ret = i915_gem_execbuffer_move_to_gpu(ring, &eb->vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001237 if (ret)
1238 goto err;
1239
Chris Wilson691e6412014-04-09 09:07:36 +01001240 ret = i915_switch_context(ring, ctx);
Eric Anholt0da5cec2012-07-23 12:33:55 -07001241 if (ret)
1242 goto err;
1243
Ben Widawskye2971bd2011-12-12 19:21:57 -08001244 if (ring == &dev_priv->ring[RCS] &&
1245 mode != dev_priv->relative_constants_mode) {
1246 ret = intel_ring_begin(ring, 4);
1247 if (ret)
1248 goto err;
1249
1250 intel_ring_emit(ring, MI_NOOP);
1251 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1252 intel_ring_emit(ring, INSTPM);
Ben Widawsky84f9f932011-12-12 19:21:58 -08001253 intel_ring_emit(ring, mask << 16 | mode);
Ben Widawskye2971bd2011-12-12 19:21:57 -08001254 intel_ring_advance(ring);
1255
1256 dev_priv->relative_constants_mode = mode;
1257 }
1258
Eric Anholtae662d32012-01-03 09:23:29 -08001259 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1260 ret = i915_reset_gen7_sol_offsets(dev, ring);
1261 if (ret)
1262 goto err;
1263 }
1264
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001265
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001266 exec_len = args->batch_len;
1267 if (cliprects) {
1268 for (i = 0; i < args->num_cliprects; i++) {
1269 ret = i915_emit_box(dev, &cliprects[i],
1270 args->DR1, args->DR4);
1271 if (ret)
1272 goto err;
1273
1274 ret = ring->dispatch_execbuffer(ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001275 exec_start, exec_len,
1276 flags);
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001277 if (ret)
1278 goto err;
1279 }
1280 } else {
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001281 ret = ring->dispatch_execbuffer(ring,
1282 exec_start, exec_len,
1283 flags);
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001284 if (ret)
1285 goto err;
1286 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001287
Chris Wilson9d7730912012-11-27 16:22:52 +00001288 trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);
1289
Ben Widawsky27173f12013-08-14 11:38:36 +02001290 i915_gem_execbuffer_move_to_active(&eb->vmas, ring);
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001291 i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001292
1293err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001294 /* the request owns the ref now */
1295 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001296 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001297
1298 mutex_unlock(&dev->struct_mutex);
1299
1300pre_mutex_err:
Chris Wilson54cf91d2010-11-25 18:00:26 +00001301 kfree(cliprects);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001302
1303 /* intel_gpu_busy should also get a ref, so it will free when the device
1304 * is really idle. */
1305 intel_runtime_pm_put(dev_priv);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001306 return ret;
1307}
1308
1309/*
1310 * Legacy execbuffer just creates an exec2 list from the original exec object
1311 * list array and passes it to the real function.
1312 */
1313int
1314i915_gem_execbuffer(struct drm_device *dev, void *data,
1315 struct drm_file *file)
1316{
1317 struct drm_i915_gem_execbuffer *args = data;
1318 struct drm_i915_gem_execbuffer2 exec2;
1319 struct drm_i915_gem_exec_object *exec_list = NULL;
1320 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1321 int ret, i;
1322
Chris Wilson54cf91d2010-11-25 18:00:26 +00001323 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001324 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001325 return -EINVAL;
1326 }
1327
1328 /* Copy in the exec list from userland */
1329 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1330 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1331 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001332 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001333 args->buffer_count);
1334 drm_free_large(exec_list);
1335 drm_free_large(exec2_list);
1336 return -ENOMEM;
1337 }
1338 ret = copy_from_user(exec_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001339 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001340 sizeof(*exec_list) * args->buffer_count);
1341 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001342 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001343 args->buffer_count, ret);
1344 drm_free_large(exec_list);
1345 drm_free_large(exec2_list);
1346 return -EFAULT;
1347 }
1348
1349 for (i = 0; i < args->buffer_count; i++) {
1350 exec2_list[i].handle = exec_list[i].handle;
1351 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1352 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1353 exec2_list[i].alignment = exec_list[i].alignment;
1354 exec2_list[i].offset = exec_list[i].offset;
1355 if (INTEL_INFO(dev)->gen < 4)
1356 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1357 else
1358 exec2_list[i].flags = 0;
1359 }
1360
1361 exec2.buffers_ptr = args->buffers_ptr;
1362 exec2.buffer_count = args->buffer_count;
1363 exec2.batch_start_offset = args->batch_start_offset;
1364 exec2.batch_len = args->batch_len;
1365 exec2.DR1 = args->DR1;
1366 exec2.DR4 = args->DR4;
1367 exec2.num_cliprects = args->num_cliprects;
1368 exec2.cliprects_ptr = args->cliprects_ptr;
1369 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001370 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001371
Ben Widawsky41bde552013-12-06 14:11:21 -08001372 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001373 if (!ret) {
1374 /* Copy the new buffer offsets back to the user's exec list. */
1375 for (i = 0; i < args->buffer_count; i++)
1376 exec_list[i].offset = exec2_list[i].offset;
1377 /* ... and back out to userspace */
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001378 ret = copy_to_user(to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001379 exec_list,
1380 sizeof(*exec_list) * args->buffer_count);
1381 if (ret) {
1382 ret = -EFAULT;
Daniel Vetterff240192012-01-31 21:08:14 +01001383 DRM_DEBUG("failed to copy %d exec entries "
Chris Wilson54cf91d2010-11-25 18:00:26 +00001384 "back to user (%d)\n",
1385 args->buffer_count, ret);
1386 }
1387 }
1388
1389 drm_free_large(exec_list);
1390 drm_free_large(exec2_list);
1391 return ret;
1392}
1393
1394int
1395i915_gem_execbuffer2(struct drm_device *dev, void *data,
1396 struct drm_file *file)
1397{
1398 struct drm_i915_gem_execbuffer2 *args = data;
1399 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1400 int ret;
1401
Xi Wanged8cd3b2012-04-23 04:06:41 -04001402 if (args->buffer_count < 1 ||
1403 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001404 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001405 return -EINVAL;
1406 }
1407
Daniel Vetter9cb34662014-04-24 08:09:11 +02001408 if (args->rsvd2 != 0) {
1409 DRM_DEBUG("dirty rvsd2 field\n");
1410 return -EINVAL;
1411 }
1412
Chris Wilson8408c282011-02-21 12:54:48 +00001413 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
Chris Wilson419fa722013-01-08 10:53:13 +00001414 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
Chris Wilson8408c282011-02-21 12:54:48 +00001415 if (exec2_list == NULL)
1416 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1417 args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001418 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001419 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001420 args->buffer_count);
1421 return -ENOMEM;
1422 }
1423 ret = copy_from_user(exec2_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001424 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001425 sizeof(*exec2_list) * args->buffer_count);
1426 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001427 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001428 args->buffer_count, ret);
1429 drm_free_large(exec2_list);
1430 return -EFAULT;
1431 }
1432
Ben Widawsky41bde552013-12-06 14:11:21 -08001433 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001434 if (!ret) {
1435 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001436 ret = copy_to_user(to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001437 exec2_list,
1438 sizeof(*exec2_list) * args->buffer_count);
1439 if (ret) {
1440 ret = -EFAULT;
Daniel Vetterff240192012-01-31 21:08:14 +01001441 DRM_DEBUG("failed to copy %d exec entries "
Chris Wilson54cf91d2010-11-25 18:00:26 +00001442 "back to user (%d)\n",
1443 args->buffer_count, ret);
1444 }
1445 }
1446
1447 drm_free_large(exec2_list);
1448 return ret;
1449}