blob: 9765ace169210e5078f673c3e8ba88fb541d095b [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Promise PATA TX2/TX4/TX2000/133 IDE driver for pdc20268 to pdc20277.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Ported to libata by:
10 * Albert Lee <albertcc@tw.ibm.com> IBM Corporation
11 *
12 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
13 * Portions Copyright (C) 1999 Promise Technology, Inc.
14 *
15 * Author: Frank Tiernan (frankt@promise.com)
16 * Released under terms of General Public License
17 *
18 *
19 * libata documentation is available via 'make {ps|pdf}docs',
20 * as Documentation/DocBook/libata.*
21 *
22 * Hardware information only available under NDA.
23 *
24 */
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/blkdev.h>
30#include <linux/delay.h>
31#include <linux/device.h>
32#include <scsi/scsi.h>
33#include <scsi/scsi_host.h>
34#include <scsi/scsi_cmnd.h>
35#include <linux/libata.h>
Jeff Garzik669a5db2006-08-29 18:12:40 -040036
37#define DRV_NAME "pata_pdc2027x"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040038#define DRV_VERSION "1.0"
Jeff Garzik669a5db2006-08-29 18:12:40 -040039#undef PDC_DEBUG
40
41#ifdef PDC_DEBUG
Harvey Harrison7f5e4e82008-03-05 18:24:52 -080042#define PDPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
Jeff Garzik669a5db2006-08-29 18:12:40 -040043#else
44#define PDPRINTK(fmt, args...)
45#endif
46
47enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090048 PDC_MMIO_BAR = 5,
49
Jeff Garzik669a5db2006-08-29 18:12:40 -040050 PDC_UDMA_100 = 0,
51 PDC_UDMA_133 = 1,
52
53 PDC_100_MHZ = 100000000,
54 PDC_133_MHZ = 133333333,
55
56 PDC_SYS_CTL = 0x1100,
57 PDC_ATA_CTL = 0x1104,
58 PDC_GLOBAL_CTL = 0x1108,
59 PDC_CTCR0 = 0x110C,
60 PDC_CTCR1 = 0x1110,
61 PDC_BYTE_COUNT = 0x1120,
62 PDC_PLL_CTL = 0x1202,
63};
64
65static int pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090066static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -040067static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev);
68static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Jeff Garzik669a5db2006-08-29 18:12:40 -040069static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc);
Alan Cox9bedb792007-04-11 00:19:00 +010070static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask);
71static int pdc2027x_cable_detect(struct ata_port *ap);
Tejun Heo02607312007-08-06 18:36:23 +090072static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed);
Jeff Garzik669a5db2006-08-29 18:12:40 -040073
74/*
75 * ATA Timing Tables based on 133MHz controller clock.
76 * These tables are only used when the controller is in 133MHz clock.
77 * If the controller is in 100MHz clock, the ASIC hardware will
78 * set the timing registers automatically when "set feature" command
79 * is issued to the device. However, if the controller clock is 133MHz,
80 * the following tables must be used.
81 */
82static struct pdc2027x_pio_timing {
83 u8 value0, value1, value2;
84} pdc2027x_pio_timing_tbl [] = {
85 { 0xfb, 0x2b, 0xac }, /* PIO mode 0 */
86 { 0x46, 0x29, 0xa4 }, /* PIO mode 1 */
87 { 0x23, 0x26, 0x64 }, /* PIO mode 2 */
88 { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
89 { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
90};
91
92static struct pdc2027x_mdma_timing {
93 u8 value0, value1;
94} pdc2027x_mdma_timing_tbl [] = {
95 { 0xdf, 0x5f }, /* MDMA mode 0 */
96 { 0x6b, 0x27 }, /* MDMA mode 1 */
97 { 0x69, 0x25 }, /* MDMA mode 2 */
98};
99
100static struct pdc2027x_udma_timing {
101 u8 value0, value1, value2;
102} pdc2027x_udma_timing_tbl [] = {
103 { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
104 { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
105 { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
106 { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
107 { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
108 { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
109 { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
110};
111
112static const struct pci_device_id pdc2027x_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400113 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), PDC_UDMA_100 },
114 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), PDC_UDMA_133 },
115 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), PDC_UDMA_100 },
116 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), PDC_UDMA_133 },
117 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), PDC_UDMA_133 },
118 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), PDC_UDMA_133 },
119 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), PDC_UDMA_133 },
120
Jeff Garzik669a5db2006-08-29 18:12:40 -0400121 { } /* terminate list */
122};
123
124static struct pci_driver pdc2027x_pci_driver = {
125 .name = DRV_NAME,
126 .id_table = pdc2027x_pci_tbl,
127 .probe = pdc2027x_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900128 .remove = ata_pci_remove_one,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400129};
130
131static struct scsi_host_template pdc2027x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900132 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400133};
134
135static struct ata_port_operations pdc2027x_pata100_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900136 .inherits = &ata_bmdma_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400137 .check_atapi_dma = pdc2027x_check_atapi_dma,
Alan Cox9bedb792007-04-11 00:19:00 +0100138 .cable_detect = pdc2027x_cable_detect,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900139 .prereset = pdc2027x_prereset,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400140};
141
142static struct ata_port_operations pdc2027x_pata133_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900143 .inherits = &pdc2027x_pata100_ops,
144 .mode_filter = pdc2027x_mode_filter,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400145 .set_piomode = pdc2027x_set_piomode,
146 .set_dmamode = pdc2027x_set_dmamode,
Alan Cox9bedb792007-04-11 00:19:00 +0100147 .set_mode = pdc2027x_set_mode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400148};
149
150static struct ata_port_info pdc2027x_port_info[] = {
151 /* PDC_UDMA_100 */
152 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300153 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100154 .pio_mask = ATA_PIO4,
155 .mwdma_mask = ATA_MWDMA2,
156 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400157 .port_ops = &pdc2027x_pata100_ops,
158 },
159 /* PDC_UDMA_133 */
160 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300161 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100162 .pio_mask = ATA_PIO4,
163 .mwdma_mask = ATA_MWDMA2,
164 .udma_mask = ATA_UDMA6,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400165 .port_ops = &pdc2027x_pata133_ops,
166 },
167};
168
169MODULE_AUTHOR("Andre Hedrick, Frank Tiernan, Albert Lee");
170MODULE_DESCRIPTION("libata driver module for Promise PDC20268 to PDC20277");
171MODULE_LICENSE("GPL");
172MODULE_VERSION(DRV_VERSION);
173MODULE_DEVICE_TABLE(pci, pdc2027x_pci_tbl);
174
175/**
176 * port_mmio - Get the MMIO address of PDC2027x extended registers
177 * @ap: Port
178 * @offset: offset from mmio base
179 */
Al Viro7c250412006-09-25 02:57:57 +0100180static inline void __iomem *port_mmio(struct ata_port *ap, unsigned int offset)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400181{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900182 return ap->host->iomap[PDC_MMIO_BAR] + ap->port_no * 0x100 + offset;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400183}
184
185/**
186 * dev_mmio - Get the MMIO address of PDC2027x extended registers
187 * @ap: Port
188 * @adev: device
189 * @offset: offset from mmio base
190 */
Al Viro7c250412006-09-25 02:57:57 +0100191static inline void __iomem *dev_mmio(struct ata_port *ap, struct ata_device *adev, unsigned int offset)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400192{
193 u8 adj = (adev->devno) ? 0x08 : 0x00;
194 return port_mmio(ap, offset) + adj;
195}
196
197/**
Alan Cox9bedb792007-04-11 00:19:00 +0100198 * pdc2027x_pata_cable_detect - Probe host controller cable detect info
Jeff Garzik669a5db2006-08-29 18:12:40 -0400199 * @ap: Port for which cable detect info is desired
200 *
201 * Read 80c cable indicator from Promise extended register.
202 * This register is latched when the system is reset.
203 *
204 * LOCKING:
205 * None (inherited from caller).
206 */
Alan Cox9bedb792007-04-11 00:19:00 +0100207static int pdc2027x_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400208{
209 u32 cgcr;
210
211 /* check cable detect results */
Alan Coxd2a84f42007-09-20 15:07:12 +0100212 cgcr = ioread32(port_mmio(ap, PDC_GLOBAL_CTL));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400213 if (cgcr & (1 << 26))
214 goto cbl40;
215
216 PDPRINTK("No cable or 80-conductor cable on port %d\n", ap->port_no);
217
Alan Cox9bedb792007-04-11 00:19:00 +0100218 return ATA_CBL_PATA80;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400219cbl40:
220 printk(KERN_INFO DRV_NAME ": 40-conductor cable detected on port %d\n", ap->port_no);
Alan Cox9bedb792007-04-11 00:19:00 +0100221 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400222}
223
224/**
225 * pdc2027x_port_enabled - Check PDC ATA control register to see whether the port is enabled.
226 * @ap: Port to check
227 */
228static inline int pdc2027x_port_enabled(struct ata_port *ap)
229{
Alan Coxd2a84f42007-09-20 15:07:12 +0100230 return ioread8(port_mmio(ap, PDC_ATA_CTL)) & 0x02;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400231}
232
233/**
234 * pdc2027x_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900235 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900236 * @deadline: deadline jiffies for the operation
Jeff Garzik669a5db2006-08-29 18:12:40 -0400237 *
238 * Probeinit including cable detection.
239 *
240 * LOCKING:
241 * None (inherited from caller).
242 */
243
Tejun Heocc0680a2007-08-06 18:36:23 +0900244static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400245{
246 /* Check whether port enabled */
Tejun Heocc0680a2007-08-06 18:36:23 +0900247 if (!pdc2027x_port_enabled(link->ap))
Alan Coxc9619222006-09-26 17:53:38 +0100248 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900249 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400250}
251
252/**
Alan Cox9bedb792007-04-11 00:19:00 +0100253 * pdc2720x_mode_filter - mode selection filter
254 * @adev: ATA device
255 * @mask: list of modes proposed
256 *
257 * Block UDMA on devices that cause trouble with this controller.
258 */
259
260static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask)
261{
262 unsigned char model_num[ATA_ID_PROD_LEN + 1];
263 struct ata_device *pair = ata_dev_pair(adev);
264
265 if (adev->class != ATA_DEV_ATA || adev->devno == 0 || pair == NULL)
Tejun Heoc7087652010-05-10 21:41:34 +0200266 return mask;
Alan Cox9bedb792007-04-11 00:19:00 +0100267
268 /* Check for slave of a Maxtor at UDMA6 */
269 ata_id_c_string(pair->id, model_num, ATA_ID_PROD,
270 ATA_ID_PROD_LEN + 1);
271 /* If the master is a maxtor in UDMA6 then the slave should not use UDMA 6 */
Al Viro4ca4e432007-12-30 09:32:22 +0000272 if (strstr(model_num, "Maxtor") == NULL && pair->dma_mode == XFER_UDMA_6)
Alan Cox9bedb792007-04-11 00:19:00 +0100273 mask &= ~ (1 << (6 + ATA_SHIFT_UDMA));
274
Tejun Heoc7087652010-05-10 21:41:34 +0200275 return mask;
Alan Cox9bedb792007-04-11 00:19:00 +0100276}
277
278/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400279 * pdc2027x_set_piomode - Initialize host controller PATA PIO timings
280 * @ap: Port to configure
281 * @adev: um
Jeff Garzik669a5db2006-08-29 18:12:40 -0400282 *
283 * Set PIO mode for device.
284 *
285 * LOCKING:
286 * None (inherited from caller).
287 */
288
289static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev)
290{
291 unsigned int pio = adev->pio_mode - XFER_PIO_0;
292 u32 ctcr0, ctcr1;
293
294 PDPRINTK("adev->pio_mode[%X]\n", adev->pio_mode);
295
296 /* Sanity check */
297 if (pio > 4) {
298 printk(KERN_ERR DRV_NAME ": Unknown pio mode [%d] ignored\n", pio);
299 return;
300
301 }
302
303 /* Set the PIO timing registers using value table for 133MHz */
304 PDPRINTK("Set pio regs... \n");
305
Alan Coxd2a84f42007-09-20 15:07:12 +0100306 ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400307 ctcr0 &= 0xffff0000;
308 ctcr0 |= pdc2027x_pio_timing_tbl[pio].value0 |
309 (pdc2027x_pio_timing_tbl[pio].value1 << 8);
Alan Coxd2a84f42007-09-20 15:07:12 +0100310 iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400311
Alan Coxd2a84f42007-09-20 15:07:12 +0100312 ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400313 ctcr1 &= 0x00ffffff;
314 ctcr1 |= (pdc2027x_pio_timing_tbl[pio].value2 << 24);
Alan Coxd2a84f42007-09-20 15:07:12 +0100315 iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400316
317 PDPRINTK("Set pio regs done\n");
318
319 PDPRINTK("Set to pio mode[%u] \n", pio);
320}
321
322/**
323 * pdc2027x_set_dmamode - Initialize host controller PATA UDMA timings
324 * @ap: Port to configure
325 * @adev: um
Jeff Garzik669a5db2006-08-29 18:12:40 -0400326 *
327 * Set UDMA mode for device.
328 *
329 * LOCKING:
330 * None (inherited from caller).
331 */
332static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
333{
334 unsigned int dma_mode = adev->dma_mode;
335 u32 ctcr0, ctcr1;
336
337 if ((dma_mode >= XFER_UDMA_0) &&
338 (dma_mode <= XFER_UDMA_6)) {
339 /* Set the UDMA timing registers with value table for 133MHz */
340 unsigned int udma_mode = dma_mode & 0x07;
341
342 if (dma_mode == XFER_UDMA_2) {
343 /*
344 * Turn off tHOLD.
345 * If tHOLD is '1', the hardware will add half clock for data hold time.
346 * This code segment seems to be no effect. tHOLD will be overwritten below.
347 */
Alan Coxd2a84f42007-09-20 15:07:12 +0100348 ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
349 iowrite32(ctcr1 & ~(1 << 7), dev_mmio(ap, adev, PDC_CTCR1));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400350 }
351
352 PDPRINTK("Set udma regs... \n");
353
Alan Coxd2a84f42007-09-20 15:07:12 +0100354 ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400355 ctcr1 &= 0xff000000;
356 ctcr1 |= pdc2027x_udma_timing_tbl[udma_mode].value0 |
357 (pdc2027x_udma_timing_tbl[udma_mode].value1 << 8) |
358 (pdc2027x_udma_timing_tbl[udma_mode].value2 << 16);
Alan Coxd2a84f42007-09-20 15:07:12 +0100359 iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400360
361 PDPRINTK("Set udma regs done\n");
362
363 PDPRINTK("Set to udma mode[%u] \n", udma_mode);
364
365 } else if ((dma_mode >= XFER_MW_DMA_0) &&
366 (dma_mode <= XFER_MW_DMA_2)) {
367 /* Set the MDMA timing registers with value table for 133MHz */
368 unsigned int mdma_mode = dma_mode & 0x07;
369
370 PDPRINTK("Set mdma regs... \n");
Alan Coxd2a84f42007-09-20 15:07:12 +0100371 ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400372
373 ctcr0 &= 0x0000ffff;
374 ctcr0 |= (pdc2027x_mdma_timing_tbl[mdma_mode].value0 << 16) |
375 (pdc2027x_mdma_timing_tbl[mdma_mode].value1 << 24);
376
Alan Coxd2a84f42007-09-20 15:07:12 +0100377 iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400378 PDPRINTK("Set mdma regs done\n");
379
380 PDPRINTK("Set to mdma mode[%u] \n", mdma_mode);
381 } else {
382 printk(KERN_ERR DRV_NAME ": Unknown dma mode [%u] ignored\n", dma_mode);
383 }
384}
385
386/**
Alan Cox9bedb792007-04-11 00:19:00 +0100387 * pdc2027x_set_mode - Set the timing registers back to correct values.
Tejun Heo02607312007-08-06 18:36:23 +0900388 * @link: link to configure
Alan Cox9bedb792007-04-11 00:19:00 +0100389 * @r_failed: Returned device for failure
Jeff Garzik669a5db2006-08-29 18:12:40 -0400390 *
391 * The pdc2027x hardware will look at "SET FEATURES" and change the timing registers
392 * automatically. The values set by the hardware might be incorrect, under 133Mhz PLL.
393 * This function overwrites the possibly incorrect values set by the hardware to be correct.
394 */
Tejun Heo02607312007-08-06 18:36:23 +0900395static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400396{
Tejun Heo02607312007-08-06 18:36:23 +0900397 struct ata_port *ap = link->ap;
Tejun Heof58229f2007-08-06 18:36:23 +0900398 struct ata_device *dev;
399 int rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400400
Tejun Heo02607312007-08-06 18:36:23 +0900401 rc = ata_do_set_mode(link, r_failed);
Tejun Heof58229f2007-08-06 18:36:23 +0900402 if (rc < 0)
403 return rc;
Alan Cox9bedb792007-04-11 00:19:00 +0100404
Tejun Heo1eca4362008-11-03 20:03:17 +0900405 ata_for_each_dev(dev, link, ENABLED) {
406 pdc2027x_set_piomode(ap, dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400407
Tejun Heo1eca4362008-11-03 20:03:17 +0900408 /*
409 * Enable prefetch if the device support PIO only.
410 */
411 if (dev->xfer_shift == ATA_SHIFT_PIO) {
412 u32 ctcr1 = ioread32(dev_mmio(ap, dev, PDC_CTCR1));
413 ctcr1 |= (1 << 25);
414 iowrite32(ctcr1, dev_mmio(ap, dev, PDC_CTCR1));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400415
Tejun Heo1eca4362008-11-03 20:03:17 +0900416 PDPRINTK("Turn on prefetch\n");
417 } else {
418 pdc2027x_set_dmamode(ap, dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400419 }
420 }
Alan Cox9bedb792007-04-11 00:19:00 +0100421 return 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400422}
423
424/**
425 * pdc2027x_check_atapi_dma - Check whether ATAPI DMA can be supported for this command
426 * @qc: Metadata associated with taskfile to check
427 *
428 * LOCKING:
429 * None (inherited from caller).
430 *
431 * RETURNS: 0 when ATAPI DMA can be used
432 * 1 otherwise
433 */
434static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc)
435{
436 struct scsi_cmnd *cmd = qc->scsicmd;
437 u8 *scsicmd = cmd->cmnd;
438 int rc = 1; /* atapi dma off by default */
439
440 /*
441 * This workaround is from Promise's GPL driver.
442 * If ATAPI DMA is used for commands not in the
443 * following white list, say MODE_SENSE and REQUEST_SENSE,
444 * pdc2027x might hit the irq lost problem.
445 */
446 switch (scsicmd[0]) {
447 case READ_10:
448 case WRITE_10:
449 case READ_12:
450 case WRITE_12:
451 case READ_6:
452 case WRITE_6:
453 case 0xad: /* READ_DVD_STRUCTURE */
454 case 0xbe: /* READ_CD */
455 /* ATAPI DMA is ok */
456 rc = 0;
457 break;
458 default:
459 ;
460 }
461
462 return rc;
463}
464
465/**
466 * pdc_read_counter - Read the ctr counter
Tejun Heo5d728822007-04-17 23:44:08 +0900467 * @host: target ATA host
Jeff Garzik669a5db2006-08-29 18:12:40 -0400468 */
469
Tejun Heo5d728822007-04-17 23:44:08 +0900470static long pdc_read_counter(struct ata_host *host)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400471{
Tejun Heo5d728822007-04-17 23:44:08 +0900472 void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400473 long counter;
474 int retry = 1;
475 u32 bccrl, bccrh, bccrlv, bccrhv;
476
477retry:
Alan Coxd2a84f42007-09-20 15:07:12 +0100478 bccrl = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
479 bccrh = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400480
481 /* Read the counter values again for verification */
Alan Coxd2a84f42007-09-20 15:07:12 +0100482 bccrlv = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
483 bccrhv = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400484
485 counter = (bccrh << 15) | bccrl;
486
487 PDPRINTK("bccrh [%X] bccrl [%X]\n", bccrh, bccrl);
488 PDPRINTK("bccrhv[%X] bccrlv[%X]\n", bccrhv, bccrlv);
489
490 /*
491 * The 30-bit decreasing counter are read by 2 pieces.
492 * Incorrect value may be read when both bccrh and bccrl are changing.
493 * Ex. When 7900 decrease to 78FF, wrong value 7800 might be read.
494 */
495 if (retry && !(bccrh == bccrhv && bccrl >= bccrlv)) {
496 retry--;
497 PDPRINTK("rereading counter\n");
498 goto retry;
499 }
500
501 return counter;
502}
503
504/**
505 * adjust_pll - Adjust the PLL input clock in Hz.
506 *
507 * @pdc_controller: controller specific information
Tejun Heo5d728822007-04-17 23:44:08 +0900508 * @host: target ATA host
Jeff Garzik669a5db2006-08-29 18:12:40 -0400509 * @pll_clock: The input of PLL in HZ
510 */
Tejun Heo5d728822007-04-17 23:44:08 +0900511static void pdc_adjust_pll(struct ata_host *host, long pll_clock, unsigned int board_idx)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400512{
Tejun Heo5d728822007-04-17 23:44:08 +0900513 void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400514 u16 pll_ctl;
515 long pll_clock_khz = pll_clock / 1000;
516 long pout_required = board_idx? PDC_133_MHZ:PDC_100_MHZ;
517 long ratio = pout_required / pll_clock_khz;
518 int F, R;
519
520 /* Sanity check */
521 if (unlikely(pll_clock_khz < 5000L || pll_clock_khz > 70000L)) {
522 printk(KERN_ERR DRV_NAME ": Invalid PLL input clock %ldkHz, give up!\n", pll_clock_khz);
523 return;
524 }
525
526#ifdef PDC_DEBUG
527 PDPRINTK("pout_required is %ld\n", pout_required);
528
529 /* Show the current clock value of PLL control register
530 * (maybe already configured by the firmware)
531 */
Alan Coxd2a84f42007-09-20 15:07:12 +0100532 pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400533
534 PDPRINTK("pll_ctl[%X]\n", pll_ctl);
535#endif
536
537 /*
538 * Calculate the ratio of F, R and OD
539 * POUT = (F + 2) / (( R + 2) * NO)
540 */
541 if (ratio < 8600L) { /* 8.6x */
542 /* Using NO = 0x01, R = 0x0D */
543 R = 0x0d;
544 } else if (ratio < 12900L) { /* 12.9x */
545 /* Using NO = 0x01, R = 0x08 */
546 R = 0x08;
547 } else if (ratio < 16100L) { /* 16.1x */
548 /* Using NO = 0x01, R = 0x06 */
549 R = 0x06;
550 } else if (ratio < 64000L) { /* 64x */
551 R = 0x00;
552 } else {
553 /* Invalid ratio */
554 printk(KERN_ERR DRV_NAME ": Invalid ratio %ld, give up!\n", ratio);
555 return;
556 }
557
558 F = (ratio * (R+2)) / 1000 - 2;
559
560 if (unlikely(F < 0 || F > 127)) {
561 /* Invalid F */
562 printk(KERN_ERR DRV_NAME ": F[%d] invalid!\n", F);
563 return;
564 }
565
566 PDPRINTK("F[%d] R[%d] ratio*1000[%ld]\n", F, R, ratio);
567
568 pll_ctl = (R << 8) | F;
569
570 PDPRINTK("Writing pll_ctl[%X]\n", pll_ctl);
571
Alan Coxd2a84f42007-09-20 15:07:12 +0100572 iowrite16(pll_ctl, mmio_base + PDC_PLL_CTL);
573 ioread16(mmio_base + PDC_PLL_CTL); /* flush */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400574
575 /* Wait the PLL circuit to be stable */
576 mdelay(30);
577
578#ifdef PDC_DEBUG
579 /*
580 * Show the current clock value of PLL control register
581 * (maybe configured by the firmware)
582 */
Alan Coxd2a84f42007-09-20 15:07:12 +0100583 pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400584
585 PDPRINTK("pll_ctl[%X]\n", pll_ctl);
586#endif
587
588 return;
589}
590
591/**
592 * detect_pll_input_clock - Detect the PLL input clock in Hz.
Tejun Heo5d728822007-04-17 23:44:08 +0900593 * @host: target ATA host
Jeff Garzik669a5db2006-08-29 18:12:40 -0400594 * Ex. 16949000 on 33MHz PCI bus for pdc20275.
595 * Half of the PCI clock.
596 */
Tejun Heo5d728822007-04-17 23:44:08 +0900597static long pdc_detect_pll_input_clock(struct ata_host *host)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400598{
Tejun Heo5d728822007-04-17 23:44:08 +0900599 void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400600 u32 scr;
601 long start_count, end_count;
Albert Lee8c781bf2007-06-26 13:43:15 +0800602 struct timeval start_time, end_time;
603 long pll_clock, usec_elapsed;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400604
Jeff Garzik669a5db2006-08-29 18:12:40 -0400605 /* Start the test mode */
Alan Coxd2a84f42007-09-20 15:07:12 +0100606 scr = ioread32(mmio_base + PDC_SYS_CTL);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400607 PDPRINTK("scr[%X]\n", scr);
Alan Coxd2a84f42007-09-20 15:07:12 +0100608 iowrite32(scr | (0x01 << 14), mmio_base + PDC_SYS_CTL);
609 ioread32(mmio_base + PDC_SYS_CTL); /* flush */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400610
Mikael Pettersson78c4af02007-08-18 22:58:53 +0200611 /* Read current counter value */
612 start_count = pdc_read_counter(host);
613 do_gettimeofday(&start_time);
614
Jeff Garzik669a5db2006-08-29 18:12:40 -0400615 /* Let the counter run for 100 ms. */
616 mdelay(100);
617
618 /* Read the counter values again */
Tejun Heo5d728822007-04-17 23:44:08 +0900619 end_count = pdc_read_counter(host);
Albert Lee8c781bf2007-06-26 13:43:15 +0800620 do_gettimeofday(&end_time);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400621
622 /* Stop the test mode */
Alan Coxd2a84f42007-09-20 15:07:12 +0100623 scr = ioread32(mmio_base + PDC_SYS_CTL);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400624 PDPRINTK("scr[%X]\n", scr);
Alan Coxd2a84f42007-09-20 15:07:12 +0100625 iowrite32(scr & ~(0x01 << 14), mmio_base + PDC_SYS_CTL);
626 ioread32(mmio_base + PDC_SYS_CTL); /* flush */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400627
628 /* calculate the input clock in Hz */
Albert Lee8c781bf2007-06-26 13:43:15 +0800629 usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
630 (end_time.tv_usec - start_time.tv_usec);
631
Mikael Pettersson78c4af02007-08-18 22:58:53 +0200632 pll_clock = ((start_count - end_count) & 0x3fffffff) / 100 *
Albert Lee8c781bf2007-06-26 13:43:15 +0800633 (100000000 / usec_elapsed);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400634
635 PDPRINTK("start[%ld] end[%ld] \n", start_count, end_count);
636 PDPRINTK("PLL input clock[%ld]Hz\n", pll_clock);
637
638 return pll_clock;
639}
640
641/**
642 * pdc_hardware_init - Initialize the hardware.
Tejun Heo5d728822007-04-17 23:44:08 +0900643 * @host: target ATA host
644 * @board_idx: board identifier
Jeff Garzik669a5db2006-08-29 18:12:40 -0400645 */
Tejun Heo5d728822007-04-17 23:44:08 +0900646static int pdc_hardware_init(struct ata_host *host, unsigned int board_idx)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400647{
648 long pll_clock;
649
650 /*
651 * Detect PLL input clock rate.
652 * On some system, where PCI bus is running at non-standard clock rate.
653 * Ex. 25MHz or 40MHz, we have to adjust the cycle_time.
654 * The pdc20275 controller employs PLL circuit to help correct timing registers setting.
655 */
Tejun Heo5d728822007-04-17 23:44:08 +0900656 pll_clock = pdc_detect_pll_input_clock(host);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400657
Tejun Heo5d728822007-04-17 23:44:08 +0900658 dev_printk(KERN_INFO, host->dev, "PLL input clock %ld kHz\n", pll_clock/1000);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400659
660 /* Adjust PLL control register */
Tejun Heo5d728822007-04-17 23:44:08 +0900661 pdc_adjust_pll(host, pll_clock, board_idx);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400662
663 return 0;
664}
665
666/**
667 * pdc_ata_setup_port - setup the mmio address
668 * @port: ata ioports to setup
669 * @base: base address
670 */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900671static void pdc_ata_setup_port(struct ata_ioports *port, void __iomem *base)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400672{
673 port->cmd_addr =
674 port->data_addr = base;
675 port->feature_addr =
676 port->error_addr = base + 0x05;
677 port->nsect_addr = base + 0x0a;
678 port->lbal_addr = base + 0x0f;
679 port->lbam_addr = base + 0x10;
680 port->lbah_addr = base + 0x15;
681 port->device_addr = base + 0x1a;
682 port->command_addr =
683 port->status_addr = base + 0x1f;
684 port->altstatus_addr =
685 port->ctl_addr = base + 0x81a;
686}
687
688/**
689 * pdc2027x_init_one - PCI probe function
690 * Called when an instance of PCI adapter is inserted.
691 * This function checks whether the hardware is supported,
692 * initialize hardware and register an instance of ata_host to
Tejun Heo5d728822007-04-17 23:44:08 +0900693 * libata. (implements struct pci_driver.probe() )
Jeff Garzik669a5db2006-08-29 18:12:40 -0400694 *
695 * @pdev: instance of pci_dev found
696 * @ent: matching entry in the id_tbl[]
697 */
698static int __devinit pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
699{
700 static int printed_version;
Tejun Heocbcdd872007-08-18 13:14:55 +0900701 static const unsigned long cmd_offset[] = { 0x17c0, 0x15c0 };
702 static const unsigned long bmdma_offset[] = { 0x1000, 0x1008 };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400703 unsigned int board_idx = (unsigned int) ent->driver_data;
Tejun Heo5d728822007-04-17 23:44:08 +0900704 const struct ata_port_info *ppi[] =
705 { &pdc2027x_port_info[board_idx], NULL };
706 struct ata_host *host;
Al Viro7c250412006-09-25 02:57:57 +0100707 void __iomem *mmio_base;
Tejun Heocbcdd872007-08-18 13:14:55 +0900708 int i, rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400709
710 if (!printed_version++)
711 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
712
Tejun Heo5d728822007-04-17 23:44:08 +0900713 /* alloc host */
714 host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
715 if (!host)
716 return -ENOMEM;
717
718 /* acquire resources and fill host */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900719 rc = pcim_enable_device(pdev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400720 if (rc)
721 return rc;
722
Tejun Heo0d5ff562007-02-01 15:06:36 +0900723 rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400724 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900725 return rc;
Tejun Heo5d728822007-04-17 23:44:08 +0900726 host->iomap = pcim_iomap_table(pdev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400727
728 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
729 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900730 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400731
732 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
733 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900734 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400735
Tejun Heo5d728822007-04-17 23:44:08 +0900736 mmio_base = host->iomap[PDC_MMIO_BAR];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400737
Tejun Heocbcdd872007-08-18 13:14:55 +0900738 for (i = 0; i < 2; i++) {
739 struct ata_port *ap = host->ports[i];
740
741 pdc_ata_setup_port(&ap->ioaddr, mmio_base + cmd_offset[i]);
742 ap->ioaddr.bmdma_addr = mmio_base + bmdma_offset[i];
743
744 ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
745 ata_port_pbar_desc(ap, PDC_MMIO_BAR, cmd_offset[i], "cmd");
746 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400747
Jeff Garzik669a5db2006-08-29 18:12:40 -0400748 //pci_enable_intx(pdev);
749
750 /* initialize adapter */
Tejun Heo5d728822007-04-17 23:44:08 +0900751 if (pdc_hardware_init(host, board_idx) != 0)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900752 return -EIO;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400753
Tejun Heo5d728822007-04-17 23:44:08 +0900754 pci_set_master(pdev);
Tejun Heoc3b28892010-05-19 22:10:21 +0200755 return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
Tejun Heo9363c382008-04-07 22:47:16 +0900756 IRQF_SHARED, &pdc2027x_sht);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400757}
758
759/**
760 * pdc2027x_init - Called after this module is loaded into the kernel.
761 */
762static int __init pdc2027x_init(void)
763{
Henrik Kretzschmar72dc6792006-10-10 14:29:24 -0700764 return pci_register_driver(&pdc2027x_pci_driver);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400765}
766
767/**
768 * pdc2027x_exit - Called before this module unloaded from the kernel
769 */
770static void __exit pdc2027x_exit(void)
771{
772 pci_unregister_driver(&pdc2027x_pci_driver);
773}
774
775module_init(pdc2027x_init);
776module_exit(pdc2027x_exit);