blob: abd2c2cf213c3a289897779effd476b45a0f8123 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-pxa/include/mach/irqs.h
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Russell King35f53aa2008-10-17 13:19:08 +010012#ifndef __ASM_MACH_IRQS_H
13#define __ASM_MACH_IRQS_H
Russell Kinga09e64f2008-08-05 16:14:15 +010014
Marc Zyngier57a7a622008-09-01 13:03:32 +010015#ifdef CONFIG_PXA_HAVE_ISA_IRQS
16#define PXA_ISA_IRQ(x) (x)
17#define PXA_ISA_IRQ_NUM (16)
18#else
19#define PXA_ISA_IRQ_NUM (0)
20#endif
21
22#define PXA_IRQ(x) (PXA_ISA_IRQ_NUM + (x))
Russell Kinga09e64f2008-08-05 16:14:15 +010023
24#if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
25#define IRQ_SSP3 PXA_IRQ(0) /* SSP3 service request */
26#define IRQ_MSL PXA_IRQ(1) /* MSL Interface interrupt */
27#define IRQ_USBH2 PXA_IRQ(2) /* USB Host interrupt 1 (OHCI) */
28#define IRQ_USBH1 PXA_IRQ(3) /* USB Host interrupt 2 (non-OHCI) */
29#define IRQ_KEYPAD PXA_IRQ(4) /* Key pad controller */
30#define IRQ_MEMSTK PXA_IRQ(5) /* Memory Stick interrupt */
31#define IRQ_PWRI2C PXA_IRQ(6) /* Power I2C interrupt */
32#endif
33
34#define IRQ_HWUART PXA_IRQ(7) /* HWUART Transmit/Receive/Error (PXA26x) */
35#define IRQ_OST_4_11 PXA_IRQ(7) /* OS timer 4-11 matches (PXA27x) */
36#define IRQ_GPIO0 PXA_IRQ(8) /* GPIO0 Edge Detect */
37#define IRQ_GPIO1 PXA_IRQ(9) /* GPIO1 Edge Detect */
38#define IRQ_GPIO_2_x PXA_IRQ(10) /* GPIO[2-x] Edge Detect */
39#define IRQ_USB PXA_IRQ(11) /* USB Service */
40#define IRQ_PMU PXA_IRQ(12) /* Performance Monitoring Unit */
41#define IRQ_I2S PXA_IRQ(13) /* I2S Interrupt */
42#define IRQ_AC97 PXA_IRQ(14) /* AC97 Interrupt */
43#define IRQ_ASSP PXA_IRQ(15) /* Audio SSP Service Request (PXA25x) */
44#define IRQ_USIM PXA_IRQ(15) /* Smart Card interface interrupt (PXA27x) */
45#define IRQ_NSSP PXA_IRQ(16) /* Network SSP Service Request (PXA25x) */
46#define IRQ_SSP2 PXA_IRQ(16) /* SSP2 interrupt (PXA27x) */
47#define IRQ_LCD PXA_IRQ(17) /* LCD Controller Service Request */
48#define IRQ_I2C PXA_IRQ(18) /* I2C Service Request */
49#define IRQ_ICP PXA_IRQ(19) /* ICP Transmit/Receive/Error */
50#define IRQ_STUART PXA_IRQ(20) /* STUART Transmit/Receive/Error */
51#define IRQ_BTUART PXA_IRQ(21) /* BTUART Transmit/Receive/Error */
52#define IRQ_FFUART PXA_IRQ(22) /* FFUART Transmit/Receive/Error*/
53#define IRQ_MMC PXA_IRQ(23) /* MMC Status/Error Detection */
54#define IRQ_SSP PXA_IRQ(24) /* SSP Service Request */
55#define IRQ_DMA PXA_IRQ(25) /* DMA Channel Service Request */
56#define IRQ_OST0 PXA_IRQ(26) /* OS Timer match 0 */
57#define IRQ_OST1 PXA_IRQ(27) /* OS Timer match 1 */
58#define IRQ_OST2 PXA_IRQ(28) /* OS Timer match 2 */
59#define IRQ_OST3 PXA_IRQ(29) /* OS Timer match 3 */
60#define IRQ_RTC1Hz PXA_IRQ(30) /* RTC HZ Clock Tick */
61#define IRQ_RTCAlrm PXA_IRQ(31) /* RTC Alarm */
62
63#if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
64#define IRQ_TPM PXA_IRQ(32) /* TPM interrupt */
65#define IRQ_CAMERA PXA_IRQ(33) /* Camera Interface */
66#endif
67
68#ifdef CONFIG_PXA3xx
69#define IRQ_SSP4 PXA_IRQ(13) /* SSP4 service request */
70#define IRQ_CIR PXA_IRQ(34) /* Consumer IR */
Haojian Zhuang9db95cb2009-08-31 17:23:44 +080071#define IRQ_COMM_WDT PXA_IRQ(35) /* Comm WDT interrupt */
Russell Kinga09e64f2008-08-05 16:14:15 +010072#define IRQ_TSI PXA_IRQ(36) /* Touch Screen Interface (PXA320) */
73#define IRQ_USIM2 PXA_IRQ(38) /* USIM2 Controller */
74#define IRQ_GRPHICS PXA_IRQ(39) /* Graphics Controller */
75#define IRQ_MMC2 PXA_IRQ(41) /* MMC2 Controller */
76#define IRQ_1WIRE PXA_IRQ(44) /* 1-Wire Controller */
77#define IRQ_NAND PXA_IRQ(45) /* NAND Controller */
78#define IRQ_USB2 PXA_IRQ(46) /* USB 2.0 Device Controller */
79#define IRQ_WAKEUP0 PXA_IRQ(49) /* EXT_WAKEUP0 */
80#define IRQ_WAKEUP1 PXA_IRQ(50) /* EXT_WAKEUP1 */
81#define IRQ_DMEMC PXA_IRQ(51) /* Dynamic Memory Controller */
82#define IRQ_MMC3 PXA_IRQ(55) /* MMC3 Controller (PXA310) */
83#endif
84
Haojian Zhuang9db95cb2009-08-31 17:23:44 +080085#ifdef CONFIG_CPU_PXA935
86#define IRQ_U2O PXA_IRQ(64) /* USB OTG 2.0 Controller (PXA935) */
87#define IRQ_U2H PXA_IRQ(65) /* USB Host 2.0 Controller (PXA935) */
88
89#define IRQ_MMC3_PXA935 PXA_IRQ(72) /* MMC3 Controller (PXA935) */
90#define IRQ_MMC4_PXA935 PXA_IRQ(73) /* MMC4 Controller (PXA935) */
91#define IRQ_MMC5_PXA935 PXA_IRQ(74) /* MMC5 Controller (PXA935) */
92
93#define IRQ_U2P PXA_IRQ(93) /* USB PHY D+/D- Lines (PXA935) */
94#endif
95
96#ifdef CONFIG_CPU_PXA930
97#define IRQ_ENHROT PXA_IRQ(37) /* Enhanced Rotary (PXA930) */
98#define IRQ_ACIPC0 PXA_IRQ(5)
99#define IRQ_ACIPC1 PXA_IRQ(40)
100#define IRQ_ACIPC2 PXA_IRQ(19)
101#define IRQ_TRKBALL PXA_IRQ(43) /* Track Ball */
102#endif
103
104#ifdef CONFIG_CPU_PXA950
105#define IRQ_GC500 PXA_IRQ(70) /* Graphics Controller (PXA950) */
106#endif
107
108#define PXA_GPIO_IRQ_BASE PXA_IRQ(96)
109#define PXA_GPIO_IRQ_NUM (192)
Russell Kinga09e64f2008-08-05 16:14:15 +0100110
111#define GPIO_2_x_TO_IRQ(x) (PXA_GPIO_IRQ_BASE + (x))
112#define IRQ_GPIO(x) (((x) < 2) ? (IRQ_GPIO0 + (x)) : GPIO_2_x_TO_IRQ(x))
113
114#define IRQ_TO_GPIO_2_x(i) ((i) - PXA_GPIO_IRQ_BASE)
115#define IRQ_TO_GPIO(i) (((i) < IRQ_GPIO(2)) ? ((i) - IRQ_GPIO0) : IRQ_TO_GPIO_2_x(i))
116
117/*
Philipp Zabela01bd582009-04-17 11:47:57 +0200118 * The following interrupts are for board specific purposes. Since
Russell Kinga09e64f2008-08-05 16:14:15 +0100119 * the kernel can only run on one machine at a time, we can re-use
Philipp Zabela01bd582009-04-17 11:47:57 +0200120 * these. There will be 16 IRQs by default. If it is not enough,
121 * IRQ_BOARD_END is allowed be customized for each board, but keep
122 * the numbers within sensible limits and in descending order, so
123 * when multiple config options are selected, the maximum will be
124 * used.
Russell Kinga09e64f2008-08-05 16:14:15 +0100125 */
126#define IRQ_BOARD_START (PXA_GPIO_IRQ_BASE + PXA_GPIO_IRQ_NUM)
Philipp Zabela01bd582009-04-17 11:47:57 +0200127
Philipp Zabeld3ca1952009-05-28 07:05:18 +0200128#if defined(CONFIG_MACH_H4700)
129#define IRQ_BOARD_END (IRQ_BOARD_START + 70)
130#elif defined(CONFIG_MACH_ZYLONITE)
Philipp Zabela01bd582009-04-17 11:47:57 +0200131#define IRQ_BOARD_END (IRQ_BOARD_START + 32)
132#else
Russell Kinga09e64f2008-08-05 16:14:15 +0100133#define IRQ_BOARD_END (IRQ_BOARD_START + 16)
Philipp Zabela01bd582009-04-17 11:47:57 +0200134#endif
Russell Kinga09e64f2008-08-05 16:14:15 +0100135
136#define IRQ_SA1111_START (IRQ_BOARD_END)
137#define IRQ_GPAIN0 (IRQ_BOARD_END + 0)
138#define IRQ_GPAIN1 (IRQ_BOARD_END + 1)
139#define IRQ_GPAIN2 (IRQ_BOARD_END + 2)
140#define IRQ_GPAIN3 (IRQ_BOARD_END + 3)
141#define IRQ_GPBIN0 (IRQ_BOARD_END + 4)
142#define IRQ_GPBIN1 (IRQ_BOARD_END + 5)
143#define IRQ_GPBIN2 (IRQ_BOARD_END + 6)
144#define IRQ_GPBIN3 (IRQ_BOARD_END + 7)
145#define IRQ_GPBIN4 (IRQ_BOARD_END + 8)
146#define IRQ_GPBIN5 (IRQ_BOARD_END + 9)
147#define IRQ_GPCIN0 (IRQ_BOARD_END + 10)
148#define IRQ_GPCIN1 (IRQ_BOARD_END + 11)
149#define IRQ_GPCIN2 (IRQ_BOARD_END + 12)
150#define IRQ_GPCIN3 (IRQ_BOARD_END + 13)
151#define IRQ_GPCIN4 (IRQ_BOARD_END + 14)
152#define IRQ_GPCIN5 (IRQ_BOARD_END + 15)
153#define IRQ_GPCIN6 (IRQ_BOARD_END + 16)
154#define IRQ_GPCIN7 (IRQ_BOARD_END + 17)
155#define IRQ_MSTXINT (IRQ_BOARD_END + 18)
156#define IRQ_MSRXINT (IRQ_BOARD_END + 19)
157#define IRQ_MSSTOPERRINT (IRQ_BOARD_END + 20)
158#define IRQ_TPTXINT (IRQ_BOARD_END + 21)
159#define IRQ_TPRXINT (IRQ_BOARD_END + 22)
160#define IRQ_TPSTOPERRINT (IRQ_BOARD_END + 23)
161#define SSPXMTINT (IRQ_BOARD_END + 24)
162#define SSPRCVINT (IRQ_BOARD_END + 25)
163#define SSPROR (IRQ_BOARD_END + 26)
164#define AUDXMTDMADONEA (IRQ_BOARD_END + 32)
165#define AUDRCVDMADONEA (IRQ_BOARD_END + 33)
166#define AUDXMTDMADONEB (IRQ_BOARD_END + 34)
167#define AUDRCVDMADONEB (IRQ_BOARD_END + 35)
168#define AUDTFSR (IRQ_BOARD_END + 36)
169#define AUDRFSR (IRQ_BOARD_END + 37)
170#define AUDTUR (IRQ_BOARD_END + 38)
171#define AUDROR (IRQ_BOARD_END + 39)
172#define AUDDTS (IRQ_BOARD_END + 40)
173#define AUDRDD (IRQ_BOARD_END + 41)
174#define AUDSTO (IRQ_BOARD_END + 42)
175#define IRQ_USBPWR (IRQ_BOARD_END + 43)
176#define IRQ_HCIM (IRQ_BOARD_END + 44)
177#define IRQ_HCIBUFFACC (IRQ_BOARD_END + 45)
178#define IRQ_HCIRMTWKP (IRQ_BOARD_END + 46)
179#define IRQ_NHCIMFCIR (IRQ_BOARD_END + 47)
180#define IRQ_USB_PORT_RESUME (IRQ_BOARD_END + 48)
181#define IRQ_S0_READY_NINT (IRQ_BOARD_END + 49)
182#define IRQ_S1_READY_NINT (IRQ_BOARD_END + 50)
183#define IRQ_S0_CD_VALID (IRQ_BOARD_END + 51)
184#define IRQ_S1_CD_VALID (IRQ_BOARD_END + 52)
185#define IRQ_S0_BVD1_STSCHG (IRQ_BOARD_END + 53)
186#define IRQ_S1_BVD1_STSCHG (IRQ_BOARD_END + 54)
187
188#define IRQ_LOCOMO_START (IRQ_BOARD_END)
189#define IRQ_LOCOMO_KEY (IRQ_BOARD_END + 0)
190#define IRQ_LOCOMO_GPIO0 (IRQ_BOARD_END + 1)
191#define IRQ_LOCOMO_GPIO1 (IRQ_BOARD_END + 2)
192#define IRQ_LOCOMO_GPIO2 (IRQ_BOARD_END + 3)
193#define IRQ_LOCOMO_GPIO3 (IRQ_BOARD_END + 4)
194#define IRQ_LOCOMO_GPIO4 (IRQ_BOARD_END + 5)
195#define IRQ_LOCOMO_GPIO5 (IRQ_BOARD_END + 6)
196#define IRQ_LOCOMO_GPIO6 (IRQ_BOARD_END + 7)
197#define IRQ_LOCOMO_GPIO7 (IRQ_BOARD_END + 8)
198#define IRQ_LOCOMO_GPIO8 (IRQ_BOARD_END + 9)
199#define IRQ_LOCOMO_GPIO9 (IRQ_BOARD_END + 10)
200#define IRQ_LOCOMO_GPIO10 (IRQ_BOARD_END + 11)
201#define IRQ_LOCOMO_GPIO11 (IRQ_BOARD_END + 12)
202#define IRQ_LOCOMO_GPIO12 (IRQ_BOARD_END + 13)
203#define IRQ_LOCOMO_GPIO13 (IRQ_BOARD_END + 14)
204#define IRQ_LOCOMO_GPIO14 (IRQ_BOARD_END + 15)
205#define IRQ_LOCOMO_GPIO15 (IRQ_BOARD_END + 16)
206#define IRQ_LOCOMO_LT (IRQ_BOARD_END + 17)
207#define IRQ_LOCOMO_SPI_RFR (IRQ_BOARD_END + 18)
208#define IRQ_LOCOMO_SPI_RFW (IRQ_BOARD_END + 19)
209#define IRQ_LOCOMO_SPI_OVRN (IRQ_BOARD_END + 20)
210#define IRQ_LOCOMO_SPI_TEND (IRQ_BOARD_END + 21)
211
212/*
213 * Figure out the MAX IRQ number.
214 *
215 * If we have an SA1111, the max IRQ is S1_BVD1_STSCHG+1.
216 * If we have an LoCoMo, the max IRQ is IRQ_LOCOMO_SPI_TEND+1
217 * Otherwise, we have the standard IRQs only.
218 */
219#ifdef CONFIG_SA1111
220#define NR_IRQS (IRQ_S1_BVD1_STSCHG + 1)
221#elif defined(CONFIG_SHARP_LOCOMO)
222#define NR_IRQS (IRQ_LOCOMO_SPI_TEND + 1)
Russell King7a5063d2008-08-22 11:09:38 +0100223#elif defined(CONFIG_PXA_HAVE_BOARD_IRQS)
Russell Kinga09e64f2008-08-05 16:14:15 +0100224#define NR_IRQS (IRQ_BOARD_END)
Russell Kinga09e64f2008-08-05 16:14:15 +0100225#else
226#define NR_IRQS (IRQ_BOARD_START)
227#endif
228
229/*
230 * Board specific IRQs. Define them here.
231 * Do not surround them with ifdefs.
232 */
233#define LUBBOCK_IRQ(x) (IRQ_BOARD_START + (x))
234#define LUBBOCK_SD_IRQ LUBBOCK_IRQ(0)
235#define LUBBOCK_SA1111_IRQ LUBBOCK_IRQ(1)
236#define LUBBOCK_USB_IRQ LUBBOCK_IRQ(2) /* usb connect */
237#define LUBBOCK_ETH_IRQ LUBBOCK_IRQ(3)
238#define LUBBOCK_UCB1400_IRQ LUBBOCK_IRQ(4)
239#define LUBBOCK_BB_IRQ LUBBOCK_IRQ(5)
240#define LUBBOCK_USB_DISC_IRQ LUBBOCK_IRQ(6) /* usb disconnect */
241#define LUBBOCK_LAST_IRQ LUBBOCK_IRQ(6)
242
243#define LPD270_IRQ(x) (IRQ_BOARD_START + (x))
244#define LPD270_USBC_IRQ LPD270_IRQ(2)
245#define LPD270_ETHERNET_IRQ LPD270_IRQ(3)
246#define LPD270_AC97_IRQ LPD270_IRQ(4)
247
248#define MAINSTONE_IRQ(x) (IRQ_BOARD_START + (x))
249#define MAINSTONE_MMC_IRQ MAINSTONE_IRQ(0)
250#define MAINSTONE_USIM_IRQ MAINSTONE_IRQ(1)
251#define MAINSTONE_USBC_IRQ MAINSTONE_IRQ(2)
252#define MAINSTONE_ETHERNET_IRQ MAINSTONE_IRQ(3)
253#define MAINSTONE_AC97_IRQ MAINSTONE_IRQ(4)
254#define MAINSTONE_PEN_IRQ MAINSTONE_IRQ(5)
255#define MAINSTONE_MSINS_IRQ MAINSTONE_IRQ(6)
256#define MAINSTONE_EXBRD_IRQ MAINSTONE_IRQ(7)
257#define MAINSTONE_S0_CD_IRQ MAINSTONE_IRQ(9)
258#define MAINSTONE_S0_STSCHG_IRQ MAINSTONE_IRQ(10)
259#define MAINSTONE_S0_IRQ MAINSTONE_IRQ(11)
260#define MAINSTONE_S1_CD_IRQ MAINSTONE_IRQ(13)
261#define MAINSTONE_S1_STSCHG_IRQ MAINSTONE_IRQ(14)
262#define MAINSTONE_S1_IRQ MAINSTONE_IRQ(15)
263
264/* LoCoMo Interrupts (CONFIG_SHARP_LOCOMO) */
265#define IRQ_LOCOMO_KEY_BASE (IRQ_BOARD_START + 0)
266#define IRQ_LOCOMO_GPIO_BASE (IRQ_BOARD_START + 1)
267#define IRQ_LOCOMO_LT_BASE (IRQ_BOARD_START + 2)
268#define IRQ_LOCOMO_SPI_BASE (IRQ_BOARD_START + 3)
269
270/* phyCORE-PXA270 (PCM027) Interrupts */
271#define PCM027_IRQ(x) (IRQ_BOARD_START + (x))
272#define PCM027_BTDET_IRQ PCM027_IRQ(0)
273#define PCM027_FF_RI_IRQ PCM027_IRQ(1)
274#define PCM027_MMCDET_IRQ PCM027_IRQ(2)
275#define PCM027_PM_5V_IRQ PCM027_IRQ(3)
276
277/* ITE8152 irqs */
278/* add IT8152 IRQs beyond BOARD_END */
279#ifdef CONFIG_PCI_HOST_ITE8152
280#define IT8152_IRQ(x) (IRQ_BOARD_END + (x))
281
282/* IRQ-sources in 3 groups - local devices, LPC (serial), and external PCI */
283#define IT8152_LD_IRQ_COUNT 9
284#define IT8152_LP_IRQ_COUNT 16
285#define IT8152_PD_IRQ_COUNT 15
286
287/* Priorities: */
288#define IT8152_PD_IRQ(i) IT8152_IRQ(i)
289#define IT8152_LP_IRQ(i) (IT8152_IRQ(i) + IT8152_PD_IRQ_COUNT)
290#define IT8152_LD_IRQ(i) (IT8152_IRQ(i) + IT8152_PD_IRQ_COUNT + IT8152_LP_IRQ_COUNT)
291
292#define IT8152_LAST_IRQ IT8152_LD_IRQ(IT8152_LD_IRQ_COUNT - 1)
293
294#if NR_IRQS < (IT8152_LAST_IRQ+1)
295#undef NR_IRQS
296#define NR_IRQS (IT8152_LAST_IRQ+1)
297#endif
298
299#endif /* CONFIG_PCI_HOST_ITE8152 */
Russell King35f53aa2008-10-17 13:19:08 +0100300
301#endif /* __ASM_MACH_IRQS_H */