blob: 68695b72e1eff6efff380feedf2b29eb6d3f8a5f [file] [log] [blame]
jack wangdbf9bfe2009-10-14 16:19:21 +08001/*
2 * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
3 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
40 #include "pm8001_sas.h"
41 #include "pm8001_hwi.h"
42 #include "pm8001_chips.h"
43 #include "pm8001_ctl.h"
44
45/**
46 * read_main_config_table - read the configure table and save it.
47 * @pm8001_ha: our hba card information
48 */
49static void __devinit read_main_config_table(struct pm8001_hba_info *pm8001_ha)
50{
51 void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
52 pm8001_ha->main_cfg_tbl.signature = pm8001_mr32(address, 0x00);
53 pm8001_ha->main_cfg_tbl.interface_rev = pm8001_mr32(address, 0x04);
54 pm8001_ha->main_cfg_tbl.firmware_rev = pm8001_mr32(address, 0x08);
55 pm8001_ha->main_cfg_tbl.max_out_io = pm8001_mr32(address, 0x0C);
56 pm8001_ha->main_cfg_tbl.max_sgl = pm8001_mr32(address, 0x10);
57 pm8001_ha->main_cfg_tbl.ctrl_cap_flag = pm8001_mr32(address, 0x14);
58 pm8001_ha->main_cfg_tbl.gst_offset = pm8001_mr32(address, 0x18);
59 pm8001_ha->main_cfg_tbl.inbound_queue_offset =
jack_wangd0b68042009-11-05 22:32:31 +080060 pm8001_mr32(address, MAIN_IBQ_OFFSET);
jack wangdbf9bfe2009-10-14 16:19:21 +080061 pm8001_ha->main_cfg_tbl.outbound_queue_offset =
jack_wangd0b68042009-11-05 22:32:31 +080062 pm8001_mr32(address, MAIN_OBQ_OFFSET);
jack wangdbf9bfe2009-10-14 16:19:21 +080063 pm8001_ha->main_cfg_tbl.hda_mode_flag =
64 pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
65
66 /* read analog Setting offset from the configuration table */
67 pm8001_ha->main_cfg_tbl.anolog_setup_table_offset =
68 pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
69
70 /* read Error Dump Offset and Length */
71 pm8001_ha->main_cfg_tbl.fatal_err_dump_offset0 =
72 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
73 pm8001_ha->main_cfg_tbl.fatal_err_dump_length0 =
74 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
75 pm8001_ha->main_cfg_tbl.fatal_err_dump_offset1 =
76 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
77 pm8001_ha->main_cfg_tbl.fatal_err_dump_length1 =
78 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
79}
80
81/**
82 * read_general_status_table - read the general status table and save it.
83 * @pm8001_ha: our hba card information
84 */
85static void __devinit
86read_general_status_table(struct pm8001_hba_info *pm8001_ha)
87{
88 void __iomem *address = pm8001_ha->general_stat_tbl_addr;
89 pm8001_ha->gs_tbl.gst_len_mpistate = pm8001_mr32(address, 0x00);
90 pm8001_ha->gs_tbl.iq_freeze_state0 = pm8001_mr32(address, 0x04);
91 pm8001_ha->gs_tbl.iq_freeze_state1 = pm8001_mr32(address, 0x08);
92 pm8001_ha->gs_tbl.msgu_tcnt = pm8001_mr32(address, 0x0C);
93 pm8001_ha->gs_tbl.iop_tcnt = pm8001_mr32(address, 0x10);
94 pm8001_ha->gs_tbl.reserved = pm8001_mr32(address, 0x14);
95 pm8001_ha->gs_tbl.phy_state[0] = pm8001_mr32(address, 0x18);
96 pm8001_ha->gs_tbl.phy_state[1] = pm8001_mr32(address, 0x1C);
97 pm8001_ha->gs_tbl.phy_state[2] = pm8001_mr32(address, 0x20);
98 pm8001_ha->gs_tbl.phy_state[3] = pm8001_mr32(address, 0x24);
99 pm8001_ha->gs_tbl.phy_state[4] = pm8001_mr32(address, 0x28);
100 pm8001_ha->gs_tbl.phy_state[5] = pm8001_mr32(address, 0x2C);
101 pm8001_ha->gs_tbl.phy_state[6] = pm8001_mr32(address, 0x30);
102 pm8001_ha->gs_tbl.phy_state[7] = pm8001_mr32(address, 0x34);
103 pm8001_ha->gs_tbl.reserved1 = pm8001_mr32(address, 0x38);
104 pm8001_ha->gs_tbl.reserved2 = pm8001_mr32(address, 0x3C);
105 pm8001_ha->gs_tbl.reserved3 = pm8001_mr32(address, 0x40);
106 pm8001_ha->gs_tbl.recover_err_info[0] = pm8001_mr32(address, 0x44);
107 pm8001_ha->gs_tbl.recover_err_info[1] = pm8001_mr32(address, 0x48);
108 pm8001_ha->gs_tbl.recover_err_info[2] = pm8001_mr32(address, 0x4C);
109 pm8001_ha->gs_tbl.recover_err_info[3] = pm8001_mr32(address, 0x50);
110 pm8001_ha->gs_tbl.recover_err_info[4] = pm8001_mr32(address, 0x54);
111 pm8001_ha->gs_tbl.recover_err_info[5] = pm8001_mr32(address, 0x58);
112 pm8001_ha->gs_tbl.recover_err_info[6] = pm8001_mr32(address, 0x5C);
113 pm8001_ha->gs_tbl.recover_err_info[7] = pm8001_mr32(address, 0x60);
114}
115
116/**
117 * read_inbnd_queue_table - read the inbound queue table and save it.
118 * @pm8001_ha: our hba card information
119 */
120static void __devinit
121read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
122{
123 int inbQ_num = 1;
124 int i;
125 void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
126 for (i = 0; i < inbQ_num; i++) {
jack_wangd0b68042009-11-05 22:32:31 +0800127 u32 offset = i * 0x20;
jack wangdbf9bfe2009-10-14 16:19:21 +0800128 pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
129 get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
130 pm8001_ha->inbnd_q_tbl[i].pi_offset =
131 pm8001_mr32(address, (offset + 0x18));
132 }
133}
134
135/**
136 * read_outbnd_queue_table - read the outbound queue table and save it.
137 * @pm8001_ha: our hba card information
138 */
139static void __devinit
140read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
141{
142 int outbQ_num = 1;
143 int i;
144 void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
145 for (i = 0; i < outbQ_num; i++) {
146 u32 offset = i * 0x24;
147 pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
148 get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
149 pm8001_ha->outbnd_q_tbl[i].ci_offset =
150 pm8001_mr32(address, (offset + 0x18));
151 }
152}
153
154/**
155 * init_default_table_values - init the default table.
156 * @pm8001_ha: our hba card information
157 */
158static void __devinit
159init_default_table_values(struct pm8001_hba_info *pm8001_ha)
160{
161 int qn = 1;
162 int i;
163 u32 offsetib, offsetob;
164 void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
165 void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
166
167 pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd = 0;
168 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3 = 0;
169 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7 = 0;
170 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3 = 0;
171 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7 = 0;
172 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3 = 0;
173 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7 = 0;
174 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
175 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
176 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3 = 0;
177 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7 = 0;
178
179 pm8001_ha->main_cfg_tbl.upper_event_log_addr =
180 pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
181 pm8001_ha->main_cfg_tbl.lower_event_log_addr =
182 pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
183 pm8001_ha->main_cfg_tbl.event_log_size = PM8001_EVENT_LOG_SIZE;
184 pm8001_ha->main_cfg_tbl.event_log_option = 0x01;
185 pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr =
186 pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
187 pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr =
188 pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
189 pm8001_ha->main_cfg_tbl.iop_event_log_size = PM8001_EVENT_LOG_SIZE;
190 pm8001_ha->main_cfg_tbl.iop_event_log_option = 0x01;
191 pm8001_ha->main_cfg_tbl.fatal_err_interrupt = 0x01;
192 for (i = 0; i < qn; i++) {
193 pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
194 0x00000100 | (0x00000040 << 16) | (0x00<<30);
195 pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
196 pm8001_ha->memoryMap.region[IB].phys_addr_hi;
197 pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
198 pm8001_ha->memoryMap.region[IB].phys_addr_lo;
199 pm8001_ha->inbnd_q_tbl[i].base_virt =
200 (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
201 pm8001_ha->inbnd_q_tbl[i].total_length =
202 pm8001_ha->memoryMap.region[IB].total_len;
203 pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
204 pm8001_ha->memoryMap.region[CI].phys_addr_hi;
205 pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
206 pm8001_ha->memoryMap.region[CI].phys_addr_lo;
207 pm8001_ha->inbnd_q_tbl[i].ci_virt =
208 pm8001_ha->memoryMap.region[CI].virt_ptr;
209 offsetib = i * 0x20;
210 pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
211 get_pci_bar_index(pm8001_mr32(addressib,
212 (offsetib + 0x14)));
213 pm8001_ha->inbnd_q_tbl[i].pi_offset =
214 pm8001_mr32(addressib, (offsetib + 0x18));
215 pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
216 pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
217 }
218 for (i = 0; i < qn; i++) {
219 pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
220 256 | (64 << 16) | (1<<30);
221 pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
222 pm8001_ha->memoryMap.region[OB].phys_addr_hi;
223 pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
224 pm8001_ha->memoryMap.region[OB].phys_addr_lo;
225 pm8001_ha->outbnd_q_tbl[i].base_virt =
226 (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
227 pm8001_ha->outbnd_q_tbl[i].total_length =
228 pm8001_ha->memoryMap.region[OB].total_len;
229 pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
230 pm8001_ha->memoryMap.region[PI].phys_addr_hi;
231 pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
232 pm8001_ha->memoryMap.region[PI].phys_addr_lo;
233 pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
jack_wangd0b68042009-11-05 22:32:31 +0800234 0 | (10 << 16) | (0 << 24);
jack wangdbf9bfe2009-10-14 16:19:21 +0800235 pm8001_ha->outbnd_q_tbl[i].pi_virt =
236 pm8001_ha->memoryMap.region[PI].virt_ptr;
237 offsetob = i * 0x24;
238 pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
239 get_pci_bar_index(pm8001_mr32(addressob,
240 offsetob + 0x14));
241 pm8001_ha->outbnd_q_tbl[i].ci_offset =
242 pm8001_mr32(addressob, (offsetob + 0x18));
243 pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
244 pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
245 }
246}
247
248/**
249 * update_main_config_table - update the main default table to the HBA.
250 * @pm8001_ha: our hba card information
251 */
252static void __devinit
253update_main_config_table(struct pm8001_hba_info *pm8001_ha)
254{
255 void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
256 pm8001_mw32(address, 0x24,
257 pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd);
258 pm8001_mw32(address, 0x28,
259 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3);
260 pm8001_mw32(address, 0x2C,
261 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7);
262 pm8001_mw32(address, 0x30,
263 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3);
264 pm8001_mw32(address, 0x34,
265 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7);
266 pm8001_mw32(address, 0x38,
267 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3);
268 pm8001_mw32(address, 0x3C,
269 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7);
270 pm8001_mw32(address, 0x40,
271 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3);
272 pm8001_mw32(address, 0x44,
273 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7);
274 pm8001_mw32(address, 0x48,
275 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3);
276 pm8001_mw32(address, 0x4C,
277 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7);
278 pm8001_mw32(address, 0x50,
279 pm8001_ha->main_cfg_tbl.upper_event_log_addr);
280 pm8001_mw32(address, 0x54,
281 pm8001_ha->main_cfg_tbl.lower_event_log_addr);
282 pm8001_mw32(address, 0x58, pm8001_ha->main_cfg_tbl.event_log_size);
283 pm8001_mw32(address, 0x5C, pm8001_ha->main_cfg_tbl.event_log_option);
284 pm8001_mw32(address, 0x60,
285 pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr);
286 pm8001_mw32(address, 0x64,
287 pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr);
288 pm8001_mw32(address, 0x68, pm8001_ha->main_cfg_tbl.iop_event_log_size);
289 pm8001_mw32(address, 0x6C,
290 pm8001_ha->main_cfg_tbl.iop_event_log_option);
291 pm8001_mw32(address, 0x70,
292 pm8001_ha->main_cfg_tbl.fatal_err_interrupt);
293}
294
295/**
296 * update_inbnd_queue_table - update the inbound queue table to the HBA.
297 * @pm8001_ha: our hba card information
298 */
299static void __devinit
300update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
301{
302 void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
303 u16 offset = number * 0x20;
304 pm8001_mw32(address, offset + 0x00,
305 pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
306 pm8001_mw32(address, offset + 0x04,
307 pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
308 pm8001_mw32(address, offset + 0x08,
309 pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
310 pm8001_mw32(address, offset + 0x0C,
311 pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
312 pm8001_mw32(address, offset + 0x10,
313 pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
314}
315
316/**
317 * update_outbnd_queue_table - update the outbound queue table to the HBA.
318 * @pm8001_ha: our hba card information
319 */
320static void __devinit
321update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
322{
323 void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
324 u16 offset = number * 0x24;
325 pm8001_mw32(address, offset + 0x00,
326 pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
327 pm8001_mw32(address, offset + 0x04,
328 pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
329 pm8001_mw32(address, offset + 0x08,
330 pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
331 pm8001_mw32(address, offset + 0x0C,
332 pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
333 pm8001_mw32(address, offset + 0x10,
334 pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
335 pm8001_mw32(address, offset + 0x1C,
336 pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
337}
338
339/**
340 * bar4_shift - function is called to shift BAR base address
341 * @pm8001_ha : our hba card infomation
342 * @shiftValue : shifting value in memory bar.
343 */
jack_wang72d0baa2009-11-05 22:33:35 +0800344static int bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
jack wangdbf9bfe2009-10-14 16:19:21 +0800345{
346 u32 regVal;
347 u32 max_wait_count;
348
349 /* program the inbound AXI translation Lower Address */
350 pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
351
352 /* confirm the setting is written */
353 max_wait_count = 1 * 1000 * 1000; /* 1 sec */
354 do {
355 udelay(1);
356 regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
357 } while ((regVal != shiftValue) && (--max_wait_count));
358
359 if (!max_wait_count) {
360 PM8001_INIT_DBG(pm8001_ha,
361 pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
362 " = 0x%x\n", regVal));
363 return -1;
364 }
365 return 0;
366}
367
368/**
369 * mpi_set_phys_g3_with_ssc
370 * @pm8001_ha: our hba card information
371 * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
372 */
373static void __devinit
374mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
375{
376 u32 offset;
377 u32 value;
jack_wangd0b68042009-11-05 22:32:31 +0800378 u32 i, j;
379 u32 bit_cnt;
jack wangdbf9bfe2009-10-14 16:19:21 +0800380
381#define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
382#define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
383#define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
384#define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
jack_wangd0b68042009-11-05 22:32:31 +0800385#define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
386#define PHY_G3_WITH_SSC_BIT_SHIFT 13
387#define SNW3_PHY_CAPABILITIES_PARITY 31
jack wangdbf9bfe2009-10-14 16:19:21 +0800388
389 /*
390 * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
391 * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
392 */
393 if (-1 == bar4_shift(pm8001_ha, SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR))
394 return;
395 /* set SSC bit of PHY 0 - 3 */
396 for (i = 0; i < 4; i++) {
397 offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
398 value = pm8001_cr32(pm8001_ha, 2, offset);
jack_wangd0b68042009-11-05 22:32:31 +0800399 if (SSCbit) {
400 value |= 0x00000001 << PHY_G3_WITH_SSC_BIT_SHIFT;
401 value &= ~(0x00000001 << PHY_G3_WITHOUT_SSC_BIT_SHIFT);
402 } else {
403 value |= 0x00000001 << PHY_G3_WITHOUT_SSC_BIT_SHIFT;
404 value &= ~(0x00000001 << PHY_G3_WITH_SSC_BIT_SHIFT);
405 }
406 bit_cnt = 0;
407 for (j = 0; j < 31; j++)
408 if ((value >> j) & 0x00000001)
409 bit_cnt++;
410 if (bit_cnt % 2)
411 value &= ~(0x00000001 << SNW3_PHY_CAPABILITIES_PARITY);
jack wangdbf9bfe2009-10-14 16:19:21 +0800412 else
jack_wangd0b68042009-11-05 22:32:31 +0800413 value |= 0x00000001 << SNW3_PHY_CAPABILITIES_PARITY;
414
jack wangdbf9bfe2009-10-14 16:19:21 +0800415 pm8001_cw32(pm8001_ha, 2, offset, value);
416 }
417
418 /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
419 if (-1 == bar4_shift(pm8001_ha, SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR))
420 return;
421
422 /* set SSC bit of PHY 4 - 7 */
423 for (i = 4; i < 8; i++) {
424 offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
425 value = pm8001_cr32(pm8001_ha, 2, offset);
jack_wangd0b68042009-11-05 22:32:31 +0800426 if (SSCbit) {
427 value |= 0x00000001 << PHY_G3_WITH_SSC_BIT_SHIFT;
428 value &= ~(0x00000001 << PHY_G3_WITHOUT_SSC_BIT_SHIFT);
429 } else {
430 value |= 0x00000001 << PHY_G3_WITHOUT_SSC_BIT_SHIFT;
431 value &= ~(0x00000001 << PHY_G3_WITH_SSC_BIT_SHIFT);
432 }
433 bit_cnt = 0;
434 for (j = 0; j < 31; j++)
435 if ((value >> j) & 0x00000001)
436 bit_cnt++;
437 if (bit_cnt % 2)
438 value &= ~(0x00000001 << SNW3_PHY_CAPABILITIES_PARITY);
jack wangdbf9bfe2009-10-14 16:19:21 +0800439 else
jack_wangd0b68042009-11-05 22:32:31 +0800440 value |= 0x00000001 << SNW3_PHY_CAPABILITIES_PARITY;
441
jack wangdbf9bfe2009-10-14 16:19:21 +0800442 pm8001_cw32(pm8001_ha, 2, offset, value);
443 }
444
445 /*set the shifted destination address to 0x0 to avoid error operation */
446 bar4_shift(pm8001_ha, 0x0);
447 return;
448}
449
450/**
451 * mpi_set_open_retry_interval_reg
452 * @pm8001_ha: our hba card information
453 * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
454 */
455static void __devinit
456mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
457 u32 interval)
458{
459 u32 offset;
460 u32 value;
461 u32 i;
462
463#define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
464#define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
465#define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
466#define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
467#define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
468
469 value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
470 /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
471 if (-1 == bar4_shift(pm8001_ha,
472 OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR))
473 return;
474 for (i = 0; i < 4; i++) {
475 offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
476 pm8001_cw32(pm8001_ha, 2, offset, value);
477 }
478
479 if (-1 == bar4_shift(pm8001_ha,
480 OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR))
481 return;
482 for (i = 4; i < 8; i++) {
483 offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
484 pm8001_cw32(pm8001_ha, 2, offset, value);
485 }
486 /*set the shifted destination address to 0x0 to avoid error operation */
487 bar4_shift(pm8001_ha, 0x0);
488 return;
489}
490
491/**
492 * mpi_init_check - check firmware initialization status.
493 * @pm8001_ha: our hba card information
494 */
495static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
496{
497 u32 max_wait_count;
498 u32 value;
499 u32 gst_len_mpistate;
500 /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
501 table is updated */
502 pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
503 /* wait until Inbound DoorBell Clear Register toggled */
504 max_wait_count = 1 * 1000 * 1000;/* 1 sec */
505 do {
506 udelay(1);
507 value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
508 value &= SPC_MSGU_CFG_TABLE_UPDATE;
509 } while ((value != 0) && (--max_wait_count));
510
511 if (!max_wait_count)
512 return -1;
513 /* check the MPI-State for initialization */
514 gst_len_mpistate =
515 pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
516 GST_GSTLEN_MPIS_OFFSET);
517 if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
518 return -1;
519 /* check MPI Initialization error */
520 gst_len_mpistate = gst_len_mpistate >> 16;
521 if (0x0000 != gst_len_mpistate)
522 return -1;
523 return 0;
524}
525
526/**
527 * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
528 * @pm8001_ha: our hba card information
529 */
530static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
531{
532 u32 value, value1;
533 u32 max_wait_count;
534 /* check error state */
535 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
536 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
537 /* check AAP error */
538 if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
539 /* error state */
540 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
541 return -1;
542 }
543
544 /* check IOP error */
545 if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
546 /* error state */
547 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
548 return -1;
549 }
550
551 /* bit 4-31 of scratch pad1 should be zeros if it is not
552 in error state*/
553 if (value & SCRATCH_PAD1_STATE_MASK) {
554 /* error case */
555 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
556 return -1;
557 }
558
559 /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
560 in error state */
561 if (value1 & SCRATCH_PAD2_STATE_MASK) {
562 /* error case */
563 return -1;
564 }
565
566 max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
567
568 /* wait until scratch pad 1 and 2 registers in ready state */
569 do {
570 udelay(1);
571 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
572 & SCRATCH_PAD1_RDY;
573 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
574 & SCRATCH_PAD2_RDY;
575 if ((--max_wait_count) == 0)
576 return -1;
577 } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
578 return 0;
579}
580
581static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
582{
583 void __iomem *base_addr;
584 u32 value;
585 u32 offset;
586 u32 pcibar;
587 u32 pcilogic;
588
589 value = pm8001_cr32(pm8001_ha, 0, 0x44);
590 offset = value & 0x03FFFFFF;
591 PM8001_INIT_DBG(pm8001_ha,
592 pm8001_printk("Scratchpad 0 Offset: %x \n", offset));
593 pcilogic = (value & 0xFC000000) >> 26;
594 pcibar = get_pci_bar_index(pcilogic);
595 PM8001_INIT_DBG(pm8001_ha,
596 pm8001_printk("Scratchpad 0 PCI BAR: %d \n", pcibar));
597 pm8001_ha->main_cfg_tbl_addr = base_addr =
598 pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
599 pm8001_ha->general_stat_tbl_addr =
600 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
601 pm8001_ha->inbnd_q_tbl_addr =
602 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
603 pm8001_ha->outbnd_q_tbl_addr =
604 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
605}
606
607/**
608 * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
609 * @pm8001_ha: our hba card information
610 */
611static int __devinit pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
612{
613 /* check the firmware status */
614 if (-1 == check_fw_ready(pm8001_ha)) {
615 PM8001_FAIL_DBG(pm8001_ha,
616 pm8001_printk("Firmware is not ready!\n"));
617 return -EBUSY;
618 }
619
620 /* Initialize pci space address eg: mpi offset */
621 init_pci_device_addresses(pm8001_ha);
622 init_default_table_values(pm8001_ha);
623 read_main_config_table(pm8001_ha);
624 read_general_status_table(pm8001_ha);
625 read_inbnd_queue_table(pm8001_ha);
626 read_outbnd_queue_table(pm8001_ha);
627 /* update main config table ,inbound table and outbound table */
628 update_main_config_table(pm8001_ha);
629 update_inbnd_queue_table(pm8001_ha, 0);
630 update_outbnd_queue_table(pm8001_ha, 0);
631 mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
632 mpi_set_open_retry_interval_reg(pm8001_ha, 7);
633 /* notify firmware update finished and check initialization status */
634 if (0 == mpi_init_check(pm8001_ha)) {
635 PM8001_INIT_DBG(pm8001_ha,
636 pm8001_printk("MPI initialize successful!\n"));
637 } else
638 return -EBUSY;
639 /*This register is a 16-bit timer with a resolution of 1us. This is the
640 timer used for interrupt delay/coalescing in the PCIe Application Layer.
641 Zero is not a valid value. A value of 1 in the register will cause the
642 interrupts to be normal. A value greater than 1 will cause coalescing
643 delays.*/
644 pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
645 pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
646 return 0;
647}
648
649static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
650{
651 u32 max_wait_count;
652 u32 value;
653 u32 gst_len_mpistate;
654 init_pci_device_addresses(pm8001_ha);
655 /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
656 table is stop */
657 pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
658
659 /* wait until Inbound DoorBell Clear Register toggled */
660 max_wait_count = 1 * 1000 * 1000;/* 1 sec */
661 do {
662 udelay(1);
663 value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
664 value &= SPC_MSGU_CFG_TABLE_RESET;
665 } while ((value != 0) && (--max_wait_count));
666
667 if (!max_wait_count) {
668 PM8001_FAIL_DBG(pm8001_ha,
669 pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
670 return -1;
671 }
672
673 /* check the MPI-State for termination in progress */
674 /* wait until Inbound DoorBell Clear Register toggled */
675 max_wait_count = 1 * 1000 * 1000; /* 1 sec */
676 do {
677 udelay(1);
678 gst_len_mpistate =
679 pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
680 GST_GSTLEN_MPIS_OFFSET);
681 if (GST_MPI_STATE_UNINIT ==
682 (gst_len_mpistate & GST_MPI_STATE_MASK))
683 break;
684 } while (--max_wait_count);
685 if (!max_wait_count) {
686 PM8001_FAIL_DBG(pm8001_ha,
687 pm8001_printk(" TIME OUT MPI State = 0x%x\n",
688 gst_len_mpistate & GST_MPI_STATE_MASK));
689 return -1;
690 }
691 return 0;
692}
693
694/**
695 * soft_reset_ready_check - Function to check FW is ready for soft reset.
696 * @pm8001_ha: our hba card information
697 */
698static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
699{
700 u32 regVal, regVal1, regVal2;
701 if (mpi_uninit_check(pm8001_ha) != 0) {
702 PM8001_FAIL_DBG(pm8001_ha,
703 pm8001_printk("MPI state is not ready\n"));
704 return -1;
705 }
706 /* read the scratch pad 2 register bit 2 */
707 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
708 & SCRATCH_PAD2_FWRDY_RST;
709 if (regVal == SCRATCH_PAD2_FWRDY_RST) {
710 PM8001_INIT_DBG(pm8001_ha,
711 pm8001_printk("Firmware is ready for reset .\n"));
712 } else {
713 /* Trigger NMI twice via RB6 */
714 if (-1 == bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
715 PM8001_FAIL_DBG(pm8001_ha,
716 pm8001_printk("Shift Bar4 to 0x%x failed\n",
717 RB6_ACCESS_REG));
718 return -1;
719 }
720 pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
721 RB6_MAGIC_NUMBER_RST);
722 pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
723 /* wait for 100 ms */
724 mdelay(100);
725 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
726 SCRATCH_PAD2_FWRDY_RST;
727 if (regVal != SCRATCH_PAD2_FWRDY_RST) {
728 regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
729 regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
730 PM8001_FAIL_DBG(pm8001_ha,
731 pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
732 "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
733 regVal1, regVal2));
734 PM8001_FAIL_DBG(pm8001_ha,
735 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
736 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
737 PM8001_FAIL_DBG(pm8001_ha,
738 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
739 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
740 return -1;
741 }
742 }
743 return 0;
744}
745
746/**
747 * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
748 * the FW register status to the originated status.
749 * @pm8001_ha: our hba card information
750 * @signature: signature in host scratch pad0 register.
751 */
752static int
753pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
754{
755 u32 regVal, toggleVal;
756 u32 max_wait_count;
757 u32 regVal1, regVal2, regVal3;
758
759 /* step1: Check FW is ready for soft reset */
760 if (soft_reset_ready_check(pm8001_ha) != 0) {
761 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
762 return -1;
763 }
764
765 /* step 2: clear NMI status register on AAP1 and IOP, write the same
766 value to clear */
767 /* map 0x60000 to BAR4(0x20), BAR2(win) */
768 if (-1 == bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
769 PM8001_FAIL_DBG(pm8001_ha,
770 pm8001_printk("Shift Bar4 to 0x%x failed\n",
771 MBIC_AAP1_ADDR_BASE));
772 return -1;
773 }
774 regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
775 PM8001_INIT_DBG(pm8001_ha,
776 pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
777 pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
778 /* map 0x70000 to BAR4(0x20), BAR2(win) */
779 if (-1 == bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
780 PM8001_FAIL_DBG(pm8001_ha,
781 pm8001_printk("Shift Bar4 to 0x%x failed\n",
782 MBIC_IOP_ADDR_BASE));
783 return -1;
784 }
785 regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
786 PM8001_INIT_DBG(pm8001_ha,
787 pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
788 pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
789
790 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
791 PM8001_INIT_DBG(pm8001_ha,
792 pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
793 pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
794
795 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
796 PM8001_INIT_DBG(pm8001_ha,
797 pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
798 pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
799
800 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
801 PM8001_INIT_DBG(pm8001_ha,
802 pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
803 pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
804
805 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
806 PM8001_INIT_DBG(pm8001_ha,
807 pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
808 pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
809
810 /* read the scratch pad 1 register bit 2 */
811 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
812 & SCRATCH_PAD1_RST;
813 toggleVal = regVal ^ SCRATCH_PAD1_RST;
814
815 /* set signature in host scratch pad0 register to tell SPC that the
816 host performs the soft reset */
817 pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
818
819 /* read required registers for confirmming */
820 /* map 0x0700000 to BAR4(0x20), BAR2(win) */
821 if (-1 == bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
822 PM8001_FAIL_DBG(pm8001_ha,
823 pm8001_printk("Shift Bar4 to 0x%x failed\n",
824 GSM_ADDR_BASE));
825 return -1;
826 }
827 PM8001_INIT_DBG(pm8001_ha,
828 pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
829 " Reset = 0x%x\n",
830 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
831
832 /* step 3: host read GSM Configuration and Reset register */
833 regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
834 /* Put those bits to low */
835 /* GSM XCBI offset = 0x70 0000
836 0x00 Bit 13 COM_SLV_SW_RSTB 1
837 0x00 Bit 12 QSSP_SW_RSTB 1
838 0x00 Bit 11 RAAE_SW_RSTB 1
839 0x00 Bit 9 RB_1_SW_RSTB 1
840 0x00 Bit 8 SM_SW_RSTB 1
841 */
842 regVal &= ~(0x00003b00);
843 /* host write GSM Configuration and Reset register */
844 pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
845 PM8001_INIT_DBG(pm8001_ha,
846 pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
847 "Configuration and Reset is set to = 0x%x\n",
848 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
849
850 /* step 4: */
851 /* disable GSM - Read Address Parity Check */
852 regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
853 PM8001_INIT_DBG(pm8001_ha,
854 pm8001_printk("GSM 0x700038 - Read Address Parity Check "
855 "Enable = 0x%x\n", regVal1));
856 pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
857 PM8001_INIT_DBG(pm8001_ha,
858 pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
859 "is set to = 0x%x\n",
860 pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
861
862 /* disable GSM - Write Address Parity Check */
863 regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
864 PM8001_INIT_DBG(pm8001_ha,
865 pm8001_printk("GSM 0x700040 - Write Address Parity Check"
866 " Enable = 0x%x\n", regVal2));
867 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
868 PM8001_INIT_DBG(pm8001_ha,
869 pm8001_printk("GSM 0x700040 - Write Address Parity Check "
870 "Enable is set to = 0x%x\n",
871 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
872
873 /* disable GSM - Write Data Parity Check */
874 regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
875 PM8001_INIT_DBG(pm8001_ha,
876 pm8001_printk("GSM 0x300048 - Write Data Parity Check"
877 " Enable = 0x%x\n", regVal3));
878 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
879 PM8001_INIT_DBG(pm8001_ha,
880 pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
881 "is set to = 0x%x\n",
882 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
883
884 /* step 5: delay 10 usec */
885 udelay(10);
886 /* step 5-b: set GPIO-0 output control to tristate anyway */
887 if (-1 == bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
888 PM8001_INIT_DBG(pm8001_ha,
889 pm8001_printk("Shift Bar4 to 0x%x failed\n",
890 GPIO_ADDR_BASE));
891 return -1;
892 }
893 regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
894 PM8001_INIT_DBG(pm8001_ha,
895 pm8001_printk("GPIO Output Control Register:"
896 " = 0x%x\n", regVal));
897 /* set GPIO-0 output control to tri-state */
898 regVal &= 0xFFFFFFFC;
899 pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
900
901 /* Step 6: Reset the IOP and AAP1 */
902 /* map 0x00000 to BAR4(0x20), BAR2(win) */
903 if (-1 == bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
904 PM8001_FAIL_DBG(pm8001_ha,
905 pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
906 SPC_TOP_LEVEL_ADDR_BASE));
907 return -1;
908 }
909 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
910 PM8001_INIT_DBG(pm8001_ha,
911 pm8001_printk("Top Register before resetting IOP/AAP1"
912 ":= 0x%x\n", regVal));
913 regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
914 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
915
916 /* step 7: Reset the BDMA/OSSP */
917 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
918 PM8001_INIT_DBG(pm8001_ha,
919 pm8001_printk("Top Register before resetting BDMA/OSSP"
920 ": = 0x%x\n", regVal));
921 regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
922 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
923
924 /* step 8: delay 10 usec */
925 udelay(10);
926
927 /* step 9: bring the BDMA and OSSP out of reset */
928 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
929 PM8001_INIT_DBG(pm8001_ha,
930 pm8001_printk("Top Register before bringing up BDMA/OSSP"
931 ":= 0x%x\n", regVal));
932 regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
933 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
934
935 /* step 10: delay 10 usec */
936 udelay(10);
937
938 /* step 11: reads and sets the GSM Configuration and Reset Register */
939 /* map 0x0700000 to BAR4(0x20), BAR2(win) */
940 if (-1 == bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
941 PM8001_FAIL_DBG(pm8001_ha,
942 pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
943 GSM_ADDR_BASE));
944 return -1;
945 }
946 PM8001_INIT_DBG(pm8001_ha,
947 pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
948 "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
949 regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
950 /* Put those bits to high */
951 /* GSM XCBI offset = 0x70 0000
952 0x00 Bit 13 COM_SLV_SW_RSTB 1
953 0x00 Bit 12 QSSP_SW_RSTB 1
954 0x00 Bit 11 RAAE_SW_RSTB 1
955 0x00 Bit 9 RB_1_SW_RSTB 1
956 0x00 Bit 8 SM_SW_RSTB 1
957 */
958 regVal |= (GSM_CONFIG_RESET_VALUE);
959 pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
960 PM8001_INIT_DBG(pm8001_ha,
961 pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
962 " Configuration and Reset is set to = 0x%x\n",
963 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
964
965 /* step 12: Restore GSM - Read Address Parity Check */
966 regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
967 /* just for debugging */
968 PM8001_INIT_DBG(pm8001_ha,
969 pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
970 " = 0x%x\n", regVal));
971 pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
972 PM8001_INIT_DBG(pm8001_ha,
973 pm8001_printk("GSM 0x700038 - Read Address Parity"
974 " Check Enable is set to = 0x%x\n",
975 pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
976 /* Restore GSM - Write Address Parity Check */
977 regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
978 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
979 PM8001_INIT_DBG(pm8001_ha,
980 pm8001_printk("GSM 0x700040 - Write Address Parity Check"
981 " Enable is set to = 0x%x\n",
982 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
983 /* Restore GSM - Write Data Parity Check */
984 regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
985 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
986 PM8001_INIT_DBG(pm8001_ha,
987 pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
988 "is set to = 0x%x\n",
989 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
990
991 /* step 13: bring the IOP and AAP1 out of reset */
992 /* map 0x00000 to BAR4(0x20), BAR2(win) */
993 if (-1 == bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
994 PM8001_FAIL_DBG(pm8001_ha,
995 pm8001_printk("Shift Bar4 to 0x%x failed\n",
996 SPC_TOP_LEVEL_ADDR_BASE));
997 return -1;
998 }
999 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
1000 regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
1001 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
1002
1003 /* step 14: delay 10 usec - Normal Mode */
1004 udelay(10);
1005 /* check Soft Reset Normal mode or Soft Reset HDA mode */
1006 if (signature == SPC_SOFT_RESET_SIGNATURE) {
1007 /* step 15 (Normal Mode): wait until scratch pad1 register
1008 bit 2 toggled */
1009 max_wait_count = 2 * 1000 * 1000;/* 2 sec */
1010 do {
1011 udelay(1);
1012 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
1013 SCRATCH_PAD1_RST;
1014 } while ((regVal != toggleVal) && (--max_wait_count));
1015
1016 if (!max_wait_count) {
1017 regVal = pm8001_cr32(pm8001_ha, 0,
1018 MSGU_SCRATCH_PAD_1);
1019 PM8001_FAIL_DBG(pm8001_ha,
1020 pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
1021 "MSGU_SCRATCH_PAD1 = 0x%x\n",
1022 toggleVal, regVal));
1023 PM8001_FAIL_DBG(pm8001_ha,
1024 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
1025 pm8001_cr32(pm8001_ha, 0,
1026 MSGU_SCRATCH_PAD_0)));
1027 PM8001_FAIL_DBG(pm8001_ha,
1028 pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
1029 pm8001_cr32(pm8001_ha, 0,
1030 MSGU_SCRATCH_PAD_2)));
1031 PM8001_FAIL_DBG(pm8001_ha,
1032 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
1033 pm8001_cr32(pm8001_ha, 0,
1034 MSGU_SCRATCH_PAD_3)));
1035 return -1;
1036 }
1037
1038 /* step 16 (Normal) - Clear ODMR and ODCR */
1039 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1040 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1041
1042 /* step 17 (Normal Mode): wait for the FW and IOP to get
1043 ready - 1 sec timeout */
1044 /* Wait for the SPC Configuration Table to be ready */
1045 if (check_fw_ready(pm8001_ha) == -1) {
1046 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1047 /* return error if MPI Configuration Table not ready */
1048 PM8001_INIT_DBG(pm8001_ha,
1049 pm8001_printk("FW not ready SCRATCH_PAD1"
1050 " = 0x%x\n", regVal));
1051 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
1052 /* return error if MPI Configuration Table not ready */
1053 PM8001_INIT_DBG(pm8001_ha,
1054 pm8001_printk("FW not ready SCRATCH_PAD2"
1055 " = 0x%x\n", regVal));
1056 PM8001_INIT_DBG(pm8001_ha,
1057 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
1058 pm8001_cr32(pm8001_ha, 0,
1059 MSGU_SCRATCH_PAD_0)));
1060 PM8001_INIT_DBG(pm8001_ha,
1061 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
1062 pm8001_cr32(pm8001_ha, 0,
1063 MSGU_SCRATCH_PAD_3)));
1064 return -1;
1065 }
1066 }
1067
1068 PM8001_INIT_DBG(pm8001_ha,
1069 pm8001_printk("SPC soft reset Complete\n"));
1070 return 0;
1071}
1072
1073static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
1074{
1075 u32 i;
1076 u32 regVal;
1077 PM8001_INIT_DBG(pm8001_ha,
1078 pm8001_printk("chip reset start\n"));
1079
1080 /* do SPC chip reset. */
1081 regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1082 regVal &= ~(SPC_REG_RESET_DEVICE);
1083 pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1084
1085 /* delay 10 usec */
1086 udelay(10);
1087
1088 /* bring chip reset out of reset */
1089 regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1090 regVal |= SPC_REG_RESET_DEVICE;
1091 pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1092
1093 /* delay 10 usec */
1094 udelay(10);
1095
1096 /* wait for 20 msec until the firmware gets reloaded */
1097 i = 20;
1098 do {
1099 mdelay(1);
1100 } while ((--i) != 0);
1101
1102 PM8001_INIT_DBG(pm8001_ha,
1103 pm8001_printk("chip reset finished\n"));
1104}
1105
1106/**
1107 * pm8001_chip_iounmap - which maped when initilized.
1108 * @pm8001_ha: our hba card information
1109 */
1110static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
1111{
1112 s8 bar, logical = 0;
1113 for (bar = 0; bar < 6; bar++) {
1114 /*
1115 ** logical BARs for SPC:
1116 ** bar 0 and 1 - logical BAR0
1117 ** bar 2 and 3 - logical BAR1
1118 ** bar4 - logical BAR2
1119 ** bar5 - logical BAR3
1120 ** Skip the appropriate assignments:
1121 */
1122 if ((bar == 1) || (bar == 3))
1123 continue;
1124 if (pm8001_ha->io_mem[logical].memvirtaddr) {
1125 iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
1126 logical++;
1127 }
1128 }
1129}
1130
1131/**
1132 * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1133 * @pm8001_ha: our hba card information
1134 */
1135static void
1136pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1137{
1138 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1139 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1140}
1141
1142 /**
1143 * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1144 * @pm8001_ha: our hba card information
1145 */
1146static void
1147pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1148{
1149 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
1150}
1151
1152/**
1153 * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
1154 * @pm8001_ha: our hba card information
1155 */
1156static void
1157pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
1158 u32 int_vec_idx)
1159{
1160 u32 msi_index;
1161 u32 value;
1162 msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1163 msi_index += MSIX_TABLE_BASE;
1164 pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
1165 value = (1 << int_vec_idx);
1166 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
1167
1168}
1169
1170/**
1171 * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
1172 * @pm8001_ha: our hba card information
1173 */
1174static void
1175pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
1176 u32 int_vec_idx)
1177{
1178 u32 msi_index;
1179 msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1180 msi_index += MSIX_TABLE_BASE;
1181 pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
1182
1183}
1184/**
1185 * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1186 * @pm8001_ha: our hba card information
1187 */
1188static void
1189pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1190{
1191#ifdef PM8001_USE_MSIX
1192 pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
1193 return;
1194#endif
1195 pm8001_chip_intx_interrupt_enable(pm8001_ha);
1196
1197}
1198
1199/**
1200 * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1201 * @pm8001_ha: our hba card information
1202 */
1203static void
1204pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1205{
1206#ifdef PM8001_USE_MSIX
1207 pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
1208 return;
1209#endif
1210 pm8001_chip_intx_interrupt_disable(pm8001_ha);
1211
1212}
1213
1214/**
1215 * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
1216 * @circularQ: the inbound queue we want to transfer to HBA.
1217 * @messageSize: the message size of this transfer, normally it is 64 bytes
1218 * @messagePtr: the pointer to message.
1219 */
jack_wang72d0baa2009-11-05 22:33:35 +08001220static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
jack wangdbf9bfe2009-10-14 16:19:21 +08001221 u16 messageSize, void **messagePtr)
1222{
1223 u32 offset, consumer_index;
1224 struct mpi_msg_hdr *msgHeader;
1225 u8 bcCount = 1; /* only support single buffer */
1226
1227 /* Checks is the requested message size can be allocated in this queue*/
1228 if (messageSize > 64) {
1229 *messagePtr = NULL;
1230 return -1;
1231 }
1232
1233 /* Stores the new consumer index */
1234 consumer_index = pm8001_read_32(circularQ->ci_virt);
1235 circularQ->consumer_index = cpu_to_le32(consumer_index);
1236 if (((circularQ->producer_idx + bcCount) % 256) ==
1237 circularQ->consumer_index) {
1238 *messagePtr = NULL;
1239 return -1;
1240 }
1241 /* get memory IOMB buffer address */
1242 offset = circularQ->producer_idx * 64;
1243 /* increment to next bcCount element */
1244 circularQ->producer_idx = (circularQ->producer_idx + bcCount) % 256;
1245 /* Adds that distance to the base of the region virtual address plus
1246 the message header size*/
1247 msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
1248 *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
1249 return 0;
1250}
1251
1252/**
1253 * mpi_build_cmd- build the message queue for transfer, update the PI to FW
1254 * to tell the fw to get this message from IOMB.
1255 * @pm8001_ha: our hba card information
1256 * @circularQ: the inbound queue we want to transfer to HBA.
1257 * @opCode: the operation code represents commands which LLDD and fw recognized.
1258 * @payload: the command payload of each operation command.
1259 */
jack_wang72d0baa2009-11-05 22:33:35 +08001260static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
jack wangdbf9bfe2009-10-14 16:19:21 +08001261 struct inbound_queue_table *circularQ,
1262 u32 opCode, void *payload)
1263{
1264 u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
1265 u32 responseQueue = 0;
1266 void *pMessage;
1267
1268 if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
1269 PM8001_IO_DBG(pm8001_ha,
1270 pm8001_printk("No free mpi buffer \n"));
1271 return -1;
1272 }
jack_wang72d0baa2009-11-05 22:33:35 +08001273 BUG_ON(!payload);
jack wangdbf9bfe2009-10-14 16:19:21 +08001274 /*Copy to the payload*/
1275 memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
1276
1277 /*Build the header*/
1278 Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
1279 | ((responseQueue & 0x3F) << 16)
1280 | ((category & 0xF) << 12) | (opCode & 0xFFF));
1281
1282 pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
1283 /*Update the PI to the firmware*/
1284 pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
1285 circularQ->pi_offset, circularQ->producer_idx);
1286 PM8001_IO_DBG(pm8001_ha,
1287 pm8001_printk("after PI= %d CI= %d \n", circularQ->producer_idx,
1288 circularQ->consumer_index));
1289 return 0;
1290}
1291
jack_wang72d0baa2009-11-05 22:33:35 +08001292static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
jack wangdbf9bfe2009-10-14 16:19:21 +08001293 struct outbound_queue_table *circularQ, u8 bc)
1294{
1295 u32 producer_index;
jack_wang72d0baa2009-11-05 22:33:35 +08001296 struct mpi_msg_hdr *msgHeader;
1297 struct mpi_msg_hdr *pOutBoundMsgHeader;
1298
1299 msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
1300 pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
1301 circularQ->consumer_idx * 64);
1302 if (pOutBoundMsgHeader != msgHeader) {
1303 PM8001_FAIL_DBG(pm8001_ha,
1304 pm8001_printk("consumer_idx = %d msgHeader = %p\n",
1305 circularQ->consumer_idx, msgHeader));
1306
1307 /* Update the producer index from SPC */
1308 producer_index = pm8001_read_32(circularQ->pi_virt);
1309 circularQ->producer_index = cpu_to_le32(producer_index);
1310 PM8001_FAIL_DBG(pm8001_ha,
1311 pm8001_printk("consumer_idx = %d producer_index = %d"
1312 "msgHeader = %p\n", circularQ->consumer_idx,
1313 circularQ->producer_index, msgHeader));
1314 return 0;
1315 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001316 /* free the circular queue buffer elements associated with the message*/
1317 circularQ->consumer_idx = (circularQ->consumer_idx + bc) % 256;
1318 /* update the CI of outbound queue */
1319 pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
1320 circularQ->consumer_idx);
1321 /* Update the producer index from SPC*/
1322 producer_index = pm8001_read_32(circularQ->pi_virt);
1323 circularQ->producer_index = cpu_to_le32(producer_index);
1324 PM8001_IO_DBG(pm8001_ha,
1325 pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
1326 circularQ->producer_index));
1327 return 0;
1328}
1329
1330/**
1331 * mpi_msg_consume- get the MPI message from outbound queue message table.
1332 * @pm8001_ha: our hba card information
1333 * @circularQ: the outbound queue table.
1334 * @messagePtr1: the message contents of this outbound message.
1335 * @pBC: the message size.
1336 */
1337static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
1338 struct outbound_queue_table *circularQ,
1339 void **messagePtr1, u8 *pBC)
1340{
1341 struct mpi_msg_hdr *msgHeader;
1342 __le32 msgHeader_tmp;
1343 u32 header_tmp;
1344 do {
1345 /* If there are not-yet-delivered messages ... */
1346 if (circularQ->producer_index != circularQ->consumer_idx) {
jack wangdbf9bfe2009-10-14 16:19:21 +08001347 /*Get the pointer to the circular queue buffer element*/
1348 msgHeader = (struct mpi_msg_hdr *)
1349 (circularQ->base_virt +
1350 circularQ->consumer_idx * 64);
1351 /* read header */
1352 header_tmp = pm8001_read_32(msgHeader);
1353 msgHeader_tmp = cpu_to_le32(header_tmp);
1354 if (0 != (msgHeader_tmp & 0x80000000)) {
1355 if (OPC_OUB_SKIP_ENTRY !=
1356 (msgHeader_tmp & 0xfff)) {
1357 *messagePtr1 =
1358 ((u8 *)msgHeader) +
1359 sizeof(struct mpi_msg_hdr);
1360 *pBC = (u8)((msgHeader_tmp >> 24) &
1361 0x1f);
1362 PM8001_IO_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08001363 pm8001_printk(": CI=%d PI=%d "
1364 "msgHeader=%x\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08001365 circularQ->consumer_idx,
1366 circularQ->producer_index,
1367 msgHeader_tmp));
1368 return MPI_IO_STATUS_SUCCESS;
1369 } else {
jack wangdbf9bfe2009-10-14 16:19:21 +08001370 circularQ->consumer_idx =
1371 (circularQ->consumer_idx +
1372 ((msgHeader_tmp >> 24) & 0x1f))
1373 % 256;
jack_wang72d0baa2009-11-05 22:33:35 +08001374 msgHeader_tmp = 0;
1375 pm8001_write_32(msgHeader, 0, 0);
jack wangdbf9bfe2009-10-14 16:19:21 +08001376 /* update the CI of outbound queue */
1377 pm8001_cw32(pm8001_ha,
1378 circularQ->ci_pci_bar,
1379 circularQ->ci_offset,
1380 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001381 }
jack_wang72d0baa2009-11-05 22:33:35 +08001382 } else {
1383 circularQ->consumer_idx =
1384 (circularQ->consumer_idx +
1385 ((msgHeader_tmp >> 24) & 0x1f)) % 256;
1386 msgHeader_tmp = 0;
1387 pm8001_write_32(msgHeader, 0, 0);
1388 /* update the CI of outbound queue */
1389 pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
1390 circularQ->ci_offset,
1391 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001392 return MPI_IO_STATUS_FAIL;
jack_wang72d0baa2009-11-05 22:33:35 +08001393 }
1394 } else {
1395 u32 producer_index;
1396 void *pi_virt = circularQ->pi_virt;
1397 /* Update the producer index from SPC */
1398 producer_index = pm8001_read_32(pi_virt);
1399 circularQ->producer_index = cpu_to_le32(producer_index);
jack wangdbf9bfe2009-10-14 16:19:21 +08001400 }
1401 } while (circularQ->producer_index != circularQ->consumer_idx);
1402 /* while we don't have any more not-yet-delivered message */
1403 /* report empty */
1404 return MPI_IO_STATUS_BUSY;
1405}
1406
1407static void pm8001_work_queue(struct work_struct *work)
1408{
1409 struct delayed_work *dw = container_of(work, struct delayed_work, work);
1410 struct pm8001_wq *wq = container_of(dw, struct pm8001_wq, work_q);
1411 struct pm8001_device *pm8001_dev;
1412 struct domain_device *dev;
1413
1414 switch (wq->handler) {
1415 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1416 pm8001_dev = wq->data;
1417 dev = pm8001_dev->sas_device;
1418 pm8001_I_T_nexus_reset(dev);
1419 break;
1420 case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
1421 pm8001_dev = wq->data;
1422 dev = pm8001_dev->sas_device;
1423 pm8001_I_T_nexus_reset(dev);
1424 break;
1425 case IO_DS_IN_ERROR:
1426 pm8001_dev = wq->data;
1427 dev = pm8001_dev->sas_device;
1428 pm8001_I_T_nexus_reset(dev);
1429 break;
1430 case IO_DS_NON_OPERATIONAL:
1431 pm8001_dev = wq->data;
1432 dev = pm8001_dev->sas_device;
1433 pm8001_I_T_nexus_reset(dev);
1434 break;
1435 }
1436 list_del(&wq->entry);
1437 kfree(wq);
1438}
1439
1440static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
1441 int handler)
1442{
1443 struct pm8001_wq *wq;
1444 int ret = 0;
1445
1446 wq = kmalloc(sizeof(struct pm8001_wq), GFP_ATOMIC);
1447 if (wq) {
1448 wq->pm8001_ha = pm8001_ha;
1449 wq->data = data;
1450 wq->handler = handler;
1451 INIT_DELAYED_WORK(&wq->work_q, pm8001_work_queue);
1452 list_add_tail(&wq->entry, &pm8001_ha->wq_list);
1453 schedule_delayed_work(&wq->work_q, 0);
1454 } else
1455 ret = -ENOMEM;
1456
1457 return ret;
1458}
1459
1460/**
1461 * mpi_ssp_completion- process the event that FW response to the SSP request.
1462 * @pm8001_ha: our hba card information
1463 * @piomb: the message contents of this outbound message.
1464 *
1465 * When FW has completed a ssp request for example a IO request, after it has
1466 * filled the SG data with the data, it will trigger this event represent
1467 * that he has finished the job,please check the coresponding buffer.
1468 * So we will tell the caller who maybe waiting the result to tell upper layer
1469 * that the task has been finished.
1470 */
jack_wang72d0baa2009-11-05 22:33:35 +08001471static void
jack wangdbf9bfe2009-10-14 16:19:21 +08001472mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
1473{
1474 struct sas_task *t;
1475 struct pm8001_ccb_info *ccb;
1476 unsigned long flags;
1477 u32 status;
1478 u32 param;
1479 u32 tag;
1480 struct ssp_completion_resp *psspPayload;
1481 struct task_status_struct *ts;
1482 struct ssp_response_iu *iu;
1483 struct pm8001_device *pm8001_dev;
1484 psspPayload = (struct ssp_completion_resp *)(piomb + 4);
1485 status = le32_to_cpu(psspPayload->status);
1486 tag = le32_to_cpu(psspPayload->tag);
1487 ccb = &pm8001_ha->ccb_info[tag];
1488 pm8001_dev = ccb->device;
1489 param = le32_to_cpu(psspPayload->param);
1490
jack wangdbf9bfe2009-10-14 16:19:21 +08001491 t = ccb->task;
1492
jack_wang72d0baa2009-11-05 22:33:35 +08001493 if (status && status != IO_UNDERFLOW)
jack wangdbf9bfe2009-10-14 16:19:21 +08001494 PM8001_FAIL_DBG(pm8001_ha,
1495 pm8001_printk("sas IO status 0x%x\n", status));
1496 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001497 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001498 ts = &t->task_status;
1499 switch (status) {
1500 case IO_SUCCESS:
1501 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
1502 ",param = %d \n", param));
1503 if (param == 0) {
1504 ts->resp = SAS_TASK_COMPLETE;
1505 ts->stat = SAM_GOOD;
1506 } else {
1507 ts->resp = SAS_TASK_COMPLETE;
1508 ts->stat = SAS_PROTO_RESPONSE;
1509 ts->residual = param;
1510 iu = &psspPayload->ssp_resp_iu;
1511 sas_ssp_task_response(pm8001_ha->dev, t, iu);
1512 }
1513 if (pm8001_dev)
1514 pm8001_dev->running_req--;
1515 break;
1516 case IO_ABORTED:
1517 PM8001_IO_DBG(pm8001_ha,
1518 pm8001_printk("IO_ABORTED IOMB Tag \n"));
1519 ts->resp = SAS_TASK_COMPLETE;
1520 ts->stat = SAS_ABORTED_TASK;
1521 break;
1522 case IO_UNDERFLOW:
1523 /* SSP Completion with error */
1524 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
1525 ",param = %d \n", param));
1526 ts->resp = SAS_TASK_COMPLETE;
1527 ts->stat = SAS_DATA_UNDERRUN;
1528 ts->residual = param;
1529 if (pm8001_dev)
1530 pm8001_dev->running_req--;
1531 break;
1532 case IO_NO_DEVICE:
1533 PM8001_IO_DBG(pm8001_ha,
1534 pm8001_printk("IO_NO_DEVICE\n"));
1535 ts->resp = SAS_TASK_UNDELIVERED;
1536 ts->stat = SAS_PHY_DOWN;
1537 break;
1538 case IO_XFER_ERROR_BREAK:
1539 PM8001_IO_DBG(pm8001_ha,
1540 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
1541 ts->resp = SAS_TASK_COMPLETE;
1542 ts->stat = SAS_OPEN_REJECT;
1543 break;
1544 case IO_XFER_ERROR_PHY_NOT_READY:
1545 PM8001_IO_DBG(pm8001_ha,
1546 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
1547 ts->resp = SAS_TASK_COMPLETE;
1548 ts->stat = SAS_OPEN_REJECT;
1549 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1550 break;
1551 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1552 PM8001_IO_DBG(pm8001_ha,
1553 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
1554 ts->resp = SAS_TASK_COMPLETE;
1555 ts->stat = SAS_OPEN_REJECT;
1556 ts->open_rej_reason = SAS_OREJ_EPROTO;
1557 break;
1558 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1559 PM8001_IO_DBG(pm8001_ha,
1560 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
1561 ts->resp = SAS_TASK_COMPLETE;
1562 ts->stat = SAS_OPEN_REJECT;
1563 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1564 break;
1565 case IO_OPEN_CNX_ERROR_BREAK:
1566 PM8001_IO_DBG(pm8001_ha,
1567 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
1568 ts->resp = SAS_TASK_COMPLETE;
1569 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001570 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001571 break;
1572 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1573 PM8001_IO_DBG(pm8001_ha,
1574 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
1575 ts->resp = SAS_TASK_COMPLETE;
1576 ts->stat = SAS_OPEN_REJECT;
1577 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1578 if (!t->uldd_task)
1579 pm8001_handle_event(pm8001_ha,
1580 pm8001_dev,
1581 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1582 break;
1583 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
1584 PM8001_IO_DBG(pm8001_ha,
1585 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
1586 ts->resp = SAS_TASK_COMPLETE;
1587 ts->stat = SAS_OPEN_REJECT;
1588 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1589 break;
1590 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
1591 PM8001_IO_DBG(pm8001_ha,
1592 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
1593 "NOT_SUPPORTED\n"));
1594 ts->resp = SAS_TASK_COMPLETE;
1595 ts->stat = SAS_OPEN_REJECT;
1596 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1597 break;
1598 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
1599 PM8001_IO_DBG(pm8001_ha,
1600 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
1601 ts->resp = SAS_TASK_UNDELIVERED;
1602 ts->stat = SAS_OPEN_REJECT;
1603 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1604 break;
1605 case IO_XFER_ERROR_NAK_RECEIVED:
1606 PM8001_IO_DBG(pm8001_ha,
1607 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
1608 ts->resp = SAS_TASK_COMPLETE;
1609 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001610 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001611 break;
1612 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
1613 PM8001_IO_DBG(pm8001_ha,
1614 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
1615 ts->resp = SAS_TASK_COMPLETE;
1616 ts->stat = SAS_NAK_R_ERR;
1617 break;
1618 case IO_XFER_ERROR_DMA:
1619 PM8001_IO_DBG(pm8001_ha,
1620 pm8001_printk("IO_XFER_ERROR_DMA\n"));
1621 ts->resp = SAS_TASK_COMPLETE;
1622 ts->stat = SAS_OPEN_REJECT;
1623 break;
1624 case IO_XFER_OPEN_RETRY_TIMEOUT:
1625 PM8001_IO_DBG(pm8001_ha,
1626 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
1627 ts->resp = SAS_TASK_COMPLETE;
1628 ts->stat = SAS_OPEN_REJECT;
1629 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1630 break;
1631 case IO_XFER_ERROR_OFFSET_MISMATCH:
1632 PM8001_IO_DBG(pm8001_ha,
1633 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
1634 ts->resp = SAS_TASK_COMPLETE;
1635 ts->stat = SAS_OPEN_REJECT;
1636 break;
1637 case IO_PORT_IN_RESET:
1638 PM8001_IO_DBG(pm8001_ha,
1639 pm8001_printk("IO_PORT_IN_RESET\n"));
1640 ts->resp = SAS_TASK_COMPLETE;
1641 ts->stat = SAS_OPEN_REJECT;
1642 break;
1643 case IO_DS_NON_OPERATIONAL:
1644 PM8001_IO_DBG(pm8001_ha,
1645 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
1646 ts->resp = SAS_TASK_COMPLETE;
1647 ts->stat = SAS_OPEN_REJECT;
1648 if (!t->uldd_task)
1649 pm8001_handle_event(pm8001_ha,
1650 pm8001_dev,
1651 IO_DS_NON_OPERATIONAL);
1652 break;
1653 case IO_DS_IN_RECOVERY:
1654 PM8001_IO_DBG(pm8001_ha,
1655 pm8001_printk("IO_DS_IN_RECOVERY\n"));
1656 ts->resp = SAS_TASK_COMPLETE;
1657 ts->stat = SAS_OPEN_REJECT;
1658 break;
1659 case IO_TM_TAG_NOT_FOUND:
1660 PM8001_IO_DBG(pm8001_ha,
1661 pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
1662 ts->resp = SAS_TASK_COMPLETE;
1663 ts->stat = SAS_OPEN_REJECT;
1664 break;
1665 case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
1666 PM8001_IO_DBG(pm8001_ha,
1667 pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
1668 ts->resp = SAS_TASK_COMPLETE;
1669 ts->stat = SAS_OPEN_REJECT;
1670 break;
1671 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
1672 PM8001_IO_DBG(pm8001_ha,
1673 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
1674 ts->resp = SAS_TASK_COMPLETE;
1675 ts->stat = SAS_OPEN_REJECT;
1676 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1677 default:
1678 PM8001_IO_DBG(pm8001_ha,
1679 pm8001_printk("Unknown status 0x%x\n", status));
1680 /* not allowed case. Therefore, return failed status */
1681 ts->resp = SAS_TASK_COMPLETE;
1682 ts->stat = SAS_OPEN_REJECT;
1683 break;
1684 }
1685 PM8001_IO_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08001686 pm8001_printk("scsi_status = %x \n ",
jack wangdbf9bfe2009-10-14 16:19:21 +08001687 psspPayload->ssp_resp_iu.status));
1688 spin_lock_irqsave(&t->task_state_lock, flags);
1689 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1690 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1691 t->task_state_flags |= SAS_TASK_STATE_DONE;
1692 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1693 spin_unlock_irqrestore(&t->task_state_lock, flags);
1694 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
1695 " io_status 0x%x resp 0x%x "
1696 "stat 0x%x but aborted by upper layer!\n",
1697 t, status, ts->resp, ts->stat));
1698 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1699 } else {
1700 spin_unlock_irqrestore(&t->task_state_lock, flags);
1701 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1702 mb();/* in order to force CPU ordering */
1703 t->task_done(t);
1704 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001705}
1706
1707/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08001708static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
jack wangdbf9bfe2009-10-14 16:19:21 +08001709{
1710 struct sas_task *t;
1711 unsigned long flags;
1712 struct task_status_struct *ts;
1713 struct pm8001_ccb_info *ccb;
1714 struct pm8001_device *pm8001_dev;
1715 struct ssp_event_resp *psspPayload =
1716 (struct ssp_event_resp *)(piomb + 4);
1717 u32 event = le32_to_cpu(psspPayload->event);
1718 u32 tag = le32_to_cpu(psspPayload->tag);
1719 u32 port_id = le32_to_cpu(psspPayload->port_id);
1720 u32 dev_id = le32_to_cpu(psspPayload->device_id);
1721
1722 ccb = &pm8001_ha->ccb_info[tag];
1723 t = ccb->task;
1724 pm8001_dev = ccb->device;
1725 if (event)
1726 PM8001_FAIL_DBG(pm8001_ha,
1727 pm8001_printk("sas IO status 0x%x\n", event));
1728 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001729 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001730 ts = &t->task_status;
1731 PM8001_IO_DBG(pm8001_ha,
1732 pm8001_printk("port_id = %x,device_id = %x\n",
1733 port_id, dev_id));
1734 switch (event) {
1735 case IO_OVERFLOW:
1736 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
1737 ts->resp = SAS_TASK_COMPLETE;
1738 ts->stat = SAS_DATA_OVERRUN;
1739 ts->residual = 0;
1740 if (pm8001_dev)
1741 pm8001_dev->running_req--;
1742 break;
1743 case IO_XFER_ERROR_BREAK:
1744 PM8001_IO_DBG(pm8001_ha,
1745 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
1746 ts->resp = SAS_TASK_COMPLETE;
1747 ts->stat = SAS_INTERRUPTED;
1748 break;
1749 case IO_XFER_ERROR_PHY_NOT_READY:
1750 PM8001_IO_DBG(pm8001_ha,
1751 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
1752 ts->resp = SAS_TASK_COMPLETE;
1753 ts->stat = SAS_OPEN_REJECT;
1754 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1755 break;
1756 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1757 PM8001_IO_DBG(pm8001_ha,
1758 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
1759 "_SUPPORTED\n"));
1760 ts->resp = SAS_TASK_COMPLETE;
1761 ts->stat = SAS_OPEN_REJECT;
1762 ts->open_rej_reason = SAS_OREJ_EPROTO;
1763 break;
1764 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1765 PM8001_IO_DBG(pm8001_ha,
1766 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
1767 ts->resp = SAS_TASK_COMPLETE;
1768 ts->stat = SAS_OPEN_REJECT;
1769 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1770 break;
1771 case IO_OPEN_CNX_ERROR_BREAK:
1772 PM8001_IO_DBG(pm8001_ha,
1773 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
1774 ts->resp = SAS_TASK_COMPLETE;
1775 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001776 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001777 break;
1778 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1779 PM8001_IO_DBG(pm8001_ha,
1780 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
1781 ts->resp = SAS_TASK_COMPLETE;
1782 ts->stat = SAS_OPEN_REJECT;
1783 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1784 if (!t->uldd_task)
1785 pm8001_handle_event(pm8001_ha,
1786 pm8001_dev,
1787 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1788 break;
1789 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
1790 PM8001_IO_DBG(pm8001_ha,
1791 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
1792 ts->resp = SAS_TASK_COMPLETE;
1793 ts->stat = SAS_OPEN_REJECT;
1794 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1795 break;
1796 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
1797 PM8001_IO_DBG(pm8001_ha,
1798 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
1799 "NOT_SUPPORTED\n"));
1800 ts->resp = SAS_TASK_COMPLETE;
1801 ts->stat = SAS_OPEN_REJECT;
1802 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1803 break;
1804 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
1805 PM8001_IO_DBG(pm8001_ha,
1806 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
1807 ts->resp = SAS_TASK_COMPLETE;
1808 ts->stat = SAS_OPEN_REJECT;
1809 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1810 break;
1811 case IO_XFER_ERROR_NAK_RECEIVED:
1812 PM8001_IO_DBG(pm8001_ha,
1813 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
1814 ts->resp = SAS_TASK_COMPLETE;
1815 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001816 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001817 break;
1818 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
1819 PM8001_IO_DBG(pm8001_ha,
1820 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
1821 ts->resp = SAS_TASK_COMPLETE;
1822 ts->stat = SAS_NAK_R_ERR;
1823 break;
1824 case IO_XFER_OPEN_RETRY_TIMEOUT:
1825 PM8001_IO_DBG(pm8001_ha,
1826 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
1827 ts->resp = SAS_TASK_COMPLETE;
1828 ts->stat = SAS_OPEN_REJECT;
1829 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1830 break;
1831 case IO_XFER_ERROR_UNEXPECTED_PHASE:
1832 PM8001_IO_DBG(pm8001_ha,
1833 pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
1834 ts->resp = SAS_TASK_COMPLETE;
1835 ts->stat = SAS_DATA_OVERRUN;
1836 break;
1837 case IO_XFER_ERROR_XFER_RDY_OVERRUN:
1838 PM8001_IO_DBG(pm8001_ha,
1839 pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
1840 ts->resp = SAS_TASK_COMPLETE;
1841 ts->stat = SAS_DATA_OVERRUN;
1842 break;
1843 case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
1844 PM8001_IO_DBG(pm8001_ha,
1845 pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
1846 ts->resp = SAS_TASK_COMPLETE;
1847 ts->stat = SAS_DATA_OVERRUN;
1848 break;
1849 case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
1850 PM8001_IO_DBG(pm8001_ha,
1851 pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
1852 ts->resp = SAS_TASK_COMPLETE;
1853 ts->stat = SAS_DATA_OVERRUN;
1854 break;
1855 case IO_XFER_ERROR_OFFSET_MISMATCH:
1856 PM8001_IO_DBG(pm8001_ha,
1857 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
1858 ts->resp = SAS_TASK_COMPLETE;
1859 ts->stat = SAS_DATA_OVERRUN;
1860 break;
1861 case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
1862 PM8001_IO_DBG(pm8001_ha,
1863 pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
1864 ts->resp = SAS_TASK_COMPLETE;
1865 ts->stat = SAS_DATA_OVERRUN;
1866 break;
1867 case IO_XFER_CMD_FRAME_ISSUED:
1868 PM8001_IO_DBG(pm8001_ha,
1869 pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
jack_wang72d0baa2009-11-05 22:33:35 +08001870 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001871 default:
1872 PM8001_IO_DBG(pm8001_ha,
1873 pm8001_printk("Unknown status 0x%x\n", event));
1874 /* not allowed case. Therefore, return failed status */
1875 ts->resp = SAS_TASK_COMPLETE;
1876 ts->stat = SAS_DATA_OVERRUN;
1877 break;
1878 }
1879 spin_lock_irqsave(&t->task_state_lock, flags);
1880 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1881 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1882 t->task_state_flags |= SAS_TASK_STATE_DONE;
1883 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1884 spin_unlock_irqrestore(&t->task_state_lock, flags);
1885 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
1886 " event 0x%x resp 0x%x "
1887 "stat 0x%x but aborted by upper layer!\n",
1888 t, event, ts->resp, ts->stat));
1889 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1890 } else {
1891 spin_unlock_irqrestore(&t->task_state_lock, flags);
1892 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1893 mb();/* in order to force CPU ordering */
1894 t->task_done(t);
1895 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001896}
1897
1898/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08001899static void
jack wangdbf9bfe2009-10-14 16:19:21 +08001900mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
1901{
1902 struct sas_task *t;
1903 struct pm8001_ccb_info *ccb;
jack wang9e79e122009-12-07 17:22:36 +08001904 unsigned long flags = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08001905 u32 param;
1906 u32 status;
1907 u32 tag;
1908 struct sata_completion_resp *psataPayload;
1909 struct task_status_struct *ts;
1910 struct ata_task_resp *resp ;
1911 u32 *sata_resp;
1912 struct pm8001_device *pm8001_dev;
1913
1914 psataPayload = (struct sata_completion_resp *)(piomb + 4);
1915 status = le32_to_cpu(psataPayload->status);
1916 tag = le32_to_cpu(psataPayload->tag);
1917
1918 ccb = &pm8001_ha->ccb_info[tag];
1919 param = le32_to_cpu(psataPayload->param);
1920 t = ccb->task;
1921 ts = &t->task_status;
1922 pm8001_dev = ccb->device;
1923 if (status)
1924 PM8001_FAIL_DBG(pm8001_ha,
1925 pm8001_printk("sata IO status 0x%x\n", status));
1926 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001927 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001928
1929 switch (status) {
1930 case IO_SUCCESS:
1931 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
1932 if (param == 0) {
1933 ts->resp = SAS_TASK_COMPLETE;
1934 ts->stat = SAM_GOOD;
1935 } else {
1936 u8 len;
1937 ts->resp = SAS_TASK_COMPLETE;
1938 ts->stat = SAS_PROTO_RESPONSE;
1939 ts->residual = param;
1940 PM8001_IO_DBG(pm8001_ha,
1941 pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
1942 param));
1943 sata_resp = &psataPayload->sata_resp[0];
1944 resp = (struct ata_task_resp *)ts->buf;
1945 if (t->ata_task.dma_xfer == 0 &&
1946 t->data_dir == PCI_DMA_FROMDEVICE) {
1947 len = sizeof(struct pio_setup_fis);
1948 PM8001_IO_DBG(pm8001_ha,
1949 pm8001_printk("PIO read len = %d\n", len));
1950 } else if (t->ata_task.use_ncq) {
1951 len = sizeof(struct set_dev_bits_fis);
1952 PM8001_IO_DBG(pm8001_ha,
1953 pm8001_printk("FPDMA len = %d\n", len));
1954 } else {
1955 len = sizeof(struct dev_to_host_fis);
1956 PM8001_IO_DBG(pm8001_ha,
1957 pm8001_printk("other len = %d\n", len));
1958 }
1959 if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
1960 resp->frame_len = len;
1961 memcpy(&resp->ending_fis[0], sata_resp, len);
1962 ts->buf_valid_size = sizeof(*resp);
1963 } else
1964 PM8001_IO_DBG(pm8001_ha,
1965 pm8001_printk("response to large \n"));
1966 }
1967 if (pm8001_dev)
1968 pm8001_dev->running_req--;
1969 break;
1970 case IO_ABORTED:
1971 PM8001_IO_DBG(pm8001_ha,
1972 pm8001_printk("IO_ABORTED IOMB Tag \n"));
1973 ts->resp = SAS_TASK_COMPLETE;
1974 ts->stat = SAS_ABORTED_TASK;
1975 if (pm8001_dev)
1976 pm8001_dev->running_req--;
1977 break;
1978 /* following cases are to do cases */
1979 case IO_UNDERFLOW:
1980 /* SATA Completion with error */
1981 PM8001_IO_DBG(pm8001_ha,
1982 pm8001_printk("IO_UNDERFLOW param = %d\n", param));
1983 ts->resp = SAS_TASK_COMPLETE;
1984 ts->stat = SAS_DATA_UNDERRUN;
1985 ts->residual = param;
1986 if (pm8001_dev)
1987 pm8001_dev->running_req--;
1988 break;
1989 case IO_NO_DEVICE:
1990 PM8001_IO_DBG(pm8001_ha,
1991 pm8001_printk("IO_NO_DEVICE\n"));
1992 ts->resp = SAS_TASK_UNDELIVERED;
1993 ts->stat = SAS_PHY_DOWN;
1994 break;
1995 case IO_XFER_ERROR_BREAK:
1996 PM8001_IO_DBG(pm8001_ha,
1997 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
1998 ts->resp = SAS_TASK_COMPLETE;
1999 ts->stat = SAS_INTERRUPTED;
2000 break;
2001 case IO_XFER_ERROR_PHY_NOT_READY:
2002 PM8001_IO_DBG(pm8001_ha,
2003 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2004 ts->resp = SAS_TASK_COMPLETE;
2005 ts->stat = SAS_OPEN_REJECT;
2006 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2007 break;
2008 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2009 PM8001_IO_DBG(pm8001_ha,
2010 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
2011 "_SUPPORTED\n"));
2012 ts->resp = SAS_TASK_COMPLETE;
2013 ts->stat = SAS_OPEN_REJECT;
2014 ts->open_rej_reason = SAS_OREJ_EPROTO;
2015 break;
2016 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2017 PM8001_IO_DBG(pm8001_ha,
2018 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2019 ts->resp = SAS_TASK_COMPLETE;
2020 ts->stat = SAS_OPEN_REJECT;
2021 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2022 break;
2023 case IO_OPEN_CNX_ERROR_BREAK:
2024 PM8001_IO_DBG(pm8001_ha,
2025 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2026 ts->resp = SAS_TASK_COMPLETE;
2027 ts->stat = SAS_OPEN_REJECT;
2028 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2029 break;
2030 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2031 PM8001_IO_DBG(pm8001_ha,
2032 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2033 ts->resp = SAS_TASK_COMPLETE;
2034 ts->stat = SAS_DEV_NO_RESPONSE;
2035 if (!t->uldd_task) {
2036 pm8001_handle_event(pm8001_ha,
2037 pm8001_dev,
2038 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2039 ts->resp = SAS_TASK_UNDELIVERED;
2040 ts->stat = SAS_QUEUE_FULL;
2041 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2042 mb();/*in order to force CPU ordering*/
jack wang9e79e122009-12-07 17:22:36 +08002043 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002044 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002045 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002046 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002047 }
2048 break;
2049 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2050 PM8001_IO_DBG(pm8001_ha,
2051 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2052 ts->resp = SAS_TASK_UNDELIVERED;
2053 ts->stat = SAS_OPEN_REJECT;
2054 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2055 if (!t->uldd_task) {
2056 pm8001_handle_event(pm8001_ha,
2057 pm8001_dev,
2058 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2059 ts->resp = SAS_TASK_UNDELIVERED;
2060 ts->stat = SAS_QUEUE_FULL;
2061 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2062 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002063 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002064 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002065 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002066 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002067 }
2068 break;
2069 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2070 PM8001_IO_DBG(pm8001_ha,
2071 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2072 "NOT_SUPPORTED\n"));
2073 ts->resp = SAS_TASK_COMPLETE;
2074 ts->stat = SAS_OPEN_REJECT;
2075 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2076 break;
2077 case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
2078 PM8001_IO_DBG(pm8001_ha,
2079 pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
2080 "_BUSY\n"));
2081 ts->resp = SAS_TASK_COMPLETE;
2082 ts->stat = SAS_DEV_NO_RESPONSE;
2083 if (!t->uldd_task) {
2084 pm8001_handle_event(pm8001_ha,
2085 pm8001_dev,
2086 IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
2087 ts->resp = SAS_TASK_UNDELIVERED;
2088 ts->stat = SAS_QUEUE_FULL;
2089 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2090 mb();/* ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002091 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002092 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002093 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002094 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002095 }
2096 break;
2097 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2098 PM8001_IO_DBG(pm8001_ha,
2099 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2100 ts->resp = SAS_TASK_COMPLETE;
2101 ts->stat = SAS_OPEN_REJECT;
2102 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2103 break;
2104 case IO_XFER_ERROR_NAK_RECEIVED:
2105 PM8001_IO_DBG(pm8001_ha,
2106 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2107 ts->resp = SAS_TASK_COMPLETE;
2108 ts->stat = SAS_NAK_R_ERR;
2109 break;
2110 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2111 PM8001_IO_DBG(pm8001_ha,
2112 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
2113 ts->resp = SAS_TASK_COMPLETE;
2114 ts->stat = SAS_NAK_R_ERR;
2115 break;
2116 case IO_XFER_ERROR_DMA:
2117 PM8001_IO_DBG(pm8001_ha,
2118 pm8001_printk("IO_XFER_ERROR_DMA\n"));
2119 ts->resp = SAS_TASK_COMPLETE;
2120 ts->stat = SAS_ABORTED_TASK;
2121 break;
2122 case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
2123 PM8001_IO_DBG(pm8001_ha,
2124 pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
2125 ts->resp = SAS_TASK_UNDELIVERED;
2126 ts->stat = SAS_DEV_NO_RESPONSE;
2127 break;
2128 case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2129 PM8001_IO_DBG(pm8001_ha,
2130 pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
2131 ts->resp = SAS_TASK_COMPLETE;
2132 ts->stat = SAS_DATA_UNDERRUN;
2133 break;
2134 case IO_XFER_OPEN_RETRY_TIMEOUT:
2135 PM8001_IO_DBG(pm8001_ha,
2136 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2137 ts->resp = SAS_TASK_COMPLETE;
2138 ts->stat = SAS_OPEN_TO;
2139 break;
2140 case IO_PORT_IN_RESET:
2141 PM8001_IO_DBG(pm8001_ha,
2142 pm8001_printk("IO_PORT_IN_RESET\n"));
2143 ts->resp = SAS_TASK_COMPLETE;
2144 ts->stat = SAS_DEV_NO_RESPONSE;
2145 break;
2146 case IO_DS_NON_OPERATIONAL:
2147 PM8001_IO_DBG(pm8001_ha,
2148 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
2149 ts->resp = SAS_TASK_COMPLETE;
2150 ts->stat = SAS_DEV_NO_RESPONSE;
2151 if (!t->uldd_task) {
2152 pm8001_handle_event(pm8001_ha, pm8001_dev,
2153 IO_DS_NON_OPERATIONAL);
2154 ts->resp = SAS_TASK_UNDELIVERED;
2155 ts->stat = SAS_QUEUE_FULL;
2156 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2157 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002158 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002159 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002160 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002161 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002162 }
2163 break;
2164 case IO_DS_IN_RECOVERY:
2165 PM8001_IO_DBG(pm8001_ha,
2166 pm8001_printk(" IO_DS_IN_RECOVERY\n"));
2167 ts->resp = SAS_TASK_COMPLETE;
2168 ts->stat = SAS_DEV_NO_RESPONSE;
2169 break;
2170 case IO_DS_IN_ERROR:
2171 PM8001_IO_DBG(pm8001_ha,
2172 pm8001_printk("IO_DS_IN_ERROR\n"));
2173 ts->resp = SAS_TASK_COMPLETE;
2174 ts->stat = SAS_DEV_NO_RESPONSE;
2175 if (!t->uldd_task) {
2176 pm8001_handle_event(pm8001_ha, pm8001_dev,
2177 IO_DS_IN_ERROR);
2178 ts->resp = SAS_TASK_UNDELIVERED;
2179 ts->stat = SAS_QUEUE_FULL;
2180 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2181 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002182 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002183 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002184 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002185 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002186 }
2187 break;
2188 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2189 PM8001_IO_DBG(pm8001_ha,
2190 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
2191 ts->resp = SAS_TASK_COMPLETE;
2192 ts->stat = SAS_OPEN_REJECT;
2193 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2194 default:
2195 PM8001_IO_DBG(pm8001_ha,
2196 pm8001_printk("Unknown status 0x%x\n", status));
2197 /* not allowed case. Therefore, return failed status */
2198 ts->resp = SAS_TASK_COMPLETE;
2199 ts->stat = SAS_DEV_NO_RESPONSE;
2200 break;
2201 }
2202 spin_lock_irqsave(&t->task_state_lock, flags);
2203 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2204 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2205 t->task_state_flags |= SAS_TASK_STATE_DONE;
2206 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2207 spin_unlock_irqrestore(&t->task_state_lock, flags);
2208 PM8001_FAIL_DBG(pm8001_ha,
2209 pm8001_printk("task 0x%p done with io_status 0x%x"
2210 " resp 0x%x stat 0x%x but aborted by upper layer!\n",
2211 t, status, ts->resp, ts->stat));
2212 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002213 } else if (t->uldd_task) {
jack wangdbf9bfe2009-10-14 16:19:21 +08002214 spin_unlock_irqrestore(&t->task_state_lock, flags);
2215 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2216 mb();/* ditto */
jack wang9e79e122009-12-07 17:22:36 +08002217 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002218 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002219 spin_lock_irqsave(&pm8001_ha->lock, flags);
2220 } else if (!t->uldd_task) {
2221 spin_unlock_irqrestore(&t->task_state_lock, flags);
2222 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2223 mb();/*ditto*/
2224 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
2225 t->task_done(t);
2226 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002227 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002228}
2229
2230/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002231static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
jack wangdbf9bfe2009-10-14 16:19:21 +08002232{
2233 struct sas_task *t;
jack wang9e79e122009-12-07 17:22:36 +08002234 unsigned long flags = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08002235 struct task_status_struct *ts;
2236 struct pm8001_ccb_info *ccb;
2237 struct pm8001_device *pm8001_dev;
2238 struct sata_event_resp *psataPayload =
2239 (struct sata_event_resp *)(piomb + 4);
2240 u32 event = le32_to_cpu(psataPayload->event);
2241 u32 tag = le32_to_cpu(psataPayload->tag);
2242 u32 port_id = le32_to_cpu(psataPayload->port_id);
2243 u32 dev_id = le32_to_cpu(psataPayload->device_id);
2244
2245 ccb = &pm8001_ha->ccb_info[tag];
2246 t = ccb->task;
2247 pm8001_dev = ccb->device;
2248 if (event)
2249 PM8001_FAIL_DBG(pm8001_ha,
2250 pm8001_printk("sata IO status 0x%x\n", event));
2251 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002252 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002253 ts = &t->task_status;
2254 PM8001_IO_DBG(pm8001_ha,
2255 pm8001_printk("port_id = %x,device_id = %x\n",
2256 port_id, dev_id));
2257 switch (event) {
2258 case IO_OVERFLOW:
2259 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
2260 ts->resp = SAS_TASK_COMPLETE;
2261 ts->stat = SAS_DATA_OVERRUN;
2262 ts->residual = 0;
2263 if (pm8001_dev)
2264 pm8001_dev->running_req--;
2265 break;
2266 case IO_XFER_ERROR_BREAK:
2267 PM8001_IO_DBG(pm8001_ha,
2268 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2269 ts->resp = SAS_TASK_COMPLETE;
2270 ts->stat = SAS_INTERRUPTED;
2271 break;
2272 case IO_XFER_ERROR_PHY_NOT_READY:
2273 PM8001_IO_DBG(pm8001_ha,
2274 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2275 ts->resp = SAS_TASK_COMPLETE;
2276 ts->stat = SAS_OPEN_REJECT;
2277 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2278 break;
2279 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2280 PM8001_IO_DBG(pm8001_ha,
2281 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
2282 "_SUPPORTED\n"));
2283 ts->resp = SAS_TASK_COMPLETE;
2284 ts->stat = SAS_OPEN_REJECT;
2285 ts->open_rej_reason = SAS_OREJ_EPROTO;
2286 break;
2287 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2288 PM8001_IO_DBG(pm8001_ha,
2289 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2290 ts->resp = SAS_TASK_COMPLETE;
2291 ts->stat = SAS_OPEN_REJECT;
2292 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2293 break;
2294 case IO_OPEN_CNX_ERROR_BREAK:
2295 PM8001_IO_DBG(pm8001_ha,
2296 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2297 ts->resp = SAS_TASK_COMPLETE;
2298 ts->stat = SAS_OPEN_REJECT;
2299 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2300 break;
2301 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2302 PM8001_IO_DBG(pm8001_ha,
2303 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2304 ts->resp = SAS_TASK_UNDELIVERED;
2305 ts->stat = SAS_DEV_NO_RESPONSE;
2306 if (!t->uldd_task) {
2307 pm8001_handle_event(pm8001_ha,
2308 pm8001_dev,
2309 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2310 ts->resp = SAS_TASK_COMPLETE;
2311 ts->stat = SAS_QUEUE_FULL;
2312 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2313 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002314 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002315 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002316 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002317 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002318 }
2319 break;
2320 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2321 PM8001_IO_DBG(pm8001_ha,
2322 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2323 ts->resp = SAS_TASK_UNDELIVERED;
2324 ts->stat = SAS_OPEN_REJECT;
2325 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2326 break;
2327 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2328 PM8001_IO_DBG(pm8001_ha,
2329 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2330 "NOT_SUPPORTED\n"));
2331 ts->resp = SAS_TASK_COMPLETE;
2332 ts->stat = SAS_OPEN_REJECT;
2333 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2334 break;
2335 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2336 PM8001_IO_DBG(pm8001_ha,
2337 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2338 ts->resp = SAS_TASK_COMPLETE;
2339 ts->stat = SAS_OPEN_REJECT;
2340 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2341 break;
2342 case IO_XFER_ERROR_NAK_RECEIVED:
2343 PM8001_IO_DBG(pm8001_ha,
2344 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2345 ts->resp = SAS_TASK_COMPLETE;
2346 ts->stat = SAS_NAK_R_ERR;
2347 break;
2348 case IO_XFER_ERROR_PEER_ABORTED:
2349 PM8001_IO_DBG(pm8001_ha,
2350 pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
2351 ts->resp = SAS_TASK_COMPLETE;
2352 ts->stat = SAS_NAK_R_ERR;
2353 break;
2354 case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2355 PM8001_IO_DBG(pm8001_ha,
2356 pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
2357 ts->resp = SAS_TASK_COMPLETE;
2358 ts->stat = SAS_DATA_UNDERRUN;
2359 break;
2360 case IO_XFER_OPEN_RETRY_TIMEOUT:
2361 PM8001_IO_DBG(pm8001_ha,
2362 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2363 ts->resp = SAS_TASK_COMPLETE;
2364 ts->stat = SAS_OPEN_TO;
2365 break;
2366 case IO_XFER_ERROR_UNEXPECTED_PHASE:
2367 PM8001_IO_DBG(pm8001_ha,
2368 pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
2369 ts->resp = SAS_TASK_COMPLETE;
2370 ts->stat = SAS_OPEN_TO;
2371 break;
2372 case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2373 PM8001_IO_DBG(pm8001_ha,
2374 pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
2375 ts->resp = SAS_TASK_COMPLETE;
2376 ts->stat = SAS_OPEN_TO;
2377 break;
2378 case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2379 PM8001_IO_DBG(pm8001_ha,
2380 pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
2381 ts->resp = SAS_TASK_COMPLETE;
2382 ts->stat = SAS_OPEN_TO;
2383 break;
2384 case IO_XFER_ERROR_OFFSET_MISMATCH:
2385 PM8001_IO_DBG(pm8001_ha,
2386 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
2387 ts->resp = SAS_TASK_COMPLETE;
2388 ts->stat = SAS_OPEN_TO;
2389 break;
2390 case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2391 PM8001_IO_DBG(pm8001_ha,
2392 pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
2393 ts->resp = SAS_TASK_COMPLETE;
2394 ts->stat = SAS_OPEN_TO;
2395 break;
2396 case IO_XFER_CMD_FRAME_ISSUED:
2397 PM8001_IO_DBG(pm8001_ha,
2398 pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
2399 break;
2400 case IO_XFER_PIO_SETUP_ERROR:
2401 PM8001_IO_DBG(pm8001_ha,
2402 pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
2403 ts->resp = SAS_TASK_COMPLETE;
2404 ts->stat = SAS_OPEN_TO;
2405 break;
2406 default:
2407 PM8001_IO_DBG(pm8001_ha,
2408 pm8001_printk("Unknown status 0x%x\n", event));
2409 /* not allowed case. Therefore, return failed status */
2410 ts->resp = SAS_TASK_COMPLETE;
2411 ts->stat = SAS_OPEN_TO;
2412 break;
2413 }
2414 spin_lock_irqsave(&t->task_state_lock, flags);
2415 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2416 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2417 t->task_state_flags |= SAS_TASK_STATE_DONE;
2418 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2419 spin_unlock_irqrestore(&t->task_state_lock, flags);
2420 PM8001_FAIL_DBG(pm8001_ha,
2421 pm8001_printk("task 0x%p done with io_status 0x%x"
2422 " resp 0x%x stat 0x%x but aborted by upper layer!\n",
2423 t, event, ts->resp, ts->stat));
2424 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002425 } else if (t->uldd_task) {
jack wangdbf9bfe2009-10-14 16:19:21 +08002426 spin_unlock_irqrestore(&t->task_state_lock, flags);
2427 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002428 mb();/* ditto */
2429 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002430 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002431 spin_lock_irqsave(&pm8001_ha->lock, flags);
2432 } else if (!t->uldd_task) {
2433 spin_unlock_irqrestore(&t->task_state_lock, flags);
2434 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2435 mb();/*ditto*/
2436 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
2437 t->task_done(t);
2438 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002439 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002440}
2441
2442/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002443static void
jack wangdbf9bfe2009-10-14 16:19:21 +08002444mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2445{
2446 u32 param;
2447 struct sas_task *t;
2448 struct pm8001_ccb_info *ccb;
2449 unsigned long flags;
2450 u32 status;
2451 u32 tag;
2452 struct smp_completion_resp *psmpPayload;
2453 struct task_status_struct *ts;
2454 struct pm8001_device *pm8001_dev;
2455
2456 psmpPayload = (struct smp_completion_resp *)(piomb + 4);
2457 status = le32_to_cpu(psmpPayload->status);
2458 tag = le32_to_cpu(psmpPayload->tag);
2459
2460 ccb = &pm8001_ha->ccb_info[tag];
2461 param = le32_to_cpu(psmpPayload->param);
2462 t = ccb->task;
2463 ts = &t->task_status;
2464 pm8001_dev = ccb->device;
2465 if (status)
2466 PM8001_FAIL_DBG(pm8001_ha,
2467 pm8001_printk("smp IO status 0x%x\n", status));
2468 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002469 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002470
2471 switch (status) {
2472 case IO_SUCCESS:
2473 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
2474 ts->resp = SAS_TASK_COMPLETE;
2475 ts->stat = SAM_GOOD;
2476 if (pm8001_dev)
2477 pm8001_dev->running_req--;
2478 break;
2479 case IO_ABORTED:
2480 PM8001_IO_DBG(pm8001_ha,
2481 pm8001_printk("IO_ABORTED IOMB\n"));
2482 ts->resp = SAS_TASK_COMPLETE;
2483 ts->stat = SAS_ABORTED_TASK;
2484 if (pm8001_dev)
2485 pm8001_dev->running_req--;
2486 break;
2487 case IO_OVERFLOW:
2488 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
2489 ts->resp = SAS_TASK_COMPLETE;
2490 ts->stat = SAS_DATA_OVERRUN;
2491 ts->residual = 0;
2492 if (pm8001_dev)
2493 pm8001_dev->running_req--;
2494 break;
2495 case IO_NO_DEVICE:
2496 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
2497 ts->resp = SAS_TASK_COMPLETE;
2498 ts->stat = SAS_PHY_DOWN;
2499 break;
2500 case IO_ERROR_HW_TIMEOUT:
2501 PM8001_IO_DBG(pm8001_ha,
2502 pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
2503 ts->resp = SAS_TASK_COMPLETE;
2504 ts->stat = SAM_BUSY;
2505 break;
2506 case IO_XFER_ERROR_BREAK:
2507 PM8001_IO_DBG(pm8001_ha,
2508 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2509 ts->resp = SAS_TASK_COMPLETE;
2510 ts->stat = SAM_BUSY;
2511 break;
2512 case IO_XFER_ERROR_PHY_NOT_READY:
2513 PM8001_IO_DBG(pm8001_ha,
2514 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2515 ts->resp = SAS_TASK_COMPLETE;
2516 ts->stat = SAM_BUSY;
2517 break;
2518 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2519 PM8001_IO_DBG(pm8001_ha,
2520 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
2521 ts->resp = SAS_TASK_COMPLETE;
2522 ts->stat = SAS_OPEN_REJECT;
2523 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2524 break;
2525 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2526 PM8001_IO_DBG(pm8001_ha,
2527 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2528 ts->resp = SAS_TASK_COMPLETE;
2529 ts->stat = SAS_OPEN_REJECT;
2530 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2531 break;
2532 case IO_OPEN_CNX_ERROR_BREAK:
2533 PM8001_IO_DBG(pm8001_ha,
2534 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2535 ts->resp = SAS_TASK_COMPLETE;
2536 ts->stat = SAS_OPEN_REJECT;
2537 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2538 break;
2539 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2540 PM8001_IO_DBG(pm8001_ha,
2541 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2542 ts->resp = SAS_TASK_COMPLETE;
2543 ts->stat = SAS_OPEN_REJECT;
2544 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2545 pm8001_handle_event(pm8001_ha,
2546 pm8001_dev,
2547 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2548 break;
2549 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2550 PM8001_IO_DBG(pm8001_ha,
2551 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2552 ts->resp = SAS_TASK_COMPLETE;
2553 ts->stat = SAS_OPEN_REJECT;
2554 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2555 break;
2556 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2557 PM8001_IO_DBG(pm8001_ha,
2558 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2559 "NOT_SUPPORTED\n"));
2560 ts->resp = SAS_TASK_COMPLETE;
2561 ts->stat = SAS_OPEN_REJECT;
2562 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2563 break;
2564 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2565 PM8001_IO_DBG(pm8001_ha,
2566 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2567 ts->resp = SAS_TASK_COMPLETE;
2568 ts->stat = SAS_OPEN_REJECT;
2569 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2570 break;
2571 case IO_XFER_ERROR_RX_FRAME:
2572 PM8001_IO_DBG(pm8001_ha,
2573 pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
2574 ts->resp = SAS_TASK_COMPLETE;
2575 ts->stat = SAS_DEV_NO_RESPONSE;
2576 break;
2577 case IO_XFER_OPEN_RETRY_TIMEOUT:
2578 PM8001_IO_DBG(pm8001_ha,
2579 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2580 ts->resp = SAS_TASK_COMPLETE;
2581 ts->stat = SAS_OPEN_REJECT;
2582 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2583 break;
2584 case IO_ERROR_INTERNAL_SMP_RESOURCE:
2585 PM8001_IO_DBG(pm8001_ha,
2586 pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
2587 ts->resp = SAS_TASK_COMPLETE;
2588 ts->stat = SAS_QUEUE_FULL;
2589 break;
2590 case IO_PORT_IN_RESET:
2591 PM8001_IO_DBG(pm8001_ha,
2592 pm8001_printk("IO_PORT_IN_RESET\n"));
2593 ts->resp = SAS_TASK_COMPLETE;
2594 ts->stat = SAS_OPEN_REJECT;
2595 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2596 break;
2597 case IO_DS_NON_OPERATIONAL:
2598 PM8001_IO_DBG(pm8001_ha,
2599 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
2600 ts->resp = SAS_TASK_COMPLETE;
2601 ts->stat = SAS_DEV_NO_RESPONSE;
2602 break;
2603 case IO_DS_IN_RECOVERY:
2604 PM8001_IO_DBG(pm8001_ha,
2605 pm8001_printk("IO_DS_IN_RECOVERY\n"));
2606 ts->resp = SAS_TASK_COMPLETE;
2607 ts->stat = SAS_OPEN_REJECT;
2608 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2609 break;
2610 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2611 PM8001_IO_DBG(pm8001_ha,
2612 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
2613 ts->resp = SAS_TASK_COMPLETE;
2614 ts->stat = SAS_OPEN_REJECT;
2615 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2616 break;
2617 default:
2618 PM8001_IO_DBG(pm8001_ha,
2619 pm8001_printk("Unknown status 0x%x\n", status));
2620 ts->resp = SAS_TASK_COMPLETE;
2621 ts->stat = SAS_DEV_NO_RESPONSE;
2622 /* not allowed case. Therefore, return failed status */
2623 break;
2624 }
2625 spin_lock_irqsave(&t->task_state_lock, flags);
2626 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2627 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2628 t->task_state_flags |= SAS_TASK_STATE_DONE;
2629 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2630 spin_unlock_irqrestore(&t->task_state_lock, flags);
2631 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
2632 " io_status 0x%x resp 0x%x "
2633 "stat 0x%x but aborted by upper layer!\n",
2634 t, status, ts->resp, ts->stat));
2635 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2636 } else {
2637 spin_unlock_irqrestore(&t->task_state_lock, flags);
2638 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2639 mb();/* in order to force CPU ordering */
2640 t->task_done(t);
2641 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002642}
2643
2644static void
2645mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2646{
2647 struct set_dev_state_resp *pPayload =
2648 (struct set_dev_state_resp *)(piomb + 4);
2649 u32 tag = le32_to_cpu(pPayload->tag);
2650 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2651 struct pm8001_device *pm8001_dev = ccb->device;
2652 u32 status = le32_to_cpu(pPayload->status);
2653 u32 device_id = le32_to_cpu(pPayload->device_id);
2654 u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
2655 u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
2656 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
2657 "from 0x%x to 0x%x status = 0x%x!\n",
2658 device_id, pds, nds, status));
2659 complete(pm8001_dev->setds_completion);
2660 ccb->task = NULL;
2661 ccb->ccb_tag = 0xFFFFFFFF;
2662 pm8001_ccb_free(pm8001_ha, tag);
2663}
2664
2665static void
2666mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2667{
2668 struct get_nvm_data_resp *pPayload =
2669 (struct get_nvm_data_resp *)(piomb + 4);
2670 u32 tag = le32_to_cpu(pPayload->tag);
2671 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2672 u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2673 complete(pm8001_ha->nvmd_completion);
2674 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
2675 if ((dlen_status & NVMD_STAT) != 0) {
2676 PM8001_FAIL_DBG(pm8001_ha,
2677 pm8001_printk("Set nvm data error!\n"));
2678 return;
2679 }
2680 ccb->task = NULL;
2681 ccb->ccb_tag = 0xFFFFFFFF;
2682 pm8001_ccb_free(pm8001_ha, tag);
2683}
2684
2685static void
2686mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2687{
2688 struct fw_control_ex *fw_control_context;
2689 struct get_nvm_data_resp *pPayload =
2690 (struct get_nvm_data_resp *)(piomb + 4);
2691 u32 tag = le32_to_cpu(pPayload->tag);
2692 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2693 u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2694 u32 ir_tds_bn_dps_das_nvm =
2695 le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
2696 void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
2697 fw_control_context = ccb->fw_control_context;
2698
2699 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
2700 if ((dlen_status & NVMD_STAT) != 0) {
2701 PM8001_FAIL_DBG(pm8001_ha,
2702 pm8001_printk("Get nvm data error!\n"));
2703 complete(pm8001_ha->nvmd_completion);
2704 return;
2705 }
2706
2707 if (ir_tds_bn_dps_das_nvm & IPMode) {
2708 /* indirect mode - IR bit set */
2709 PM8001_MSG_DBG(pm8001_ha,
2710 pm8001_printk("Get NVMD success, IR=1\n"));
2711 if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
2712 if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
2713 memcpy(pm8001_ha->sas_addr,
2714 ((u8 *)virt_addr + 4),
2715 SAS_ADDR_SIZE);
2716 PM8001_MSG_DBG(pm8001_ha,
2717 pm8001_printk("Get SAS address"
2718 " from VPD successfully!\n"));
2719 }
2720 } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
2721 || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
2722 ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
2723 ;
2724 } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
2725 || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
2726 ;
2727 } else {
2728 /* Should not be happened*/
2729 PM8001_MSG_DBG(pm8001_ha,
2730 pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
2731 ir_tds_bn_dps_das_nvm));
2732 }
2733 } else /* direct mode */{
2734 PM8001_MSG_DBG(pm8001_ha,
2735 pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
2736 (dlen_status & NVMD_LEN) >> 24));
2737 }
jack_wang72d0baa2009-11-05 22:33:35 +08002738 memcpy(fw_control_context->usrAddr,
2739 pm8001_ha->memoryMap.region[NVMD].virt_ptr,
jack wangdbf9bfe2009-10-14 16:19:21 +08002740 fw_control_context->len);
2741 complete(pm8001_ha->nvmd_completion);
2742 ccb->task = NULL;
2743 ccb->ccb_tag = 0xFFFFFFFF;
2744 pm8001_ccb_free(pm8001_ha, tag);
2745}
2746
2747static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
2748{
2749 struct local_phy_ctl_resp *pPayload =
2750 (struct local_phy_ctl_resp *)(piomb + 4);
2751 u32 status = le32_to_cpu(pPayload->status);
2752 u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
2753 u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
2754 if (status != 0) {
2755 PM8001_MSG_DBG(pm8001_ha,
2756 pm8001_printk("%x phy execute %x phy op failed! \n",
2757 phy_id, phy_op));
2758 } else
2759 PM8001_MSG_DBG(pm8001_ha,
2760 pm8001_printk("%x phy execute %x phy op success! \n",
2761 phy_id, phy_op));
2762 return 0;
2763}
2764
2765/**
2766 * pm8001_bytes_dmaed - one of the interface function communication with libsas
2767 * @pm8001_ha: our hba card information
2768 * @i: which phy that received the event.
2769 *
2770 * when HBA driver received the identify done event or initiate FIS received
2771 * event(for SATA), it will invoke this function to notify the sas layer that
2772 * the sas toplogy has formed, please discover the the whole sas domain,
2773 * while receive a broadcast(change) primitive just tell the sas
2774 * layer to discover the changed domain rather than the whole domain.
2775 */
2776static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
2777{
2778 struct pm8001_phy *phy = &pm8001_ha->phy[i];
2779 struct asd_sas_phy *sas_phy = &phy->sas_phy;
2780 struct sas_ha_struct *sas_ha;
2781 if (!phy->phy_attached)
2782 return;
2783
2784 sas_ha = pm8001_ha->sas;
2785 if (sas_phy->phy) {
2786 struct sas_phy *sphy = sas_phy->phy;
2787 sphy->negotiated_linkrate = sas_phy->linkrate;
2788 sphy->minimum_linkrate = phy->minimum_linkrate;
2789 sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
2790 sphy->maximum_linkrate = phy->maximum_linkrate;
2791 sphy->maximum_linkrate_hw = phy->maximum_linkrate;
2792 }
2793
2794 if (phy->phy_type & PORT_TYPE_SAS) {
2795 struct sas_identify_frame *id;
2796 id = (struct sas_identify_frame *)phy->frame_rcvd;
2797 id->dev_type = phy->identify.device_type;
2798 id->initiator_bits = SAS_PROTOCOL_ALL;
2799 id->target_bits = phy->identify.target_port_protocols;
2800 } else if (phy->phy_type & PORT_TYPE_SATA) {
2801 /*Nothing*/
2802 }
2803 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
2804
2805 sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
2806 pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
2807}
2808
2809/* Get the link rate speed */
2810static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
2811{
2812 struct sas_phy *sas_phy = phy->sas_phy.phy;
2813
2814 switch (link_rate) {
2815 case PHY_SPEED_60:
2816 phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
2817 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
2818 break;
2819 case PHY_SPEED_30:
2820 phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
2821 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
2822 break;
2823 case PHY_SPEED_15:
2824 phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
2825 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
2826 break;
2827 }
2828 sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
2829 sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
2830 sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
2831 sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
2832 sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
2833}
2834
2835/**
2836 * asd_get_attached_sas_addr -- extract/generate attached SAS address
2837 * @phy: pointer to asd_phy
2838 * @sas_addr: pointer to buffer where the SAS address is to be written
2839 *
2840 * This function extracts the SAS address from an IDENTIFY frame
2841 * received. If OOB is SATA, then a SAS address is generated from the
2842 * HA tables.
2843 *
2844 * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
2845 * buffer.
2846 */
2847static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
2848 u8 *sas_addr)
2849{
2850 if (phy->sas_phy.frame_rcvd[0] == 0x34
2851 && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
2852 struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
2853 /* FIS device-to-host */
2854 u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
2855 addr += phy->sas_phy.id;
2856 *(__be64 *)sas_addr = cpu_to_be64(addr);
2857 } else {
2858 struct sas_identify_frame *idframe =
2859 (void *) phy->sas_phy.frame_rcvd;
2860 memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
2861 }
2862}
2863
2864/**
2865 * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
2866 * @pm8001_ha: our hba card information
2867 * @Qnum: the outbound queue message number.
2868 * @SEA: source of event to ack
2869 * @port_id: port id.
2870 * @phyId: phy id.
2871 * @param0: parameter 0.
2872 * @param1: parameter 1.
2873 */
2874static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
2875 u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
2876{
2877 struct hw_event_ack_req payload;
2878 u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
2879
2880 struct inbound_queue_table *circularQ;
2881
2882 memset((u8 *)&payload, 0, sizeof(payload));
2883 circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
2884 payload.tag = 1;
2885 payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
2886 ((phyId & 0x0F) << 4) | (port_id & 0x0F));
2887 payload.param0 = cpu_to_le32(param0);
2888 payload.param1 = cpu_to_le32(param1);
2889 mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
2890}
2891
2892static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
2893 u32 phyId, u32 phy_op);
2894
2895/**
2896 * hw_event_sas_phy_up -FW tells me a SAS phy up event.
2897 * @pm8001_ha: our hba card information
2898 * @piomb: IO message buffer
2899 */
2900static void
2901hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
2902{
2903 struct hw_event_resp *pPayload =
2904 (struct hw_event_resp *)(piomb + 4);
2905 u32 lr_evt_status_phyid_portid =
2906 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
2907 u8 link_rate =
2908 (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
2909 u8 phy_id =
2910 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
2911 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
2912 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
2913 unsigned long flags;
2914 u8 deviceType = pPayload->sas_identify.dev_type;
2915
2916 PM8001_MSG_DBG(pm8001_ha,
2917 pm8001_printk("HW_EVENT_SAS_PHY_UP \n"));
2918
2919 switch (deviceType) {
2920 case SAS_PHY_UNUSED:
2921 PM8001_MSG_DBG(pm8001_ha,
2922 pm8001_printk("device type no device.\n"));
2923 break;
2924 case SAS_END_DEVICE:
2925 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
2926 pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
2927 PHY_NOTIFY_ENABLE_SPINUP);
2928 get_lrate_mode(phy, link_rate);
2929 break;
2930 case SAS_EDGE_EXPANDER_DEVICE:
2931 PM8001_MSG_DBG(pm8001_ha,
2932 pm8001_printk("expander device.\n"));
2933 get_lrate_mode(phy, link_rate);
2934 break;
2935 case SAS_FANOUT_EXPANDER_DEVICE:
2936 PM8001_MSG_DBG(pm8001_ha,
2937 pm8001_printk("fanout expander device.\n"));
2938 get_lrate_mode(phy, link_rate);
2939 break;
2940 default:
2941 PM8001_MSG_DBG(pm8001_ha,
2942 pm8001_printk("unkown device type(%x)\n", deviceType));
2943 break;
2944 }
2945 phy->phy_type |= PORT_TYPE_SAS;
2946 phy->identify.device_type = deviceType;
2947 phy->phy_attached = 1;
2948 if (phy->identify.device_type == SAS_END_DEV)
2949 phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
2950 else if (phy->identify.device_type != NO_DEVICE)
2951 phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
2952 phy->sas_phy.oob_mode = SAS_OOB_MODE;
2953 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
2954 spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
2955 memcpy(phy->frame_rcvd, &pPayload->sas_identify,
2956 sizeof(struct sas_identify_frame)-4);
2957 phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
2958 pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
2959 spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
2960 if (pm8001_ha->flags == PM8001F_RUN_TIME)
2961 mdelay(200);/*delay a moment to wait disk to spinup*/
2962 pm8001_bytes_dmaed(pm8001_ha, phy_id);
2963}
2964
2965/**
2966 * hw_event_sata_phy_up -FW tells me a SATA phy up event.
2967 * @pm8001_ha: our hba card information
2968 * @piomb: IO message buffer
2969 */
2970static void
2971hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
2972{
2973 struct hw_event_resp *pPayload =
2974 (struct hw_event_resp *)(piomb + 4);
2975 u32 lr_evt_status_phyid_portid =
2976 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
2977 u8 link_rate =
2978 (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
2979 u8 phy_id =
2980 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
2981 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
2982 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
2983 unsigned long flags;
2984 get_lrate_mode(phy, link_rate);
2985 phy->phy_type |= PORT_TYPE_SATA;
2986 phy->phy_attached = 1;
2987 phy->sas_phy.oob_mode = SATA_OOB_MODE;
2988 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
2989 spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
2990 memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
2991 sizeof(struct dev_to_host_fis));
2992 phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
2993 phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
2994 phy->identify.device_type = SATA_DEV;
2995 pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
2996 spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
2997 pm8001_bytes_dmaed(pm8001_ha, phy_id);
2998}
2999
3000/**
3001 * hw_event_phy_down -we should notify the libsas the phy is down.
3002 * @pm8001_ha: our hba card information
3003 * @piomb: IO message buffer
3004 */
3005static void
3006hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
3007{
3008 struct hw_event_resp *pPayload =
3009 (struct hw_event_resp *)(piomb + 4);
3010 u32 lr_evt_status_phyid_portid =
3011 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3012 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3013 u8 phy_id =
3014 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3015 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3016 u8 portstate = (u8)(npip_portstate & 0x0000000F);
3017
3018 switch (portstate) {
3019 case PORT_VALID:
3020 break;
3021 case PORT_INVALID:
3022 PM8001_MSG_DBG(pm8001_ha,
3023 pm8001_printk(" PortInvalid portID %d \n", port_id));
3024 PM8001_MSG_DBG(pm8001_ha,
3025 pm8001_printk(" Last phy Down and port invalid\n"));
3026 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3027 port_id, phy_id, 0, 0);
3028 break;
3029 case PORT_IN_RESET:
3030 PM8001_MSG_DBG(pm8001_ha,
3031 pm8001_printk(" PortInReset portID %d \n", port_id));
3032 break;
3033 case PORT_NOT_ESTABLISHED:
3034 PM8001_MSG_DBG(pm8001_ha,
3035 pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
3036 break;
3037 case PORT_LOSTCOMM:
3038 PM8001_MSG_DBG(pm8001_ha,
3039 pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
3040 PM8001_MSG_DBG(pm8001_ha,
3041 pm8001_printk(" Last phy Down and port invalid\n"));
3042 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3043 port_id, phy_id, 0, 0);
3044 break;
3045 default:
3046 PM8001_MSG_DBG(pm8001_ha,
3047 pm8001_printk(" phy Down and(default) = %x\n",
3048 portstate));
3049 break;
3050
3051 }
3052}
3053
3054/**
3055 * mpi_reg_resp -process register device ID response.
3056 * @pm8001_ha: our hba card information
3057 * @piomb: IO message buffer
3058 *
3059 * when sas layer find a device it will notify LLDD, then the driver register
3060 * the domain device to FW, this event is the return device ID which the FW
3061 * has assigned, from now,inter-communication with FW is no longer using the
3062 * SAS address, use device ID which FW assigned.
3063 */
3064static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3065{
3066 u32 status;
3067 u32 device_id;
3068 u32 htag;
3069 struct pm8001_ccb_info *ccb;
3070 struct pm8001_device *pm8001_dev;
3071 struct dev_reg_resp *registerRespPayload =
3072 (struct dev_reg_resp *)(piomb + 4);
3073
3074 htag = le32_to_cpu(registerRespPayload->tag);
3075 ccb = &pm8001_ha->ccb_info[registerRespPayload->tag];
3076 pm8001_dev = ccb->device;
3077 status = le32_to_cpu(registerRespPayload->status);
3078 device_id = le32_to_cpu(registerRespPayload->device_id);
3079 PM8001_MSG_DBG(pm8001_ha,
3080 pm8001_printk(" register device is status = %d\n", status));
3081 switch (status) {
3082 case DEVREG_SUCCESS:
3083 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
3084 pm8001_dev->device_id = device_id;
3085 break;
3086 case DEVREG_FAILURE_OUT_OF_RESOURCE:
3087 PM8001_MSG_DBG(pm8001_ha,
3088 pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
3089 break;
3090 case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
3091 PM8001_MSG_DBG(pm8001_ha,
3092 pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
3093 break;
3094 case DEVREG_FAILURE_INVALID_PHY_ID:
3095 PM8001_MSG_DBG(pm8001_ha,
3096 pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
3097 break;
3098 case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
3099 PM8001_MSG_DBG(pm8001_ha,
3100 pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
3101 break;
3102 case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
3103 PM8001_MSG_DBG(pm8001_ha,
3104 pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
3105 break;
3106 case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
3107 PM8001_MSG_DBG(pm8001_ha,
3108 pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
3109 break;
3110 case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
3111 PM8001_MSG_DBG(pm8001_ha,
3112 pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
3113 break;
3114 default:
3115 PM8001_MSG_DBG(pm8001_ha,
3116 pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
3117 break;
3118 }
3119 complete(pm8001_dev->dcompletion);
3120 ccb->task = NULL;
3121 ccb->ccb_tag = 0xFFFFFFFF;
3122 pm8001_ccb_free(pm8001_ha, htag);
3123 return 0;
3124}
3125
3126static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3127{
3128 u32 status;
3129 u32 device_id;
3130 struct dev_reg_resp *registerRespPayload =
3131 (struct dev_reg_resp *)(piomb + 4);
3132
3133 status = le32_to_cpu(registerRespPayload->status);
3134 device_id = le32_to_cpu(registerRespPayload->device_id);
3135 if (status != 0)
3136 PM8001_MSG_DBG(pm8001_ha,
3137 pm8001_printk(" deregister device failed ,status = %x"
3138 ", device_id = %x\n", status, device_id));
3139 return 0;
3140}
3141
3142static int
3143mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3144{
3145 u32 status;
3146 struct fw_control_ex fw_control_context;
3147 struct fw_flash_Update_resp *ppayload =
3148 (struct fw_flash_Update_resp *)(piomb + 4);
3149 u32 tag = le32_to_cpu(ppayload->tag);
3150 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
3151 status = le32_to_cpu(ppayload->status);
3152 memcpy(&fw_control_context,
3153 ccb->fw_control_context,
3154 sizeof(fw_control_context));
3155 switch (status) {
3156 case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
3157 PM8001_MSG_DBG(pm8001_ha,
3158 pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
3159 break;
3160 case FLASH_UPDATE_IN_PROGRESS:
3161 PM8001_MSG_DBG(pm8001_ha,
3162 pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
3163 break;
3164 case FLASH_UPDATE_HDR_ERR:
3165 PM8001_MSG_DBG(pm8001_ha,
3166 pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
3167 break;
3168 case FLASH_UPDATE_OFFSET_ERR:
3169 PM8001_MSG_DBG(pm8001_ha,
3170 pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
3171 break;
3172 case FLASH_UPDATE_CRC_ERR:
3173 PM8001_MSG_DBG(pm8001_ha,
3174 pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
3175 break;
3176 case FLASH_UPDATE_LENGTH_ERR:
3177 PM8001_MSG_DBG(pm8001_ha,
3178 pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
3179 break;
3180 case FLASH_UPDATE_HW_ERR:
3181 PM8001_MSG_DBG(pm8001_ha,
3182 pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
3183 break;
3184 case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
3185 PM8001_MSG_DBG(pm8001_ha,
3186 pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
3187 break;
3188 case FLASH_UPDATE_DISABLED:
3189 PM8001_MSG_DBG(pm8001_ha,
3190 pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
3191 break;
3192 default:
3193 PM8001_MSG_DBG(pm8001_ha,
3194 pm8001_printk("No matched status = %d\n", status));
3195 break;
3196 }
3197 ccb->fw_control_context->fw_control->retcode = status;
3198 pci_free_consistent(pm8001_ha->pdev,
3199 fw_control_context.len,
3200 fw_control_context.virtAddr,
3201 fw_control_context.phys_addr);
3202 complete(pm8001_ha->nvmd_completion);
3203 ccb->task = NULL;
3204 ccb->ccb_tag = 0xFFFFFFFF;
3205 pm8001_ccb_free(pm8001_ha, tag);
3206 return 0;
3207}
3208
3209static int
3210mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
3211{
3212 u32 status;
3213 int i;
3214 struct general_event_resp *pPayload =
3215 (struct general_event_resp *)(piomb + 4);
3216 status = le32_to_cpu(pPayload->status);
3217 PM8001_MSG_DBG(pm8001_ha,
3218 pm8001_printk(" status = 0x%x\n", status));
3219 for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
3220 PM8001_MSG_DBG(pm8001_ha,
3221 pm8001_printk("inb_IOMB_payload[0x%x] 0x%x, \n", i,
3222 pPayload->inb_IOMB_payload[i]));
3223 return 0;
3224}
3225
3226static int
3227mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3228{
3229 struct sas_task *t;
3230 struct pm8001_ccb_info *ccb;
3231 unsigned long flags;
3232 u32 status ;
3233 u32 tag, scp;
3234 struct task_status_struct *ts;
3235
3236 struct task_abort_resp *pPayload =
3237 (struct task_abort_resp *)(piomb + 4);
3238 ccb = &pm8001_ha->ccb_info[pPayload->tag];
3239 t = ccb->task;
jack wangdbf9bfe2009-10-14 16:19:21 +08003240
jack wangdbf9bfe2009-10-14 16:19:21 +08003241
3242 status = le32_to_cpu(pPayload->status);
3243 tag = le32_to_cpu(pPayload->tag);
3244 scp = le32_to_cpu(pPayload->scp);
3245 PM8001_IO_DBG(pm8001_ha,
3246 pm8001_printk(" status = 0x%x\n", status));
jack_wang72d0baa2009-11-05 22:33:35 +08003247 if (t == NULL)
3248 return -1;
3249 ts = &t->task_status;
jack wangdbf9bfe2009-10-14 16:19:21 +08003250 if (status != 0)
3251 PM8001_FAIL_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08003252 pm8001_printk("task abort failed status 0x%x ,"
3253 "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
jack wangdbf9bfe2009-10-14 16:19:21 +08003254 switch (status) {
3255 case IO_SUCCESS:
jack_wang72d0baa2009-11-05 22:33:35 +08003256 PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003257 ts->resp = SAS_TASK_COMPLETE;
3258 ts->stat = SAM_GOOD;
3259 break;
3260 case IO_NOT_VALID:
jack_wang72d0baa2009-11-05 22:33:35 +08003261 PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003262 ts->resp = TMF_RESP_FUNC_FAILED;
3263 break;
3264 }
3265 spin_lock_irqsave(&t->task_state_lock, flags);
3266 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
3267 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
3268 t->task_state_flags |= SAS_TASK_STATE_DONE;
3269 spin_unlock_irqrestore(&t->task_state_lock, flags);
3270 pm8001_ccb_task_free(pm8001_ha, t, ccb, pPayload->tag);
3271 mb();
3272 t->task_done(t);
3273 return 0;
3274}
3275
3276/**
3277 * mpi_hw_event -The hw event has come.
3278 * @pm8001_ha: our hba card information
3279 * @piomb: IO message buffer
3280 */
3281static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
3282{
3283 unsigned long flags;
3284 struct hw_event_resp *pPayload =
3285 (struct hw_event_resp *)(piomb + 4);
3286 u32 lr_evt_status_phyid_portid =
3287 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3288 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3289 u8 phy_id =
3290 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3291 u16 eventType =
3292 (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
3293 u8 status =
3294 (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
3295 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3296 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3297 struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
3298 PM8001_MSG_DBG(pm8001_ha,
3299 pm8001_printk("outbound queue HW event & event type : "));
3300 switch (eventType) {
3301 case HW_EVENT_PHY_START_STATUS:
3302 PM8001_MSG_DBG(pm8001_ha,
3303 pm8001_printk("HW_EVENT_PHY_START_STATUS"
3304 " status = %x\n", status));
3305 if (status == 0) {
3306 phy->phy_state = 1;
3307 if (pm8001_ha->flags == PM8001F_RUN_TIME)
3308 complete(phy->enable_completion);
3309 }
3310 break;
3311 case HW_EVENT_SAS_PHY_UP:
3312 PM8001_MSG_DBG(pm8001_ha,
3313 pm8001_printk("HW_EVENT_PHY_START_STATUS \n"));
3314 hw_event_sas_phy_up(pm8001_ha, piomb);
3315 break;
3316 case HW_EVENT_SATA_PHY_UP:
3317 PM8001_MSG_DBG(pm8001_ha,
3318 pm8001_printk("HW_EVENT_SATA_PHY_UP \n"));
3319 hw_event_sata_phy_up(pm8001_ha, piomb);
3320 break;
3321 case HW_EVENT_PHY_STOP_STATUS:
3322 PM8001_MSG_DBG(pm8001_ha,
3323 pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
3324 "status = %x\n", status));
3325 if (status == 0)
3326 phy->phy_state = 0;
3327 break;
3328 case HW_EVENT_SATA_SPINUP_HOLD:
3329 PM8001_MSG_DBG(pm8001_ha,
3330 pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD \n"));
3331 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
3332 break;
3333 case HW_EVENT_PHY_DOWN:
3334 PM8001_MSG_DBG(pm8001_ha,
3335 pm8001_printk("HW_EVENT_PHY_DOWN \n"));
3336 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
3337 phy->phy_attached = 0;
3338 phy->phy_state = 0;
3339 hw_event_phy_down(pm8001_ha, piomb);
3340 break;
3341 case HW_EVENT_PORT_INVALID:
3342 PM8001_MSG_DBG(pm8001_ha,
3343 pm8001_printk("HW_EVENT_PORT_INVALID\n"));
3344 sas_phy_disconnected(sas_phy);
3345 phy->phy_attached = 0;
3346 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3347 break;
3348 /* the broadcast change primitive received, tell the LIBSAS this event
3349 to revalidate the sas domain*/
3350 case HW_EVENT_BROADCAST_CHANGE:
3351 PM8001_MSG_DBG(pm8001_ha,
3352 pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
3353 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
3354 port_id, phy_id, 1, 0);
3355 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3356 sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
3357 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3358 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3359 break;
3360 case HW_EVENT_PHY_ERROR:
3361 PM8001_MSG_DBG(pm8001_ha,
3362 pm8001_printk("HW_EVENT_PHY_ERROR\n"));
3363 sas_phy_disconnected(&phy->sas_phy);
3364 phy->phy_attached = 0;
3365 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
3366 break;
3367 case HW_EVENT_BROADCAST_EXP:
3368 PM8001_MSG_DBG(pm8001_ha,
3369 pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
3370 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3371 sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
3372 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3373 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3374 break;
3375 case HW_EVENT_LINK_ERR_INVALID_DWORD:
3376 PM8001_MSG_DBG(pm8001_ha,
3377 pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
3378 pm8001_hw_event_ack_req(pm8001_ha, 0,
3379 HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
3380 sas_phy_disconnected(sas_phy);
3381 phy->phy_attached = 0;
3382 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3383 break;
3384 case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
3385 PM8001_MSG_DBG(pm8001_ha,
3386 pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
3387 pm8001_hw_event_ack_req(pm8001_ha, 0,
3388 HW_EVENT_LINK_ERR_DISPARITY_ERROR,
3389 port_id, phy_id, 0, 0);
3390 sas_phy_disconnected(sas_phy);
3391 phy->phy_attached = 0;
3392 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3393 break;
3394 case HW_EVENT_LINK_ERR_CODE_VIOLATION:
3395 PM8001_MSG_DBG(pm8001_ha,
3396 pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
3397 pm8001_hw_event_ack_req(pm8001_ha, 0,
3398 HW_EVENT_LINK_ERR_CODE_VIOLATION,
3399 port_id, phy_id, 0, 0);
3400 sas_phy_disconnected(sas_phy);
3401 phy->phy_attached = 0;
3402 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3403 break;
3404 case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
3405 PM8001_MSG_DBG(pm8001_ha,
3406 pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
3407 pm8001_hw_event_ack_req(pm8001_ha, 0,
3408 HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
3409 port_id, phy_id, 0, 0);
3410 sas_phy_disconnected(sas_phy);
3411 phy->phy_attached = 0;
3412 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3413 break;
3414 case HW_EVENT_MALFUNCTION:
3415 PM8001_MSG_DBG(pm8001_ha,
3416 pm8001_printk("HW_EVENT_MALFUNCTION\n"));
3417 break;
3418 case HW_EVENT_BROADCAST_SES:
3419 PM8001_MSG_DBG(pm8001_ha,
3420 pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
3421 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3422 sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
3423 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3424 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3425 break;
3426 case HW_EVENT_INBOUND_CRC_ERROR:
3427 PM8001_MSG_DBG(pm8001_ha,
3428 pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
3429 pm8001_hw_event_ack_req(pm8001_ha, 0,
3430 HW_EVENT_INBOUND_CRC_ERROR,
3431 port_id, phy_id, 0, 0);
3432 break;
3433 case HW_EVENT_HARD_RESET_RECEIVED:
3434 PM8001_MSG_DBG(pm8001_ha,
3435 pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
3436 sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
3437 break;
3438 case HW_EVENT_ID_FRAME_TIMEOUT:
3439 PM8001_MSG_DBG(pm8001_ha,
3440 pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
3441 sas_phy_disconnected(sas_phy);
3442 phy->phy_attached = 0;
3443 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3444 break;
3445 case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
3446 PM8001_MSG_DBG(pm8001_ha,
3447 pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED \n"));
3448 pm8001_hw_event_ack_req(pm8001_ha, 0,
3449 HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
3450 port_id, phy_id, 0, 0);
3451 sas_phy_disconnected(sas_phy);
3452 phy->phy_attached = 0;
3453 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3454 break;
3455 case HW_EVENT_PORT_RESET_TIMER_TMO:
3456 PM8001_MSG_DBG(pm8001_ha,
3457 pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO \n"));
3458 sas_phy_disconnected(sas_phy);
3459 phy->phy_attached = 0;
3460 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3461 break;
3462 case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
3463 PM8001_MSG_DBG(pm8001_ha,
3464 pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO \n"));
3465 sas_phy_disconnected(sas_phy);
3466 phy->phy_attached = 0;
3467 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3468 break;
3469 case HW_EVENT_PORT_RECOVER:
3470 PM8001_MSG_DBG(pm8001_ha,
3471 pm8001_printk("HW_EVENT_PORT_RECOVER \n"));
3472 break;
3473 case HW_EVENT_PORT_RESET_COMPLETE:
3474 PM8001_MSG_DBG(pm8001_ha,
3475 pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE \n"));
3476 break;
3477 case EVENT_BROADCAST_ASYNCH_EVENT:
3478 PM8001_MSG_DBG(pm8001_ha,
3479 pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
3480 break;
3481 default:
3482 PM8001_MSG_DBG(pm8001_ha,
3483 pm8001_printk("Unknown event type = %x\n", eventType));
3484 break;
3485 }
3486 return 0;
3487}
3488
3489/**
3490 * process_one_iomb - process one outbound Queue memory block
3491 * @pm8001_ha: our hba card information
3492 * @piomb: IO message buffer
3493 */
3494static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
3495{
3496 u32 pHeader = (u32)*(u32 *)piomb;
3497 u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
3498
jack_wang72d0baa2009-11-05 22:33:35 +08003499 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003500
3501 switch (opc) {
3502 case OPC_OUB_ECHO:
3503 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO \n"));
3504 break;
3505 case OPC_OUB_HW_EVENT:
3506 PM8001_MSG_DBG(pm8001_ha,
3507 pm8001_printk("OPC_OUB_HW_EVENT \n"));
3508 mpi_hw_event(pm8001_ha, piomb);
3509 break;
3510 case OPC_OUB_SSP_COMP:
3511 PM8001_MSG_DBG(pm8001_ha,
3512 pm8001_printk("OPC_OUB_SSP_COMP \n"));
3513 mpi_ssp_completion(pm8001_ha, piomb);
3514 break;
3515 case OPC_OUB_SMP_COMP:
3516 PM8001_MSG_DBG(pm8001_ha,
3517 pm8001_printk("OPC_OUB_SMP_COMP \n"));
3518 mpi_smp_completion(pm8001_ha, piomb);
3519 break;
3520 case OPC_OUB_LOCAL_PHY_CNTRL:
3521 PM8001_MSG_DBG(pm8001_ha,
3522 pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
3523 mpi_local_phy_ctl(pm8001_ha, piomb);
3524 break;
3525 case OPC_OUB_DEV_REGIST:
3526 PM8001_MSG_DBG(pm8001_ha,
3527 pm8001_printk("OPC_OUB_DEV_REGIST \n"));
3528 mpi_reg_resp(pm8001_ha, piomb);
3529 break;
3530 case OPC_OUB_DEREG_DEV:
3531 PM8001_MSG_DBG(pm8001_ha,
3532 pm8001_printk("unresgister the deviece \n"));
3533 mpi_dereg_resp(pm8001_ha, piomb);
3534 break;
3535 case OPC_OUB_GET_DEV_HANDLE:
3536 PM8001_MSG_DBG(pm8001_ha,
3537 pm8001_printk("OPC_OUB_GET_DEV_HANDLE \n"));
3538 break;
3539 case OPC_OUB_SATA_COMP:
3540 PM8001_MSG_DBG(pm8001_ha,
3541 pm8001_printk("OPC_OUB_SATA_COMP \n"));
3542 mpi_sata_completion(pm8001_ha, piomb);
3543 break;
3544 case OPC_OUB_SATA_EVENT:
3545 PM8001_MSG_DBG(pm8001_ha,
3546 pm8001_printk("OPC_OUB_SATA_EVENT \n"));
3547 mpi_sata_event(pm8001_ha, piomb);
3548 break;
3549 case OPC_OUB_SSP_EVENT:
3550 PM8001_MSG_DBG(pm8001_ha,
3551 pm8001_printk("OPC_OUB_SSP_EVENT\n"));
3552 mpi_ssp_event(pm8001_ha, piomb);
3553 break;
3554 case OPC_OUB_DEV_HANDLE_ARRIV:
3555 PM8001_MSG_DBG(pm8001_ha,
3556 pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
3557 /*This is for target*/
3558 break;
3559 case OPC_OUB_SSP_RECV_EVENT:
3560 PM8001_MSG_DBG(pm8001_ha,
3561 pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
3562 /*This is for target*/
3563 break;
3564 case OPC_OUB_DEV_INFO:
3565 PM8001_MSG_DBG(pm8001_ha,
3566 pm8001_printk("OPC_OUB_DEV_INFO\n"));
3567 break;
3568 case OPC_OUB_FW_FLASH_UPDATE:
3569 PM8001_MSG_DBG(pm8001_ha,
3570 pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
3571 mpi_fw_flash_update_resp(pm8001_ha, piomb);
3572 break;
3573 case OPC_OUB_GPIO_RESPONSE:
3574 PM8001_MSG_DBG(pm8001_ha,
3575 pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
3576 break;
3577 case OPC_OUB_GPIO_EVENT:
3578 PM8001_MSG_DBG(pm8001_ha,
3579 pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
3580 break;
3581 case OPC_OUB_GENERAL_EVENT:
3582 PM8001_MSG_DBG(pm8001_ha,
3583 pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
3584 mpi_general_event(pm8001_ha, piomb);
3585 break;
3586 case OPC_OUB_SSP_ABORT_RSP:
3587 PM8001_MSG_DBG(pm8001_ha,
3588 pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
3589 mpi_task_abort_resp(pm8001_ha, piomb);
3590 break;
3591 case OPC_OUB_SATA_ABORT_RSP:
3592 PM8001_MSG_DBG(pm8001_ha,
3593 pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
3594 mpi_task_abort_resp(pm8001_ha, piomb);
3595 break;
3596 case OPC_OUB_SAS_DIAG_MODE_START_END:
3597 PM8001_MSG_DBG(pm8001_ha,
3598 pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
3599 break;
3600 case OPC_OUB_SAS_DIAG_EXECUTE:
3601 PM8001_MSG_DBG(pm8001_ha,
3602 pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
3603 break;
3604 case OPC_OUB_GET_TIME_STAMP:
3605 PM8001_MSG_DBG(pm8001_ha,
3606 pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
3607 break;
3608 case OPC_OUB_SAS_HW_EVENT_ACK:
3609 PM8001_MSG_DBG(pm8001_ha,
3610 pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
3611 break;
3612 case OPC_OUB_PORT_CONTROL:
3613 PM8001_MSG_DBG(pm8001_ha,
3614 pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
3615 break;
3616 case OPC_OUB_SMP_ABORT_RSP:
3617 PM8001_MSG_DBG(pm8001_ha,
3618 pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
3619 mpi_task_abort_resp(pm8001_ha, piomb);
3620 break;
3621 case OPC_OUB_GET_NVMD_DATA:
3622 PM8001_MSG_DBG(pm8001_ha,
3623 pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
3624 mpi_get_nvmd_resp(pm8001_ha, piomb);
3625 break;
3626 case OPC_OUB_SET_NVMD_DATA:
3627 PM8001_MSG_DBG(pm8001_ha,
3628 pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
3629 mpi_set_nvmd_resp(pm8001_ha, piomb);
3630 break;
3631 case OPC_OUB_DEVICE_HANDLE_REMOVAL:
3632 PM8001_MSG_DBG(pm8001_ha,
3633 pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
3634 break;
3635 case OPC_OUB_SET_DEVICE_STATE:
3636 PM8001_MSG_DBG(pm8001_ha,
3637 pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
3638 mpi_set_dev_state_resp(pm8001_ha, piomb);
3639 break;
3640 case OPC_OUB_GET_DEVICE_STATE:
3641 PM8001_MSG_DBG(pm8001_ha,
3642 pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
3643 break;
3644 case OPC_OUB_SET_DEV_INFO:
3645 PM8001_MSG_DBG(pm8001_ha,
3646 pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
3647 break;
3648 case OPC_OUB_SAS_RE_INITIALIZE:
3649 PM8001_MSG_DBG(pm8001_ha,
3650 pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
3651 break;
3652 default:
3653 PM8001_MSG_DBG(pm8001_ha,
3654 pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
3655 opc));
3656 break;
3657 }
3658}
3659
3660static int process_oq(struct pm8001_hba_info *pm8001_ha)
3661{
3662 struct outbound_queue_table *circularQ;
3663 void *pMsg1 = NULL;
3664 u8 bc = 0;
jack_wang72d0baa2009-11-05 22:33:35 +08003665 u32 ret = MPI_IO_STATUS_FAIL;
jack wangdbf9bfe2009-10-14 16:19:21 +08003666
3667 circularQ = &pm8001_ha->outbnd_q_tbl[0];
3668 do {
3669 ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
3670 if (MPI_IO_STATUS_SUCCESS == ret) {
3671 /* process the outbound message */
jack_wang72d0baa2009-11-05 22:33:35 +08003672 process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
jack wangdbf9bfe2009-10-14 16:19:21 +08003673 /* free the message from the outbound circular buffer */
jack_wang72d0baa2009-11-05 22:33:35 +08003674 mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
jack wangdbf9bfe2009-10-14 16:19:21 +08003675 }
3676 if (MPI_IO_STATUS_BUSY == ret) {
3677 u32 producer_idx;
3678 /* Update the producer index from SPC */
3679 producer_idx = pm8001_read_32(circularQ->pi_virt);
3680 circularQ->producer_index = cpu_to_le32(producer_idx);
3681 if (circularQ->producer_index ==
3682 circularQ->consumer_idx)
3683 /* OQ is empty */
3684 break;
3685 }
jack_wang72d0baa2009-11-05 22:33:35 +08003686 } while (1);
jack wangdbf9bfe2009-10-14 16:19:21 +08003687 return ret;
3688}
3689
3690/* PCI_DMA_... to our direction translation. */
3691static const u8 data_dir_flags[] = {
3692 [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
3693 [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
3694 [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
3695 [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
3696};
3697static void
3698pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
3699{
3700 int i;
3701 struct scatterlist *sg;
3702 struct pm8001_prd *buf_prd = prd;
3703
3704 for_each_sg(scatter, sg, nr, i) {
3705 buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
3706 buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
3707 buf_prd->im_len.e = 0;
3708 buf_prd++;
3709 }
3710}
3711
3712static void build_smp_cmd(u32 deviceID, u32 hTag, struct smp_req *psmp_cmd)
3713{
3714 psmp_cmd->tag = cpu_to_le32(hTag);
3715 psmp_cmd->device_id = cpu_to_le32(deviceID);
3716 psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
3717}
3718
3719/**
3720 * pm8001_chip_smp_req - send a SMP task to FW
3721 * @pm8001_ha: our hba card information.
3722 * @ccb: the ccb information this request used.
3723 */
3724static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
3725 struct pm8001_ccb_info *ccb)
3726{
3727 int elem, rc;
3728 struct sas_task *task = ccb->task;
3729 struct domain_device *dev = task->dev;
3730 struct pm8001_device *pm8001_dev = dev->lldd_dev;
3731 struct scatterlist *sg_req, *sg_resp;
3732 u32 req_len, resp_len;
3733 struct smp_req smp_cmd;
3734 u32 opc;
3735 struct inbound_queue_table *circularQ;
3736
3737 memset(&smp_cmd, 0, sizeof(smp_cmd));
3738 /*
3739 * DMA-map SMP request, response buffers
3740 */
3741 sg_req = &task->smp_task.smp_req;
3742 elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
3743 if (!elem)
3744 return -ENOMEM;
3745 req_len = sg_dma_len(sg_req);
3746
3747 sg_resp = &task->smp_task.smp_resp;
3748 elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
3749 if (!elem) {
3750 rc = -ENOMEM;
3751 goto err_out;
3752 }
3753 resp_len = sg_dma_len(sg_resp);
3754 /* must be in dwords */
3755 if ((req_len & 0x3) || (resp_len & 0x3)) {
3756 rc = -EINVAL;
3757 goto err_out_2;
3758 }
3759
3760 opc = OPC_INB_SMP_REQUEST;
3761 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3762 smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
3763 smp_cmd.long_smp_req.long_req_addr =
3764 cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
3765 smp_cmd.long_smp_req.long_req_size =
3766 cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
3767 smp_cmd.long_smp_req.long_resp_addr =
3768 cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
3769 smp_cmd.long_smp_req.long_resp_size =
3770 cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
3771 build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
3772 mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
3773 return 0;
3774
3775err_out_2:
3776 dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
3777 PCI_DMA_FROMDEVICE);
3778err_out:
3779 dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
3780 PCI_DMA_TODEVICE);
3781 return rc;
3782}
3783
3784/**
3785 * pm8001_chip_ssp_io_req - send a SSP task to FW
3786 * @pm8001_ha: our hba card information.
3787 * @ccb: the ccb information this request used.
3788 */
3789static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
3790 struct pm8001_ccb_info *ccb)
3791{
3792 struct sas_task *task = ccb->task;
3793 struct domain_device *dev = task->dev;
3794 struct pm8001_device *pm8001_dev = dev->lldd_dev;
3795 struct ssp_ini_io_start_req ssp_cmd;
3796 u32 tag = ccb->ccb_tag;
jack_wang72d0baa2009-11-05 22:33:35 +08003797 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003798 __le64 phys_addr;
3799 struct inbound_queue_table *circularQ;
3800 u32 opc = OPC_INB_SSPINIIOSTART;
3801 memset(&ssp_cmd, 0, sizeof(ssp_cmd));
3802 memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
3803 ssp_cmd.dir_m_tlr = data_dir_flags[task->data_dir] << 8 | 0x0;/*0 for
3804 SAS 1.1 compatible TLR*/
3805 ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
3806 ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
3807 ssp_cmd.tag = cpu_to_le32(tag);
3808 if (task->ssp_task.enable_first_burst)
3809 ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
3810 ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
3811 ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
3812 memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
3813 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3814
3815 /* fill in PRD (scatter/gather) table, if any */
3816 if (task->num_scatter > 1) {
3817 pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
3818 phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
3819 offsetof(struct pm8001_ccb_info, buf_prd[0]));
3820 ssp_cmd.addr_low = lower_32_bits(phys_addr);
3821 ssp_cmd.addr_high = upper_32_bits(phys_addr);
3822 ssp_cmd.esgl = cpu_to_le32(1<<31);
3823 } else if (task->num_scatter == 1) {
3824 __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
3825 ssp_cmd.addr_low = lower_32_bits(dma_addr);
3826 ssp_cmd.addr_high = upper_32_bits(dma_addr);
3827 ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
3828 ssp_cmd.esgl = 0;
3829 } else if (task->num_scatter == 0) {
3830 ssp_cmd.addr_low = 0;
3831 ssp_cmd.addr_high = 0;
3832 ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
3833 ssp_cmd.esgl = 0;
3834 }
jack_wang72d0baa2009-11-05 22:33:35 +08003835 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
3836 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003837}
3838
3839static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
3840 struct pm8001_ccb_info *ccb)
3841{
3842 struct sas_task *task = ccb->task;
3843 struct domain_device *dev = task->dev;
3844 struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
3845 u32 tag = ccb->ccb_tag;
jack_wang72d0baa2009-11-05 22:33:35 +08003846 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003847 struct sata_start_req sata_cmd;
3848 u32 hdr_tag, ncg_tag = 0;
3849 __le64 phys_addr;
3850 u32 ATAP = 0x0;
3851 u32 dir;
3852 struct inbound_queue_table *circularQ;
3853 u32 opc = OPC_INB_SATA_HOST_OPSTART;
3854 memset(&sata_cmd, 0, sizeof(sata_cmd));
3855 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3856 if (task->data_dir == PCI_DMA_NONE) {
3857 ATAP = 0x04; /* no data*/
3858 PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data \n"));
3859 } else if (likely(!task->ata_task.device_control_reg_update)) {
3860 if (task->ata_task.dma_xfer) {
3861 ATAP = 0x06; /* DMA */
3862 PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA \n"));
3863 } else {
3864 ATAP = 0x05; /* PIO*/
3865 PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO \n"));
3866 }
3867 if (task->ata_task.use_ncq &&
3868 dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
3869 ATAP = 0x07; /* FPDMA */
3870 PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA \n"));
3871 }
3872 }
3873 if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
3874 ncg_tag = cpu_to_le32(hdr_tag);
3875 dir = data_dir_flags[task->data_dir] << 8;
3876 sata_cmd.tag = cpu_to_le32(tag);
3877 sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
3878 sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
3879 sata_cmd.ncqtag_atap_dir_m =
3880 cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
3881 sata_cmd.sata_fis = task->ata_task.fis;
3882 if (likely(!task->ata_task.device_control_reg_update))
3883 sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
3884 sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
3885 /* fill in PRD (scatter/gather) table, if any */
3886 if (task->num_scatter > 1) {
3887 pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
3888 phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
3889 offsetof(struct pm8001_ccb_info, buf_prd[0]));
3890 sata_cmd.addr_low = lower_32_bits(phys_addr);
3891 sata_cmd.addr_high = upper_32_bits(phys_addr);
3892 sata_cmd.esgl = cpu_to_le32(1 << 31);
3893 } else if (task->num_scatter == 1) {
3894 __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
3895 sata_cmd.addr_low = lower_32_bits(dma_addr);
3896 sata_cmd.addr_high = upper_32_bits(dma_addr);
3897 sata_cmd.len = cpu_to_le32(task->total_xfer_len);
3898 sata_cmd.esgl = 0;
3899 } else if (task->num_scatter == 0) {
3900 sata_cmd.addr_low = 0;
3901 sata_cmd.addr_high = 0;
3902 sata_cmd.len = cpu_to_le32(task->total_xfer_len);
3903 sata_cmd.esgl = 0;
3904 }
jack_wang72d0baa2009-11-05 22:33:35 +08003905 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
3906 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003907}
3908
3909/**
3910 * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
3911 * @pm8001_ha: our hba card information.
3912 * @num: the inbound queue number
3913 * @phy_id: the phy id which we wanted to start up.
3914 */
3915static int
3916pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
3917{
3918 struct phy_start_req payload;
3919 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08003920 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003921 u32 tag = 0x01;
3922 u32 opcode = OPC_INB_PHYSTART;
3923 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3924 memset(&payload, 0, sizeof(payload));
3925 payload.tag = cpu_to_le32(tag);
3926 /*
3927 ** [0:7] PHY Identifier
3928 ** [8:11] link rate 1.5G, 3G, 6G
3929 ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
3930 ** [14] 0b disable spin up hold; 1b enable spin up hold
3931 */
3932 payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
3933 LINKMODE_AUTO | LINKRATE_15 |
3934 LINKRATE_30 | LINKRATE_60 | phy_id);
3935 payload.sas_identify.dev_type = SAS_END_DEV;
3936 payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
3937 memcpy(payload.sas_identify.sas_addr,
3938 pm8001_ha->sas_addr, SAS_ADDR_SIZE);
3939 payload.sas_identify.phy_id = phy_id;
jack_wang72d0baa2009-11-05 22:33:35 +08003940 ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
3941 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003942}
3943
3944/**
3945 * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
3946 * @pm8001_ha: our hba card information.
3947 * @num: the inbound queue number
3948 * @phy_id: the phy id which we wanted to start up.
3949 */
3950static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
3951 u8 phy_id)
3952{
3953 struct phy_stop_req payload;
3954 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08003955 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003956 u32 tag = 0x01;
3957 u32 opcode = OPC_INB_PHYSTOP;
3958 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3959 memset(&payload, 0, sizeof(payload));
3960 payload.tag = cpu_to_le32(tag);
3961 payload.phy_id = cpu_to_le32(phy_id);
jack_wang72d0baa2009-11-05 22:33:35 +08003962 ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
3963 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003964}
3965
3966/**
3967 * see comments on mpi_reg_resp.
3968 */
3969static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
3970 struct pm8001_device *pm8001_dev, u32 flag)
3971{
3972 struct reg_dev_req payload;
3973 u32 opc;
3974 u32 stp_sspsmp_sata = 0x4;
3975 struct inbound_queue_table *circularQ;
3976 u32 linkrate, phy_id;
jack_wang72d0baa2009-11-05 22:33:35 +08003977 int rc, tag = 0xdeadbeef;
jack wangdbf9bfe2009-10-14 16:19:21 +08003978 struct pm8001_ccb_info *ccb;
3979 u8 retryFlag = 0x1;
3980 u16 firstBurstSize = 0;
3981 u16 ITNT = 2000;
3982 struct domain_device *dev = pm8001_dev->sas_device;
3983 struct domain_device *parent_dev = dev->parent;
3984 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3985
3986 memset(&payload, 0, sizeof(payload));
3987 rc = pm8001_tag_alloc(pm8001_ha, &tag);
3988 if (rc)
3989 return rc;
3990 ccb = &pm8001_ha->ccb_info[tag];
3991 ccb->device = pm8001_dev;
3992 ccb->ccb_tag = tag;
3993 payload.tag = cpu_to_le32(tag);
3994 if (flag == 1)
3995 stp_sspsmp_sata = 0x02; /*direct attached sata */
3996 else {
3997 if (pm8001_dev->dev_type == SATA_DEV)
3998 stp_sspsmp_sata = 0x00; /* stp*/
3999 else if (pm8001_dev->dev_type == SAS_END_DEV ||
4000 pm8001_dev->dev_type == EDGE_DEV ||
4001 pm8001_dev->dev_type == FANOUT_DEV)
4002 stp_sspsmp_sata = 0x01; /*ssp or smp*/
4003 }
4004 if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
4005 phy_id = parent_dev->ex_dev.ex_phy->phy_id;
4006 else
4007 phy_id = pm8001_dev->attached_phy;
4008 opc = OPC_INB_REG_DEV;
4009 linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
4010 pm8001_dev->sas_device->linkrate : dev->port->linkrate;
4011 payload.phyid_portid =
4012 cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
4013 ((phy_id & 0x0F) << 4));
4014 payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
4015 ((linkrate & 0x0F) * 0x1000000) |
4016 ((stp_sspsmp_sata & 0x03) * 0x10000000));
4017 payload.firstburstsize_ITNexustimeout =
4018 cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
4019 memcpy(&payload.sas_addr_hi, pm8001_dev->sas_device->sas_addr,
4020 SAS_ADDR_SIZE);
jack_wang72d0baa2009-11-05 22:33:35 +08004021 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4022 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004023}
4024
4025/**
4026 * see comments on mpi_reg_resp.
4027 */
4028static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
4029 u32 device_id)
4030{
4031 struct dereg_dev_req payload;
4032 u32 opc = OPC_INB_DEREG_DEV_HANDLE;
jack_wang72d0baa2009-11-05 22:33:35 +08004033 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004034 struct inbound_queue_table *circularQ;
4035
4036 circularQ = &pm8001_ha->inbnd_q_tbl[0];
jack_wang72d0baa2009-11-05 22:33:35 +08004037 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004038 payload.tag = 1;
4039 payload.device_id = cpu_to_le32(device_id);
4040 PM8001_MSG_DBG(pm8001_ha,
4041 pm8001_printk("unregister device device_id = %d\n", device_id));
jack_wang72d0baa2009-11-05 22:33:35 +08004042 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4043 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004044}
4045
4046/**
4047 * pm8001_chip_phy_ctl_req - support the local phy operation
4048 * @pm8001_ha: our hba card information.
4049 * @num: the inbound queue number
4050 * @phy_id: the phy id which we wanted to operate
4051 * @phy_op:
4052 */
4053static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
4054 u32 phyId, u32 phy_op)
4055{
4056 struct local_phy_ctl_req payload;
4057 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004058 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004059 u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
4060 memset((u8 *)&payload, 0, sizeof(payload));
4061 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4062 payload.tag = 1;
4063 payload.phyop_phyid =
4064 cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
jack_wang72d0baa2009-11-05 22:33:35 +08004065 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4066 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004067}
4068
4069static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
4070{
4071 u32 value;
4072#ifdef PM8001_USE_MSIX
4073 return 1;
4074#endif
4075 value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
4076 if (value)
4077 return 1;
4078 return 0;
4079
4080}
4081
4082/**
4083 * pm8001_chip_isr - PM8001 isr handler.
4084 * @pm8001_ha: our hba card information.
4085 * @irq: irq number.
4086 * @stat: stat.
4087 */
jack_wang72d0baa2009-11-05 22:33:35 +08004088static irqreturn_t
jack wangdbf9bfe2009-10-14 16:19:21 +08004089pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
4090{
jack_wang72d0baa2009-11-05 22:33:35 +08004091 unsigned long flags;
4092 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08004093 pm8001_chip_interrupt_disable(pm8001_ha);
4094 process_oq(pm8001_ha);
4095 pm8001_chip_interrupt_enable(pm8001_ha);
jack_wang72d0baa2009-11-05 22:33:35 +08004096 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
4097 return IRQ_HANDLED;
jack wangdbf9bfe2009-10-14 16:19:21 +08004098}
4099
4100static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
4101 u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
4102{
4103 struct task_abort_req task_abort;
4104 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004105 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004106 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4107 memset(&task_abort, 0, sizeof(task_abort));
4108 if (ABORT_SINGLE == (flag & ABORT_MASK)) {
4109 task_abort.abort_all = 0;
4110 task_abort.device_id = cpu_to_le32(dev_id);
4111 task_abort.tag_to_abort = cpu_to_le32(task_tag);
4112 task_abort.tag = cpu_to_le32(cmd_tag);
4113 } else if (ABORT_ALL == (flag & ABORT_MASK)) {
4114 task_abort.abort_all = cpu_to_le32(1);
4115 task_abort.device_id = cpu_to_le32(dev_id);
4116 task_abort.tag = cpu_to_le32(cmd_tag);
4117 }
jack_wang72d0baa2009-11-05 22:33:35 +08004118 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
4119 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004120}
4121
4122/**
4123 * pm8001_chip_abort_task - SAS abort task when error or exception happened.
4124 * @task: the task we wanted to aborted.
4125 * @flag: the abort flag.
4126 */
4127static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
4128 struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
4129{
4130 u32 opc, device_id;
4131 int rc = TMF_RESP_FUNC_FAILED;
jack_wang72d0baa2009-11-05 22:33:35 +08004132 PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
4133 " = %x", cmd_tag, task_tag));
jack wangdbf9bfe2009-10-14 16:19:21 +08004134 if (pm8001_dev->dev_type == SAS_END_DEV)
4135 opc = OPC_INB_SSP_ABORT;
4136 else if (pm8001_dev->dev_type == SATA_DEV)
4137 opc = OPC_INB_SATA_ABORT;
4138 else
4139 opc = OPC_INB_SMP_ABORT;/* SMP */
4140 device_id = pm8001_dev->device_id;
4141 rc = send_task_abort(pm8001_ha, opc, device_id, flag,
4142 task_tag, cmd_tag);
4143 if (rc != TMF_RESP_FUNC_COMPLETE)
jack_wang72d0baa2009-11-05 22:33:35 +08004144 PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +08004145 return rc;
4146}
4147
4148/**
4149 * pm8001_chip_ssp_tm_req - built the task managment command.
4150 * @pm8001_ha: our hba card information.
4151 * @ccb: the ccb information.
4152 * @tmf: task management function.
4153 */
4154static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
4155 struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
4156{
4157 struct sas_task *task = ccb->task;
4158 struct domain_device *dev = task->dev;
4159 struct pm8001_device *pm8001_dev = dev->lldd_dev;
4160 u32 opc = OPC_INB_SSPINITMSTART;
4161 struct inbound_queue_table *circularQ;
4162 struct ssp_ini_tm_start_req sspTMCmd;
jack_wang72d0baa2009-11-05 22:33:35 +08004163 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004164
4165 memset(&sspTMCmd, 0, sizeof(sspTMCmd));
4166 sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4167 sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
4168 sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
jack wangdbf9bfe2009-10-14 16:19:21 +08004169 memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
4170 sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
4171 circularQ = &pm8001_ha->inbnd_q_tbl[0];
jack_wang72d0baa2009-11-05 22:33:35 +08004172 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
4173 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004174}
4175
4176static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4177 void *payload)
4178{
4179 u32 opc = OPC_INB_GET_NVMD_DATA;
4180 u32 nvmd_type;
jack_wang72d0baa2009-11-05 22:33:35 +08004181 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004182 u32 tag;
4183 struct pm8001_ccb_info *ccb;
4184 struct inbound_queue_table *circularQ;
4185 struct get_nvm_data_req nvmd_req;
4186 struct fw_control_ex *fw_control_context;
4187 struct pm8001_ioctl_payload *ioctl_payload = payload;
4188
4189 nvmd_type = ioctl_payload->minor_function;
4190 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
4191 fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
4192 fw_control_context->len = ioctl_payload->length;
4193 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4194 memset(&nvmd_req, 0, sizeof(nvmd_req));
4195 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4196 if (rc)
4197 return rc;
4198 ccb = &pm8001_ha->ccb_info[tag];
4199 ccb->ccb_tag = tag;
4200 ccb->fw_control_context = fw_control_context;
4201 nvmd_req.tag = cpu_to_le32(tag);
4202
4203 switch (nvmd_type) {
4204 case TWI_DEVICE: {
4205 u32 twi_addr, twi_page_size;
4206 twi_addr = 0xa8;
4207 twi_page_size = 2;
4208
4209 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4210 twi_page_size << 8 | TWI_DEVICE);
4211 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4212 nvmd_req.resp_addr_hi =
4213 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4214 nvmd_req.resp_addr_lo =
4215 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4216 break;
4217 }
4218 case C_SEEPROM: {
4219 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4220 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4221 nvmd_req.resp_addr_hi =
4222 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4223 nvmd_req.resp_addr_lo =
4224 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4225 break;
4226 }
4227 case VPD_FLASH: {
4228 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4229 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4230 nvmd_req.resp_addr_hi =
4231 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4232 nvmd_req.resp_addr_lo =
4233 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4234 break;
4235 }
4236 case EXPAN_ROM: {
4237 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4238 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4239 nvmd_req.resp_addr_hi =
4240 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4241 nvmd_req.resp_addr_lo =
4242 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4243 break;
4244 }
4245 default:
4246 break;
4247 }
jack_wang72d0baa2009-11-05 22:33:35 +08004248 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
4249 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004250}
4251
4252static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4253 void *payload)
4254{
4255 u32 opc = OPC_INB_SET_NVMD_DATA;
4256 u32 nvmd_type;
jack_wang72d0baa2009-11-05 22:33:35 +08004257 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004258 u32 tag;
4259 struct pm8001_ccb_info *ccb;
4260 struct inbound_queue_table *circularQ;
4261 struct set_nvm_data_req nvmd_req;
4262 struct fw_control_ex *fw_control_context;
4263 struct pm8001_ioctl_payload *ioctl_payload = payload;
4264
4265 nvmd_type = ioctl_payload->minor_function;
4266 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
4267 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4268 memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
4269 ioctl_payload->func_specific,
4270 ioctl_payload->length);
4271 memset(&nvmd_req, 0, sizeof(nvmd_req));
4272 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4273 if (rc)
4274 return rc;
4275 ccb = &pm8001_ha->ccb_info[tag];
4276 ccb->fw_control_context = fw_control_context;
4277 ccb->ccb_tag = tag;
4278 nvmd_req.tag = cpu_to_le32(tag);
4279 switch (nvmd_type) {
4280 case TWI_DEVICE: {
4281 u32 twi_addr, twi_page_size;
4282 twi_addr = 0xa8;
4283 twi_page_size = 2;
4284 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4285 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4286 twi_page_size << 8 | TWI_DEVICE);
4287 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4288 nvmd_req.resp_addr_hi =
4289 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4290 nvmd_req.resp_addr_lo =
4291 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4292 break;
4293 }
4294 case C_SEEPROM:
4295 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4296 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4297 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4298 nvmd_req.resp_addr_hi =
4299 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4300 nvmd_req.resp_addr_lo =
4301 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4302 break;
4303 case VPD_FLASH:
4304 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4305 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4306 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4307 nvmd_req.resp_addr_hi =
4308 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4309 nvmd_req.resp_addr_lo =
4310 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4311 break;
4312 case EXPAN_ROM:
4313 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4314 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4315 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4316 nvmd_req.resp_addr_hi =
4317 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4318 nvmd_req.resp_addr_lo =
4319 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4320 break;
4321 default:
4322 break;
4323 }
jack_wang72d0baa2009-11-05 22:33:35 +08004324 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
4325 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004326}
4327
4328/**
4329 * pm8001_chip_fw_flash_update_build - support the firmware update operation
4330 * @pm8001_ha: our hba card information.
4331 * @fw_flash_updata_info: firmware flash update param
4332 */
4333static int
4334pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
4335 void *fw_flash_updata_info, u32 tag)
4336{
4337 struct fw_flash_Update_req payload;
4338 struct fw_flash_updata_info *info;
4339 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004340 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004341 u32 opc = OPC_INB_FW_FLASH_UPDATE;
4342
jack_wang72d0baa2009-11-05 22:33:35 +08004343 memset(&payload, 0, sizeof(struct fw_flash_Update_req));
jack wangdbf9bfe2009-10-14 16:19:21 +08004344 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4345 info = fw_flash_updata_info;
4346 payload.tag = cpu_to_le32(tag);
4347 payload.cur_image_len = cpu_to_le32(info->cur_image_len);
4348 payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
4349 payload.total_image_len = cpu_to_le32(info->total_image_len);
4350 payload.len = info->sgl.im_len.len ;
4351 payload.sgl_addr_lo = lower_32_bits(info->sgl.addr);
4352 payload.sgl_addr_hi = upper_32_bits(info->sgl.addr);
jack_wang72d0baa2009-11-05 22:33:35 +08004353 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4354 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004355}
4356
4357static int
4358pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
4359 void *payload)
4360{
4361 struct fw_flash_updata_info flash_update_info;
4362 struct fw_control_info *fw_control;
4363 struct fw_control_ex *fw_control_context;
jack_wang72d0baa2009-11-05 22:33:35 +08004364 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004365 u32 tag;
4366 struct pm8001_ccb_info *ccb;
4367 void *buffer = NULL;
4368 dma_addr_t phys_addr;
4369 u32 phys_addr_hi;
4370 u32 phys_addr_lo;
4371 struct pm8001_ioctl_payload *ioctl_payload = payload;
4372
4373 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
4374 fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
4375 if (fw_control->len != 0) {
4376 if (pm8001_mem_alloc(pm8001_ha->pdev,
4377 (void **)&buffer,
4378 &phys_addr,
4379 &phys_addr_hi,
4380 &phys_addr_lo,
4381 fw_control->len, 0) != 0) {
4382 PM8001_FAIL_DBG(pm8001_ha,
4383 pm8001_printk("Mem alloc failure\n"));
4384 return -ENOMEM;
4385 }
4386 }
jack_wang72d0baa2009-11-05 22:33:35 +08004387 memset(buffer, 0, fw_control->len);
4388 memcpy(buffer, fw_control->buffer, fw_control->len);
jack wangdbf9bfe2009-10-14 16:19:21 +08004389 flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
4390 flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
4391 flash_update_info.sgl.im_len.e = 0;
4392 flash_update_info.cur_image_offset = fw_control->offset;
4393 flash_update_info.cur_image_len = fw_control->len;
4394 flash_update_info.total_image_len = fw_control->size;
4395 fw_control_context->fw_control = fw_control;
4396 fw_control_context->virtAddr = buffer;
4397 fw_control_context->len = fw_control->len;
4398 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4399 if (rc)
4400 return rc;
4401 ccb = &pm8001_ha->ccb_info[tag];
4402 ccb->fw_control_context = fw_control_context;
4403 ccb->ccb_tag = tag;
jack_wang72d0baa2009-11-05 22:33:35 +08004404 rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
4405 tag);
4406 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004407}
4408
4409static int
4410pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
4411 struct pm8001_device *pm8001_dev, u32 state)
4412{
4413 struct set_dev_state_req payload;
4414 struct inbound_queue_table *circularQ;
4415 struct pm8001_ccb_info *ccb;
jack_wang72d0baa2009-11-05 22:33:35 +08004416 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004417 u32 tag;
4418 u32 opc = OPC_INB_SET_DEVICE_STATE;
jack_wang72d0baa2009-11-05 22:33:35 +08004419 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004420 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4421 if (rc)
4422 return -1;
4423 ccb = &pm8001_ha->ccb_info[tag];
4424 ccb->ccb_tag = tag;
4425 ccb->device = pm8001_dev;
4426 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4427 payload.tag = cpu_to_le32(tag);
4428 payload.device_id = cpu_to_le32(pm8001_dev->device_id);
4429 payload.nds = cpu_to_le32(state);
jack_wang72d0baa2009-11-05 22:33:35 +08004430 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4431 return rc;
4432
jack_wangd0b68042009-11-05 22:32:31 +08004433}
4434
4435static int
4436pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
4437{
4438 struct sas_re_initialization_req payload;
4439 struct inbound_queue_table *circularQ;
4440 struct pm8001_ccb_info *ccb;
4441 int rc;
4442 u32 tag;
4443 u32 opc = OPC_INB_SAS_RE_INITIALIZE;
4444 memset(&payload, 0, sizeof(payload));
4445 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4446 if (rc)
4447 return -1;
4448 ccb = &pm8001_ha->ccb_info[tag];
4449 ccb->ccb_tag = tag;
4450 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4451 payload.tag = cpu_to_le32(tag);
4452 payload.SSAHOLT = cpu_to_le32(0xd << 25);
4453 payload.sata_hol_tmo = cpu_to_le32(80);
4454 payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
4455 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4456 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004457
4458}
4459
4460const struct pm8001_dispatch pm8001_8001_dispatch = {
4461 .name = "pmc8001",
4462 .chip_init = pm8001_chip_init,
4463 .chip_soft_rst = pm8001_chip_soft_rst,
4464 .chip_rst = pm8001_hw_chip_rst,
4465 .chip_iounmap = pm8001_chip_iounmap,
4466 .isr = pm8001_chip_isr,
4467 .is_our_interupt = pm8001_chip_is_our_interupt,
4468 .isr_process_oq = process_oq,
4469 .interrupt_enable = pm8001_chip_interrupt_enable,
4470 .interrupt_disable = pm8001_chip_interrupt_disable,
4471 .make_prd = pm8001_chip_make_sg,
4472 .smp_req = pm8001_chip_smp_req,
4473 .ssp_io_req = pm8001_chip_ssp_io_req,
4474 .sata_req = pm8001_chip_sata_req,
4475 .phy_start_req = pm8001_chip_phy_start_req,
4476 .phy_stop_req = pm8001_chip_phy_stop_req,
4477 .reg_dev_req = pm8001_chip_reg_dev_req,
4478 .dereg_dev_req = pm8001_chip_dereg_dev_req,
4479 .phy_ctl_req = pm8001_chip_phy_ctl_req,
4480 .task_abort = pm8001_chip_abort_task,
4481 .ssp_tm_req = pm8001_chip_ssp_tm_req,
4482 .get_nvmd_req = pm8001_chip_get_nvmd_req,
4483 .set_nvmd_req = pm8001_chip_set_nvmd_req,
4484 .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
4485 .set_dev_state_req = pm8001_chip_set_dev_state_req,
jack_wangd0b68042009-11-05 22:32:31 +08004486 .sas_re_init_req = pm8001_chip_sas_re_initialization,
jack wangdbf9bfe2009-10-14 16:19:21 +08004487};
4488