blob: fde6661ef70d69e88af4fcea8736a3f2ddc8e1ec [file] [log] [blame]
Quinn Jensen52c543f2007-07-09 22:06:53 +01001/*
Anson Huange95dddb2013-03-20 19:39:42 -04002 * Copyright 2004-2013 Freescale Semiconductor, Inc. All Rights Reserved.
Quinn Jensen52c543f2007-07-09 22:06:53 +01003 */
4
5/*
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifndef __ASM_ARCH_MXC_COMMON_H__
12#define __ASM_ARCH_MXC_COMMON_H__
13
Robin Holt7b6d8642013-07-08 16:01:40 -070014#include <linux/reboot.h>
15
Sascha Hauer282b13d2008-09-09 10:19:40 +020016struct platform_device;
Shawn Guo009e63f2013-05-08 21:05:53 +080017struct pt_regs;
Sascha Hauer30c730f2009-02-16 14:36:49 +010018struct clk;
Shawn Guoa1f1c7e2011-09-06 15:08:40 +080019enum mxc_cpu_pwr_mode;
Sascha Hauer282b13d2008-09-09 10:19:40 +020020
Shawn Guo803648d2013-10-16 21:05:35 +080021void mx1_map_io(void);
22void mx21_map_io(void);
23void mx25_map_io(void);
24void mx27_map_io(void);
25void mx31_map_io(void);
26void mx35_map_io(void);
27void mx51_map_io(void);
28void mx53_map_io(void);
29void imx1_init_early(void);
30void imx21_init_early(void);
31void imx25_init_early(void);
32void imx27_init_early(void);
33void imx31_init_early(void);
34void imx35_init_early(void);
35void imx51_init_early(void);
36void imx53_init_early(void);
37void mxc_init_irq(void __iomem *);
38void tzic_init_irq(void __iomem *);
39void mx1_init_irq(void);
40void mx21_init_irq(void);
41void mx25_init_irq(void);
42void mx27_init_irq(void);
43void mx31_init_irq(void);
44void mx35_init_irq(void);
45void mx51_init_irq(void);
46void mx53_init_irq(void);
47void imx1_soc_init(void);
48void imx21_soc_init(void);
49void imx25_soc_init(void);
50void imx27_soc_init(void);
51void imx31_soc_init(void);
52void imx35_soc_init(void);
53void imx51_soc_init(void);
54void imx51_init_late(void);
55void imx53_init_late(void);
56void epit_timer_init(void __iomem *base, int irq);
57void mxc_timer_init(void __iomem *, int);
58int mx1_clocks_init(unsigned long fref);
59int mx21_clocks_init(unsigned long lref, unsigned long fref);
60int mx25_clocks_init(void);
61int mx27_clocks_init(unsigned long fref);
62int mx31_clocks_init(unsigned long fref);
63int mx35_clocks_init(void);
64int mx51_clocks_init(unsigned long ckil, unsigned long osc,
Amit Kucheriaa329b482010-02-04 12:21:53 -080065 unsigned long ckih1, unsigned long ckih2);
Shawn Guo803648d2013-10-16 21:05:35 +080066int mx25_clocks_init_dt(void);
67int mx27_clocks_init_dt(void);
68int mx31_clocks_init_dt(void);
69struct platform_device *mxc_register_gpio(char *name, int id,
Shawn Guob78d8e52011-06-06 00:07:55 +080070 resource_size_t iobase, resource_size_t iosize, int irq, int irq_high);
Shawn Guo803648d2013-10-16 21:05:35 +080071void mxc_set_cpu_type(unsigned int type);
72void mxc_restart(enum reboot_mode, const char *);
73void mxc_arch_reset_init(void __iomem *);
74void mxc_arch_reset_init_dt(void);
75int mx53_revision(void);
76void imx_set_aips(void __iomem *);
77int mxc_device_init(void);
Shawn Guobfefdff2013-08-13 13:54:02 +080078void imx_set_soc_revision(unsigned int rev);
79unsigned int imx_get_soc_revision(void);
Shawn Guof1c6f312013-08-13 14:59:43 +080080void imx_init_revision_from_anatop(void);
Shawn Guoa2887542013-08-13 16:59:28 +080081struct device *imx_soc_device_init(void);
Shawn Guo73d2b4c2011-10-17 08:42:16 +080082
Shawn Guo41e7daf2011-09-28 17:16:06 +080083enum mxc_cpu_pwr_mode {
84 WAIT_CLOCKED, /* wfi only */
85 WAIT_UNCLOCKED, /* WAIT */
86 WAIT_UNCLOCKED_POWER_OFF, /* WAIT + SRPG */
87 STOP_POWER_ON, /* just STOP */
88 STOP_POWER_OFF, /* STOP + SRPG */
89};
90
Fabio Estevam3ac804e2012-02-02 20:02:32 -020091enum mx3_cpu_pwr_mode {
92 MX3_RUN,
93 MX3_WAIT,
94 MX3_DOZE,
95 MX3_SLEEP,
96};
97
Shawn Guo803648d2013-10-16 21:05:35 +080098void mx3_cpu_lp_set(enum mx3_cpu_pwr_mode mode);
99void imx_print_silicon_rev(const char *cpu, int srev);
Sascha Hauerb6de9432011-09-20 14:28:17 +0200100
101void avic_handle_irq(struct pt_regs *);
Sascha Hauer58a92602011-09-20 14:28:39 +0200102void tzic_handle_irq(struct pt_regs *);
Sascha Hauerb6de9432011-09-20 14:28:17 +0200103
104#define imx1_handle_irq avic_handle_irq
105#define imx21_handle_irq avic_handle_irq
106#define imx25_handle_irq avic_handle_irq
107#define imx27_handle_irq avic_handle_irq
108#define imx31_handle_irq avic_handle_irq
109#define imx35_handle_irq avic_handle_irq
Sascha Hauer58a92602011-09-20 14:28:39 +0200110#define imx51_handle_irq tzic_handle_irq
111#define imx53_handle_irq tzic_handle_irq
Sascha Hauerb6de9432011-09-20 14:28:17 +0200112
Shawn Guo803648d2013-10-16 21:05:35 +0800113void imx_enable_cpu(int cpu, bool enable);
114void imx_set_cpu_jump(int cpu, void *jump_addr);
115u32 imx_get_cpu_arg(int cpu);
116void imx_set_cpu_arg(int cpu, u32 arg);
117void v7_cpu_resume(void);
Shawn Guo69c31b72011-09-06 14:59:40 +0800118#ifdef CONFIG_SMP
Shawn Guo803648d2013-10-16 21:05:35 +0800119void v7_secondary_startup(void);
120void imx_scu_map_io(void);
121void imx_smp_prepare(void);
122void imx_scu_standby_enable(void);
Shawn Guo13eed982011-09-06 15:05:25 +0800123#else
124static inline void imx_scu_map_io(void) {}
Shawn Guoa1f1c7e2011-09-06 15:08:40 +0800125static inline void imx_smp_prepare(void) {}
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800126static inline void imx_scu_standby_enable(void) {}
Shawn Guo69c31b72011-09-06 14:59:40 +0800127#endif
Shawn Guo803648d2013-10-16 21:05:35 +0800128void imx_src_init(void);
Shawn Guo87a84b692013-10-06 16:47:46 +0800129#ifdef CONFIG_HAVE_IMX_SRC
Shawn Guo803648d2013-10-16 21:05:35 +0800130void imx_src_prepare_restart(void);
Shawn Guo87a84b692013-10-06 16:47:46 +0800131#else
132static inline void imx_src_prepare_restart(void) {}
133#endif
Shawn Guo803648d2013-10-16 21:05:35 +0800134void imx_gpc_init(void);
135void imx_gpc_pre_suspend(void);
136void imx_gpc_post_resume(void);
137void imx_gpc_mask_all(void);
138void imx_gpc_restore_all(void);
139void imx_anatop_init(void);
140void imx_anatop_pre_suspend(void);
141void imx_anatop_post_resume(void);
142int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode);
143void imx6q_set_chicken_bit(void);
Eric Miao46ec1b22011-12-21 22:38:23 +0800144
Shawn Guo803648d2013-10-16 21:05:35 +0800145void imx_cpu_die(unsigned int cpu);
146int imx_cpu_kill(unsigned int cpu);
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100147
Eric Miao46ec1b22011-12-21 22:38:23 +0800148#ifdef CONFIG_PM
Shawn Guo803648d2013-10-16 21:05:35 +0800149void imx6q_pm_init(void);
Shawn Guo9e8147b2013-09-25 23:09:36 +0800150void imx6q_pm_set_ccm_base(void __iomem *base);
Shawn Guo803648d2013-10-16 21:05:35 +0800151void imx5_pm_init(void);
Eric Miao46ec1b22011-12-21 22:38:23 +0800152#else
153static inline void imx6q_pm_init(void) {}
Shawn Guo9e8147b2013-09-25 23:09:36 +0800154static inline void imx6q_pm_set_ccm_base(void __iomem *base) {}
Fabio Estevam547dd1e2013-07-26 00:17:36 -0300155static inline void imx5_pm_init(void) {}
Eric Miao46ec1b22011-12-21 22:38:23 +0800156#endif
157
Shawn Guo8321b752012-04-26 11:42:34 +0800158#ifdef CONFIG_NEON
Shawn Guo803648d2013-10-16 21:05:35 +0800159int mx51_neon_fixup(void);
Shawn Guo8321b752012-04-26 11:42:34 +0800160#else
161static inline int mx51_neon_fixup(void) { return 0; }
162#endif
163
Shawn Guoe6a07562013-07-08 21:45:20 +0800164#ifdef CONFIG_CACHE_L2X0
Shawn Guo803648d2013-10-16 21:05:35 +0800165void imx_init_l2cache(void);
Shawn Guoe6a07562013-07-08 21:45:20 +0800166#else
167static inline void imx_init_l2cache(void) {}
168#endif
169
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100170extern struct smp_operations imx_smp_ops;
171
Quinn Jensen52c543f2007-07-09 22:06:53 +0100172#endif