blob: 46a5f32e958b67eb38a9c05c330ac14f2c43b960 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Support for the interrupt controllers found on Power Macintosh,
3 * currently Apple's "Grand Central" interrupt controller in all
4 * it's incarnations. OpenPIC support used on newer machines is
5 * in a separate file
6 *
7 * Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +11008 * Copyright (C) 2005 Benjamin Herrenschmidt (benh@kernel.crashing.org)
9 * IBM, Corp.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 *
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/stddef.h>
19#include <linux/init.h>
20#include <linux/sched.h>
21#include <linux/signal.h>
22#include <linux/pci.h>
23#include <linux/interrupt.h>
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +020024#include <linux/syscore_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/adb.h>
26#include <linux/pmu.h>
27
28#include <asm/sections.h>
29#include <asm/io.h>
30#include <asm/smp.h>
31#include <asm/prom.h>
32#include <asm/pci-bridge.h>
33#include <asm/time.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <asm/pmac_feature.h>
35#include <asm/mpic.h>
Michael Ellermanaf3b74d2008-05-08 14:27:15 +100036#include <asm/xmon.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100037
Paul Mackerras3c3f42d2005-10-10 22:58:41 +100038#include "pmac.h"
Paul Mackerras14cf11a2005-09-26 16:04:21 +100039
Paul Mackerras3c3f42d2005-10-10 22:58:41 +100040#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041struct pmac_irq_hw {
42 unsigned int event;
43 unsigned int enable;
44 unsigned int ack;
45 unsigned int level;
46};
47
Grant Likelyb83da292010-06-18 11:10:01 -060048/* Workaround flags for 32bit powermac machines */
49unsigned int of_irq_workarounds;
50struct device_node *of_irq_dflt_pic;
51
Paul Mackerras14cf11a2005-09-26 16:04:21 +100052/* Default addresses */
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +110053static volatile struct pmac_irq_hw __iomem *pmac_irq_hw[4];
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054
Paul Mackerras14cf11a2005-09-26 16:04:21 +100055static int max_irqs;
56static int max_real_irqs;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +000058static DEFINE_RAW_SPINLOCK(pmac_pic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100059
Stephen Rothwell756e7102005-11-09 18:07:45 +110060#define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
61static unsigned long ppc_lost_interrupts[NR_MASK_WORDS];
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100062static unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
63static int pmac_irq_cascade = -1;
Grant Likelybae1d8f2012-02-14 14:06:50 -070064static struct irq_domain *pmac_pic_host;
Stephen Rothwell756e7102005-11-09 18:07:45 +110065
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100066static void __pmac_retrigger(unsigned int irq_nr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100067{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100068 if (irq_nr >= max_real_irqs && pmac_irq_cascade > 0) {
69 __set_bit(irq_nr, ppc_lost_interrupts);
70 irq_nr = pmac_irq_cascade;
71 mb();
72 }
73 if (!__test_and_set_bit(irq_nr, ppc_lost_interrupts)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +100074 atomic_inc(&ppc_n_lost_interrupts);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100075 set_dec(1);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100076 }
77}
78
Lennert Buytenhekd8c94ac2011-03-07 13:59:40 +000079static void pmac_mask_and_ack_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100080{
Grant Likely476eb492011-05-04 15:02:15 +100081 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtca729452006-08-31 21:27:50 -070082 unsigned long bit = 1UL << (src & 0x1f);
83 int i = src >> 5;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100084 unsigned long flags;
85
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +000086 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +100087 __clear_bit(src, ppc_cached_irq_mask);
88 if (__test_and_clear_bit(src, ppc_lost_interrupts))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +100089 atomic_dec(&ppc_n_lost_interrupts);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090 out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
91 out_le32(&pmac_irq_hw[i]->ack, bit);
92 do {
93 /* make sure ack gets to controller before we enable
94 interrupts */
95 mb();
96 } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
97 != (ppc_cached_irq_mask[i] & bit));
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +000098 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100099}
100
Lennert Buytenhekd8c94ac2011-03-07 13:59:40 +0000101static void pmac_ack_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000102{
Grant Likely476eb492011-05-04 15:02:15 +1000103 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000104 unsigned long bit = 1UL << (src & 0x1f);
105 int i = src >> 5;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000106 unsigned long flags;
107
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000108 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000109 if (__test_and_clear_bit(src, ppc_lost_interrupts))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000110 atomic_dec(&ppc_n_lost_interrupts);
111 out_le32(&pmac_irq_hw[i]->ack, bit);
112 (void)in_le32(&pmac_irq_hw[i]->ack);
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000113 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000114}
115
116static void __pmac_set_irq_mask(unsigned int irq_nr, int nokicklost)
117{
118 unsigned long bit = 1UL << (irq_nr & 0x1f);
119 int i = irq_nr >> 5;
120
121 if ((unsigned)irq_nr >= max_irqs)
122 return;
123
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000124 /* enable unmasked interrupts */
125 out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
126
127 do {
128 /* make sure mask gets to controller before we
129 return to user */
130 mb();
131 } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
132 != (ppc_cached_irq_mask[i] & bit));
133
134 /*
135 * Unfortunately, setting the bit in the enable register
136 * when the device interrupt is already on *doesn't* set
137 * the bit in the flag register or request another interrupt.
138 */
139 if (bit & ppc_cached_irq_mask[i] & in_le32(&pmac_irq_hw[i]->level))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000140 __pmac_retrigger(irq_nr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000141}
142
143/* When an irq gets requested for the first client, if it's an
144 * edge interrupt, we clear any previous one on the controller
145 */
Lennert Buytenhekd8c94ac2011-03-07 13:59:40 +0000146static unsigned int pmac_startup_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000148 unsigned long flags;
Grant Likely476eb492011-05-04 15:02:15 +1000149 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000150 unsigned long bit = 1UL << (src & 0x1f);
151 int i = src >> 5;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000152
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000153 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Thomas Gleixner8c99f562011-03-25 16:03:07 +0100154 if (!irqd_is_level_type(d))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000155 out_le32(&pmac_irq_hw[i]->ack, bit);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000156 __set_bit(src, ppc_cached_irq_mask);
157 __pmac_set_irq_mask(src, 0);
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000158 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000159
160 return 0;
161}
162
Lennert Buytenhekd8c94ac2011-03-07 13:59:40 +0000163static void pmac_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000164{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000165 unsigned long flags;
Grant Likely476eb492011-05-04 15:02:15 +1000166 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000167
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000168 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000169 __clear_bit(src, ppc_cached_irq_mask);
Benjamin Herrenschmidtca729452006-08-31 21:27:50 -0700170 __pmac_set_irq_mask(src, 1);
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000171 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000172}
173
Lennert Buytenhekd8c94ac2011-03-07 13:59:40 +0000174static void pmac_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000175{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000176 unsigned long flags;
Grant Likely476eb492011-05-04 15:02:15 +1000177 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000178
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000179 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000180 __set_bit(src, ppc_cached_irq_mask);
181 __pmac_set_irq_mask(src, 0);
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000182 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000183}
184
Lennert Buytenhekd8c94ac2011-03-07 13:59:40 +0000185static int pmac_retrigger(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000186{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000187 unsigned long flags;
188
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000189 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Grant Likely476eb492011-05-04 15:02:15 +1000190 __pmac_retrigger(irqd_to_hwirq(d));
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000191 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000192 return 1;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000193}
194
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000195static struct irq_chip pmac_pic = {
Anton Blanchardfc380c02010-01-31 20:33:41 +0000196 .name = "PMAC-PIC",
Lennert Buytenhekd8c94ac2011-03-07 13:59:40 +0000197 .irq_startup = pmac_startup_irq,
198 .irq_mask = pmac_mask_irq,
199 .irq_ack = pmac_ack_irq,
200 .irq_mask_ack = pmac_mask_and_ack_irq,
201 .irq_unmask = pmac_unmask_irq,
202 .irq_retrigger = pmac_retrigger,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203};
204
Olaf Hering35a84c22006-10-07 22:08:26 +1000205static irqreturn_t gatwick_action(int cpl, void *dev_id)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000206{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000207 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208 int irq, bits;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000209 int rc = IRQ_NONE;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000211 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000212 for (irq = max_irqs; (irq -= 32) >= max_real_irqs; ) {
213 int i = irq >> 5;
214 bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
Benjamin Herrenschmidt8e609d52011-12-12 10:27:41 +1100215 bits |= in_le32(&pmac_irq_hw[i]->level);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000216 bits &= ppc_cached_irq_mask[i];
217 if (bits == 0)
218 continue;
219 irq += __ilog2(bits);
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000220 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Michael Ellermanf11f76d2009-04-22 15:31:44 +0000221 generic_handle_irq(irq);
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000222 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000223 rc = IRQ_HANDLED;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224 }
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000225 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000226 return rc;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227}
228
Olaf Hering35a84c22006-10-07 22:08:26 +1000229static unsigned int pmac_pic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230{
231 int irq;
232 unsigned long bits = 0;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000233 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000234
Milton Miller1ece3552011-05-10 19:29:42 +0000235#ifdef CONFIG_PPC_PMAC32_PSURGE
Milton Miller23f73a52011-05-10 19:30:22 +0000236 /* IPI's are a hack on the powersurge -- Cort */
237 if (smp_processor_id() != 0) {
238 return psurge_secondary_virq;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000239 }
Milton Miller1ece3552011-05-10 19:29:42 +0000240#endif /* CONFIG_PPC_PMAC32_PSURGE */
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000241 raw_spin_lock_irqsave(&pmac_pic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000242 for (irq = max_real_irqs; (irq -= 32) >= 0; ) {
243 int i = irq >> 5;
244 bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
Benjamin Herrenschmidt8e609d52011-12-12 10:27:41 +1100245 bits |= in_le32(&pmac_irq_hw[i]->level);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246 bits &= ppc_cached_irq_mask[i];
247 if (bits == 0)
248 continue;
249 irq += __ilog2(bits);
250 break;
251 }
Thomas Gleixnerd0eab3e2010-02-18 02:23:03 +0000252 raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000253 if (unlikely(irq < 0))
254 return NO_IRQ;
255 return irq_linear_revmap(pmac_pic_host, irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256}
257
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000258#ifdef CONFIG_XMON
259static struct irqaction xmon_action = {
260 .handler = xmon_irq,
261 .flags = 0,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000262 .name = "NMI - XMON"
263};
264#endif
265
266static struct irqaction gatwick_cascade_action = {
267 .handler = gatwick_action,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268 .name = "cascade",
269};
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100270
Grant Likelybae1d8f2012-02-14 14:06:50 -0700271static int pmac_pic_host_match(struct irq_domain *h, struct device_node *node)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000272{
273 /* We match all, we don't always have a node anyway */
274 return 1;
275}
276
Grant Likelybae1d8f2012-02-14 14:06:50 -0700277static int pmac_pic_host_map(struct irq_domain *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700278 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000279{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000280 if (hw >= max_irqs)
281 return -EINVAL;
282
283 /* Mark level interrupts, set delayed disable for edge ones and set
284 * handlers
285 */
Benjamin Herrenschmidt8e609d52011-12-12 10:27:41 +1100286 irq_set_status_flags(virq, IRQ_LEVEL);
287 irq_set_chip_and_handler(virq, &pmac_pic, handle_level_irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000288 return 0;
289}
290
Grant Likelybae1d8f2012-02-14 14:06:50 -0700291static int pmac_pic_host_xlate(struct irq_domain *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +0000292 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000293 irq_hw_number_t *out_hwirq,
294 unsigned int *out_flags)
295
296{
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700297 *out_flags = IRQ_TYPE_NONE;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000298 *out_hwirq = *intspec;
299 return 0;
300}
301
Grant Likely9f70b8e2012-01-26 12:24:34 -0700302static const struct irq_domain_ops pmac_pic_host_ops = {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000303 .match = pmac_pic_host_match,
304 .map = pmac_pic_host_map,
305 .xlate = pmac_pic_host_xlate,
306};
307
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100308static void __init pmac_pic_probe_oldstyle(void)
309{
310 int i;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100311 struct device_node *master = NULL;
312 struct device_node *slave = NULL;
313 u8 __iomem *addr;
314 struct resource r;
315
316 /* Set our get_irq function */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000317 ppc_md.get_irq = pmac_pic_get_irq;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100318
319 /*
320 * Find the interrupt controller type & node
321 */
322
323 if ((master = of_find_node_by_name(NULL, "gc")) != NULL) {
324 max_irqs = max_real_irqs = 32;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100325 } else if ((master = of_find_node_by_name(NULL, "ohare")) != NULL) {
326 max_irqs = max_real_irqs = 32;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100327 /* We might have a second cascaded ohare */
328 slave = of_find_node_by_name(NULL, "pci106b,7");
Benjamin Herrenschmidt8e609d52011-12-12 10:27:41 +1100329 if (slave)
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100330 max_irqs = 64;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100331 } else if ((master = of_find_node_by_name(NULL, "mac-io")) != NULL) {
332 max_irqs = max_real_irqs = 64;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100333
334 /* We might have a second cascaded heathrow */
335 slave = of_find_node_by_name(master, "mac-io");
336
337 /* Check ordering of master & slave */
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000338 if (of_device_is_compatible(master, "gatwick")) {
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100339 struct device_node *tmp;
340 BUG_ON(slave == NULL);
341 tmp = master;
342 master = slave;
343 slave = tmp;
344 }
345
346 /* We found a slave */
Benjamin Herrenschmidt8e609d52011-12-12 10:27:41 +1100347 if (slave)
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100348 max_irqs = 128;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100349 }
350 BUG_ON(master == NULL);
351
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000352 /*
353 * Allocate an irq host
354 */
Grant Likelya8db8cf2012-02-14 14:06:54 -0700355 pmac_pic_host = irq_domain_add_linear(master, max_irqs,
356 &pmac_pic_host_ops, NULL);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000357 BUG_ON(pmac_pic_host == NULL);
358 irq_set_default_host(pmac_pic_host);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100359
360 /* Get addresses of first controller if we have a node for it */
361 BUG_ON(of_address_to_resource(master, 0, &r));
362
363 /* Map interrupts of primary controller */
364 addr = (u8 __iomem *) ioremap(r.start, 0x40);
365 i = 0;
366 pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
367 (addr + 0x20);
368 if (max_real_irqs > 32)
369 pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
370 (addr + 0x10);
371 of_node_put(master);
372
373 printk(KERN_INFO "irq: Found primary Apple PIC %s for %d irqs\n",
374 master->full_name, max_real_irqs);
375
376 /* Map interrupts of cascaded controller */
377 if (slave && !of_address_to_resource(slave, 0, &r)) {
378 addr = (u8 __iomem *)ioremap(r.start, 0x40);
379 pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
380 (addr + 0x20);
381 if (max_irqs > 64)
382 pmac_irq_hw[i++] =
383 (volatile struct pmac_irq_hw __iomem *)
384 (addr + 0x10);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000385 pmac_irq_cascade = irq_of_parse_and_map(slave, 0);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100386
387 printk(KERN_INFO "irq: Found slave Apple PIC %s for %d irqs"
388 " cascade: %d\n", slave->full_name,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000389 max_irqs - max_real_irqs, pmac_irq_cascade);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100390 }
391 of_node_put(slave);
392
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000393 /* Disable all interrupts in all controllers */
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100394 for (i = 0; i * 32 < max_irqs; ++i)
395 out_le32(&pmac_irq_hw[i]->enable, 0);
396
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000397 /* Hookup cascade irq */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000398 if (slave && pmac_irq_cascade != NO_IRQ)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000399 setup_irq(pmac_irq_cascade, &gatwick_cascade_action);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100400
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100401 printk(KERN_INFO "irq: System has %d possible interrupts\n", max_irqs);
402#ifdef CONFIG_XMON
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700403 setup_irq(irq_create_mapping(NULL, 20), &xmon_action);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100404#endif
405}
Grant Likelyb83da292010-06-18 11:10:01 -0600406
407int of_irq_map_oldworld(struct device_node *device, int index,
408 struct of_irq *out_irq)
409{
410 const u32 *ints = NULL;
411 int intlen;
412
413 /*
414 * Old machines just have a list of interrupt numbers
415 * and no interrupt-controller nodes. We also have dodgy
416 * cases where the APPL,interrupts property is completely
417 * missing behind pci-pci bridges and we have to get it
418 * from the parent (the bridge itself, as apple just wired
419 * everything together on these)
420 */
421 while (device) {
422 ints = of_get_property(device, "AAPL,interrupts", &intlen);
423 if (ints != NULL)
424 break;
425 device = device->parent;
426 if (device && strcmp(device->type, "pci") != 0)
427 break;
428 }
429 if (ints == NULL)
430 return -EINVAL;
431 intlen /= sizeof(u32);
432
433 if (index >= intlen)
434 return -EINVAL;
435
436 out_irq->controller = NULL;
437 out_irq->specifier[0] = ints[index];
438 out_irq->size = 1;
439
440 return 0;
441}
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000442#endif /* CONFIG_PPC32 */
443
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100444static void __init pmac_pic_setup_mpic_nmi(struct mpic *mpic)
445{
446#if defined(CONFIG_XMON) && defined(CONFIG_PPC32)
447 struct device_node* pswitch;
448 int nmi_irq;
449
450 pswitch = of_find_node_by_name(NULL, "programmer-switch");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000451 if (pswitch) {
452 nmi_irq = irq_of_parse_and_map(pswitch, 0);
453 if (nmi_irq != NO_IRQ) {
454 mpic_irq_set_priority(nmi_irq, 9);
455 setup_irq(nmi_irq, &xmon_action);
456 }
457 of_node_put(pswitch);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100458 }
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100459#endif /* defined(CONFIG_XMON) && defined(CONFIG_PPC32) */
460}
461
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100462static struct mpic * __init pmac_setup_one_mpic(struct device_node *np,
463 int master)
464{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100465 const char *name = master ? " MPIC 1 " : " MPIC 2 ";
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100466 struct mpic *mpic;
Kyle Moffettbe8bec52011-12-02 06:28:03 +0000467 unsigned int flags = master ? 0 : MPIC_SECONDARY;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100468
469 pmac_call_feature(PMAC_FTR_ENABLE_MPIC, np, 0, 0);
470
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100471 flags |= MPIC_WANTS_RESET;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000472 if (of_get_property(np, "big-endian", NULL))
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100473 flags |= MPIC_BIG_ENDIAN;
474
475 /* Primary Big Endian means HT interrupts. This is quite dodgy
476 * but works until I find a better way
477 */
478 if (master && (flags & MPIC_BIG_ENDIAN))
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000479 flags |= MPIC_U3_HT_IRQS;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100480
Kyle Moffett8bf41562011-12-02 06:27:59 +0000481 mpic = mpic_alloc(np, 0, flags, 0, 0, name);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100482 if (mpic == NULL)
483 return NULL;
484
485 mpic_init(mpic);
486
487 return mpic;
488 }
489
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100490static int __init pmac_pic_probe_mpic(void)
491{
492 struct mpic *mpic1, *mpic2;
493 struct device_node *np, *master = NULL, *slave = NULL;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100494
495 /* We can have up to 2 MPICs cascaded */
496 for (np = NULL; (np = of_find_node_by_type(np, "open-pic"))
497 != NULL;) {
498 if (master == NULL &&
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000499 of_get_property(np, "interrupts", NULL) == NULL)
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100500 master = of_node_get(np);
501 else if (slave == NULL)
502 slave = of_node_get(np);
503 if (master && slave)
504 break;
505 }
506
507 /* Check for bogus setups */
508 if (master == NULL && slave != NULL) {
509 master = slave;
510 slave = NULL;
511 }
512
513 /* Not found, default to good old pmac pic */
514 if (master == NULL)
515 return -ENODEV;
516
517 /* Set master handler */
518 ppc_md.get_irq = mpic_get_irq;
519
520 /* Setup master */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100521 mpic1 = pmac_setup_one_mpic(master, 1);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100522 BUG_ON(mpic1 == NULL);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100523
524 /* Install NMI if any */
525 pmac_pic_setup_mpic_nmi(mpic1);
526
527 of_node_put(master);
528
Kyle Moffett09dc34a2011-12-02 06:28:07 +0000529 /* Set up a cascaded controller, if present */
530 if (slave) {
531 mpic2 = pmac_setup_one_mpic(slave, 0);
532 if (mpic2 == NULL)
533 printk(KERN_ERR "Failed to setup slave MPIC\n");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100534 of_node_put(slave);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100535 }
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100536
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100537 return 0;
538}
539
540
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000541void __init pmac_pic_init(void)
542{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000543 /* We configure the OF parsing based on our oldworld vs. newworld
544 * platform type and wether we were booted by BootX.
545 */
546#ifdef CONFIG_PPC32
547 if (!pmac_newworld)
Grant Likelyb83da292010-06-18 11:10:01 -0600548 of_irq_workarounds |= OF_IMAP_OLDWORLD_MAC;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000549 if (of_get_property(of_chosen, "linux,bootx", NULL) != NULL)
Grant Likelyb83da292010-06-18 11:10:01 -0600550 of_irq_workarounds |= OF_IMAP_NO_PHANDLE;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000551
Grant Likelyb83da292010-06-18 11:10:01 -0600552 /* If we don't have phandles on a newworld, then try to locate a
553 * default interrupt controller (happens when booting with BootX).
554 * We do a first match here, hopefully, that only ever happens on
555 * machines with one controller.
556 */
557 if (pmac_newworld && (of_irq_workarounds & OF_IMAP_NO_PHANDLE)) {
558 struct device_node *np;
559
560 for_each_node_with_property(np, "interrupt-controller") {
561 /* Skip /chosen/interrupt-controller */
562 if (strcmp(np->name, "chosen") == 0)
563 continue;
564 /* It seems like at least one person wants
565 * to use BootX on a machine with an AppleKiwi
566 * controller which happens to pretend to be an
567 * interrupt controller too. */
568 if (strcmp(np->name, "AppleKiwi") == 0)
569 continue;
570 /* I think we found one ! */
571 of_irq_dflt_pic = np;
572 break;
573 }
574 }
575#endif /* CONFIG_PPC32 */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700576
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000577 /* We first try to detect Apple's new Core99 chipset, since mac-io
578 * is quite different on those machines and contains an IBM MPIC2.
579 */
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100580 if (pmac_pic_probe_mpic() == 0)
Paul Mackerras20c8c212005-09-28 20:28:14 +1000581 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000582
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000583#ifdef CONFIG_PPC32
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100584 pmac_pic_probe_oldstyle();
585#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000586}
587
Paul Mackerrasa0005032005-11-02 15:08:17 +1100588#if defined(CONFIG_PM) && defined(CONFIG_PPC32)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000589/*
590 * These procedures are used in implementing sleep on the powerbooks.
591 * sleep_save_intrs() saves the states of all interrupt enables
592 * and disables all interrupts except for the nominated one.
593 * sleep_restore_intrs() restores the states of all interrupt enables.
594 */
595unsigned long sleep_save_mask[2];
596
597/* This used to be passed by the PMU driver but that link got
598 * broken with the new driver model. We use this tweak for now...
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000599 * We really want to do things differently though...
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600 */
601static int pmacpic_find_viaint(void)
602{
603 int viaint = -1;
604
605#ifdef CONFIG_ADB_PMU
606 struct device_node *np;
607
608 if (pmu_get_model() != PMU_OHARE_BASED)
609 goto not_found;
610 np = of_find_node_by_name(NULL, "via-pmu");
611 if (np == NULL)
612 goto not_found;
Joe Perchesd258e642009-06-28 06:26:10 +0000613 viaint = irq_of_parse_and_map(np, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000614
615not_found:
Tony Breeds98cddbf2008-03-12 10:48:48 +1100616#endif /* CONFIG_ADB_PMU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000617 return viaint;
618}
619
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +0200620static int pmacpic_suspend(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000621{
622 int viaint = pmacpic_find_viaint();
623
624 sleep_save_mask[0] = ppc_cached_irq_mask[0];
625 sleep_save_mask[1] = ppc_cached_irq_mask[1];
626 ppc_cached_irq_mask[0] = 0;
627 ppc_cached_irq_mask[1] = 0;
628 if (viaint > 0)
629 set_bit(viaint, ppc_cached_irq_mask);
630 out_le32(&pmac_irq_hw[0]->enable, ppc_cached_irq_mask[0]);
631 if (max_real_irqs > 32)
632 out_le32(&pmac_irq_hw[1]->enable, ppc_cached_irq_mask[1]);
633 (void)in_le32(&pmac_irq_hw[0]->event);
634 /* make sure mask gets to controller before we return to caller */
635 mb();
636 (void)in_le32(&pmac_irq_hw[0]->enable);
637
638 return 0;
639}
640
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +0200641static void pmacpic_resume(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000642{
643 int i;
644
645 out_le32(&pmac_irq_hw[0]->enable, 0);
646 if (max_real_irqs > 32)
647 out_le32(&pmac_irq_hw[1]->enable, 0);
648 mb();
649 for (i = 0; i < max_real_irqs; ++i)
650 if (test_bit(i, sleep_save_mask))
Lennert Buytenhekd8c94ac2011-03-07 13:59:40 +0000651 pmac_unmask_irq(irq_get_irq_data(i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000652}
653
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +0200654static struct syscore_ops pmacpic_syscore_ops = {
655 .suspend = pmacpic_suspend,
656 .resume = pmacpic_resume,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000657};
658
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +0200659static int __init init_pmacpic_syscore(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000660{
Benjamin Herrenschmidt339dedf2011-05-31 18:01:23 +1000661 if (pmac_irq_hw[0])
662 register_syscore_ops(&pmacpic_syscore_ops);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000663 return 0;
664}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000665
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +0200666machine_subsys_initcall(powermac, init_pmacpic_syscore);
667
668#endif /* CONFIG_PM && CONFIG_PPC32 */