blob: bbcf783707f1953d85b151787ff6768cee1f44f6 [file] [log] [blame]
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001/*
2 * drivers/dma/imx-sdma.c
3 *
4 * This file contains a driver for the Freescale Smart DMA engine
5 *
6 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7 *
8 * Based on code from Freescale:
9 *
10 * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
11 *
12 * The code contained herein is licensed under the GNU General Public
13 * License. You may obtain a copy of the GNU General Public License
14 * Version 2 or later at the following locations:
15 *
16 * http://www.opensource.org/licenses/gpl-license.html
17 * http://www.gnu.org/copyleft/gpl.html
18 */
19
20#include <linux/init.h>
Axel Linf8de8f42011-08-30 15:08:24 +080021#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080023#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000024#include <linux/mm.h>
25#include <linux/interrupt.h>
26#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080027#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000028#include <linux/sched.h>
29#include <linux/semaphore.h>
30#include <linux/spinlock.h>
31#include <linux/device.h>
32#include <linux/dma-mapping.h>
33#include <linux/firmware.h>
34#include <linux/slab.h>
35#include <linux/platform_device.h>
36#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080037#include <linux/of.h>
38#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080039#include <linux/of_dma.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000040
41#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020042#include <linux/platform_data/dma-imx-sdma.h>
43#include <linux/platform_data/dma-imx.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000044
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000045#include "dmaengine.h"
46
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
127 * Mode/Count of data node descriptors - IPCv2
128 */
129struct sdma_mode_count {
130 u32 count : 16; /* size of the buffer pointed by this BD */
131 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
132 u32 command : 8; /* command mostlky used for channel 0 */
133};
134
135/*
136 * Buffer descriptor
137 */
138struct sdma_buffer_descriptor {
139 struct sdma_mode_count mode;
140 u32 buffer_addr; /* address of the buffer described */
141 u32 ext_buffer_addr; /* extended buffer address */
142} __attribute__ ((packed));
143
144/**
145 * struct sdma_channel_control - Channel control Block
146 *
147 * @current_bd_ptr current buffer descriptor processed
148 * @base_bd_ptr first element of buffer descriptor array
149 * @unused padding. The SDMA engine expects an array of 128 byte
150 * control blocks
151 */
152struct sdma_channel_control {
153 u32 current_bd_ptr;
154 u32 base_bd_ptr;
155 u32 unused[2];
156} __attribute__ ((packed));
157
158/**
159 * struct sdma_state_registers - SDMA context for a channel
160 *
161 * @pc: program counter
162 * @t: test bit: status of arithmetic & test instruction
163 * @rpc: return program counter
164 * @sf: source fault while loading data
165 * @spc: loop start program counter
166 * @df: destination fault while storing data
167 * @epc: loop end program counter
168 * @lm: loop mode
169 */
170struct sdma_state_registers {
171 u32 pc :14;
172 u32 unused1: 1;
173 u32 t : 1;
174 u32 rpc :14;
175 u32 unused0: 1;
176 u32 sf : 1;
177 u32 spc :14;
178 u32 unused2: 1;
179 u32 df : 1;
180 u32 epc :14;
181 u32 lm : 2;
182} __attribute__ ((packed));
183
184/**
185 * struct sdma_context_data - sdma context specific to a channel
186 *
187 * @channel_state: channel state bits
188 * @gReg: general registers
189 * @mda: burst dma destination address register
190 * @msa: burst dma source address register
191 * @ms: burst dma status register
192 * @md: burst dma data register
193 * @pda: peripheral dma destination address register
194 * @psa: peripheral dma source address register
195 * @ps: peripheral dma status register
196 * @pd: peripheral dma data register
197 * @ca: CRC polynomial register
198 * @cs: CRC accumulator register
199 * @dda: dedicated core destination address register
200 * @dsa: dedicated core source address register
201 * @ds: dedicated core status register
202 * @dd: dedicated core data register
203 */
204struct sdma_context_data {
205 struct sdma_state_registers channel_state;
206 u32 gReg[8];
207 u32 mda;
208 u32 msa;
209 u32 ms;
210 u32 md;
211 u32 pda;
212 u32 psa;
213 u32 ps;
214 u32 pd;
215 u32 ca;
216 u32 cs;
217 u32 dda;
218 u32 dsa;
219 u32 ds;
220 u32 dd;
221 u32 scratch0;
222 u32 scratch1;
223 u32 scratch2;
224 u32 scratch3;
225 u32 scratch4;
226 u32 scratch5;
227 u32 scratch6;
228 u32 scratch7;
229} __attribute__ ((packed));
230
231#define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor))
232
233struct sdma_engine;
234
235/**
236 * struct sdma_channel - housekeeping for a SDMA channel
237 *
238 * @sdma pointer to the SDMA engine for this channel
Sascha Hauer23889c62011-01-31 10:56:58 +0100239 * @channel the channel number, matches dmaengine chan_id + 1
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000240 * @direction transfer type. Needed for setting SDMA script
241 * @peripheral_type Peripheral type. Needed for setting SDMA script
242 * @event_id0 aka dma request line
243 * @event_id1 for channels that use 2 events
244 * @word_size peripheral access size
245 * @buf_tail ID of the buffer that was processed
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000246 * @num_bd max NUM_BD. number of descriptors currently handling
247 */
248struct sdma_channel {
249 struct sdma_engine *sdma;
250 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530251 enum dma_transfer_direction direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000252 enum sdma_peripheral_type peripheral_type;
253 unsigned int event_id0;
254 unsigned int event_id1;
255 enum dma_slave_buswidth word_size;
256 unsigned int buf_tail;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000257 unsigned int num_bd;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100258 unsigned int period_len;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000259 struct sdma_buffer_descriptor *bd;
260 dma_addr_t bd_phys;
261 unsigned int pc_from_device, pc_to_device;
262 unsigned long flags;
263 dma_addr_t per_address;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800264 unsigned long event_mask[2];
265 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000266 u32 shp_addr, per_addr;
267 struct dma_chan chan;
268 spinlock_t lock;
269 struct dma_async_tx_descriptor desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000270 enum dma_status status;
Huang Shijieab59a512011-12-02 10:16:25 +0800271 unsigned int chn_count;
272 unsigned int chn_real_count;
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800273 struct tasklet_struct tasklet;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000274};
275
Richard Zhao0bbc1412012-01-13 11:10:01 +0800276#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000277
278#define MAX_DMA_CHANNELS 32
279#define MXC_SDMA_DEFAULT_PRIORITY 1
280#define MXC_SDMA_MIN_PRIORITY 1
281#define MXC_SDMA_MAX_PRIORITY 7
282
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000283#define SDMA_FIRMWARE_MAGIC 0x414d4453
284
285/**
286 * struct sdma_firmware_header - Layout of the firmware image
287 *
288 * @magic "SDMA"
289 * @version_major increased whenever layout of struct sdma_script_start_addrs
290 * changes.
291 * @version_minor firmware minor version (for binary compatible changes)
292 * @script_addrs_start offset of struct sdma_script_start_addrs in this image
293 * @num_script_addrs Number of script addresses in this image
294 * @ram_code_start offset of SDMA ram image in this firmware image
295 * @ram_code_size size of SDMA ram image
296 * @script_addrs Stores the start address of the SDMA scripts
297 * (in SDMA memory space)
298 */
299struct sdma_firmware_header {
300 u32 magic;
301 u32 version_major;
302 u32 version_minor;
303 u32 script_addrs_start;
304 u32 num_script_addrs;
305 u32 ram_code_start;
306 u32 ram_code_size;
307};
308
Sascha Hauer17bba722013-08-20 10:04:31 +0200309struct sdma_driver_data {
310 int chnenbl0;
311 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200312 struct sdma_script_start_addrs *script_addrs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800313};
314
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000315struct sdma_engine {
316 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100317 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000318 struct sdma_channel channel[MAX_DMA_CHANNELS];
319 struct sdma_channel_control *channel_control;
320 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000321 struct sdma_context_data *context;
322 dma_addr_t context_phys;
323 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100324 struct clk *clk_ipg;
325 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800326 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800327 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000328 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200329 const struct sdma_driver_data *drvdata;
330};
331
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300332static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200333 .chnenbl0 = SDMA_CHNENBL0_IMX31,
334 .num_events = 32,
335};
336
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200337static struct sdma_script_start_addrs sdma_script_imx25 = {
338 .ap_2_ap_addr = 729,
339 .uart_2_mcu_addr = 904,
340 .per_2_app_addr = 1255,
341 .mcu_2_app_addr = 834,
342 .uartsh_2_mcu_addr = 1120,
343 .per_2_shp_addr = 1329,
344 .mcu_2_shp_addr = 1048,
345 .ata_2_mcu_addr = 1560,
346 .mcu_2_ata_addr = 1479,
347 .app_2_per_addr = 1189,
348 .app_2_mcu_addr = 770,
349 .shp_2_per_addr = 1407,
350 .shp_2_mcu_addr = 979,
351};
352
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300353static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200354 .chnenbl0 = SDMA_CHNENBL0_IMX35,
355 .num_events = 48,
356 .script_addrs = &sdma_script_imx25,
357};
358
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300359static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200360 .chnenbl0 = SDMA_CHNENBL0_IMX35,
361 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000362};
363
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200364static struct sdma_script_start_addrs sdma_script_imx51 = {
365 .ap_2_ap_addr = 642,
366 .uart_2_mcu_addr = 817,
367 .mcu_2_app_addr = 747,
368 .mcu_2_shp_addr = 961,
369 .ata_2_mcu_addr = 1473,
370 .mcu_2_ata_addr = 1392,
371 .app_2_per_addr = 1033,
372 .app_2_mcu_addr = 683,
373 .shp_2_per_addr = 1251,
374 .shp_2_mcu_addr = 892,
375};
376
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300377static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200378 .chnenbl0 = SDMA_CHNENBL0_IMX35,
379 .num_events = 48,
380 .script_addrs = &sdma_script_imx51,
381};
382
383static struct sdma_script_start_addrs sdma_script_imx53 = {
384 .ap_2_ap_addr = 642,
385 .app_2_mcu_addr = 683,
386 .mcu_2_app_addr = 747,
387 .uart_2_mcu_addr = 817,
388 .shp_2_mcu_addr = 891,
389 .mcu_2_shp_addr = 960,
390 .uartsh_2_mcu_addr = 1032,
391 .spdif_2_mcu_addr = 1100,
392 .mcu_2_spdif_addr = 1134,
393 .firi_2_mcu_addr = 1193,
394 .mcu_2_firi_addr = 1290,
395};
396
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300397static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200398 .chnenbl0 = SDMA_CHNENBL0_IMX35,
399 .num_events = 48,
400 .script_addrs = &sdma_script_imx53,
401};
402
403static struct sdma_script_start_addrs sdma_script_imx6q = {
404 .ap_2_ap_addr = 642,
405 .uart_2_mcu_addr = 817,
406 .mcu_2_app_addr = 747,
407 .per_2_per_addr = 6331,
408 .uartsh_2_mcu_addr = 1032,
409 .mcu_2_shp_addr = 960,
410 .app_2_mcu_addr = 683,
411 .shp_2_mcu_addr = 891,
412 .spdif_2_mcu_addr = 1100,
413 .mcu_2_spdif_addr = 1134,
414};
415
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300416static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200417 .chnenbl0 = SDMA_CHNENBL0_IMX35,
418 .num_events = 48,
419 .script_addrs = &sdma_script_imx6q,
420};
421
Shawn Guo62550cd2011-07-13 21:33:17 +0800422static struct platform_device_id sdma_devtypes[] = {
423 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200424 .name = "imx25-sdma",
425 .driver_data = (unsigned long)&sdma_imx25,
426 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800427 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200428 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800429 }, {
430 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200431 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800432 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200433 .name = "imx51-sdma",
434 .driver_data = (unsigned long)&sdma_imx51,
435 }, {
436 .name = "imx53-sdma",
437 .driver_data = (unsigned long)&sdma_imx53,
438 }, {
439 .name = "imx6q-sdma",
440 .driver_data = (unsigned long)&sdma_imx6q,
441 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800442 /* sentinel */
443 }
444};
445MODULE_DEVICE_TABLE(platform, sdma_devtypes);
446
Shawn Guo580975d2011-07-14 08:35:48 +0800447static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200448 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
449 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
450 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200451 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200452 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100453 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Shawn Guo580975d2011-07-14 08:35:48 +0800454 { /* sentinel */ }
455};
456MODULE_DEVICE_TABLE(of, sdma_dt_ids);
457
Richard Zhao0bbc1412012-01-13 11:10:01 +0800458#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
459#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
460#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000461#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
462
463static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
464{
Sascha Hauer17bba722013-08-20 10:04:31 +0200465 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000466 return chnenbl0 + event * 4;
467}
468
469static int sdma_config_ownership(struct sdma_channel *sdmac,
470 bool event_override, bool mcu_override, bool dsp_override)
471{
472 struct sdma_engine *sdma = sdmac->sdma;
473 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800474 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000475
476 if (event_override && mcu_override && dsp_override)
477 return -EINVAL;
478
Richard Zhaoc4b56852012-01-13 11:09:57 +0800479 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
480 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
481 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000482
483 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800484 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000485 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800486 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000487
488 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800489 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000490 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800491 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000492
493 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800494 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000495 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800496 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000497
Richard Zhaoc4b56852012-01-13 11:09:57 +0800498 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
499 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
500 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000501
502 return 0;
503}
504
Richard Zhaob9a591662012-01-13 11:09:56 +0800505static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
506{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800507 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800508}
509
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000510/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800511 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000512 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800513static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000514{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000515 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800516 unsigned long timeout = 500;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000517
Richard Zhao2ccaef02012-05-11 15:14:27 +0800518 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000519
Richard Zhao2ccaef02012-05-11 15:14:27 +0800520 while (!(ret = readl_relaxed(sdma->regs + SDMA_H_INTR) & 1)) {
521 if (timeout-- <= 0)
522 break;
523 udelay(1);
524 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000525
Richard Zhao2ccaef02012-05-11 15:14:27 +0800526 if (ret) {
527 /* Clear the interrupt status */
528 writel_relaxed(ret, sdma->regs + SDMA_H_INTR);
529 } else {
530 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
531 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000532
533 return ret ? 0 : -ETIMEDOUT;
534}
535
536static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
537 u32 address)
538{
539 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
540 void *buf_virt;
541 dma_addr_t buf_phys;
542 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800543 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200544
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000545 buf_virt = dma_alloc_coherent(NULL,
546 size,
547 &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200548 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800549 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200550 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000551
Richard Zhao2ccaef02012-05-11 15:14:27 +0800552 spin_lock_irqsave(&sdma->channel_0_lock, flags);
553
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000554 bd0->mode.command = C0_SETPM;
555 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
556 bd0->mode.count = size / 2;
557 bd0->buffer_addr = buf_phys;
558 bd0->ext_buffer_addr = address;
559
560 memcpy(buf_virt, buf, size);
561
Richard Zhao2ccaef02012-05-11 15:14:27 +0800562 ret = sdma_run_channel0(sdma);
563
564 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000565
566 dma_free_coherent(NULL, size, buf_virt, buf_phys);
567
568 return ret;
569}
570
571static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
572{
573 struct sdma_engine *sdma = sdmac->sdma;
574 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800575 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000576 u32 chnenbl = chnenbl_ofs(sdma, event);
577
Richard Zhaoc4b56852012-01-13 11:09:57 +0800578 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800579 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800580 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000581}
582
583static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
584{
585 struct sdma_engine *sdma = sdmac->sdma;
586 int channel = sdmac->channel;
587 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800588 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000589
Richard Zhaoc4b56852012-01-13 11:09:57 +0800590 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800591 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800592 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000593}
594
595static void sdma_handle_channel_loop(struct sdma_channel *sdmac)
596{
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100597 if (sdmac->desc.callback)
598 sdmac->desc.callback(sdmac->desc.callback_param);
599}
600
601static void sdma_update_channel_loop(struct sdma_channel *sdmac)
602{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000603 struct sdma_buffer_descriptor *bd;
604
605 /*
606 * loop mode. Iterate over descriptors, re-setup them and
607 * call callback function.
608 */
609 while (1) {
610 bd = &sdmac->bd[sdmac->buf_tail];
611
612 if (bd->mode.status & BD_DONE)
613 break;
614
615 if (bd->mode.status & BD_RROR)
616 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000617
618 bd->mode.status |= BD_DONE;
619 sdmac->buf_tail++;
620 sdmac->buf_tail %= sdmac->num_bd;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000621 }
622}
623
624static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac)
625{
626 struct sdma_buffer_descriptor *bd;
627 int i, error = 0;
628
Huang Shijieab59a512011-12-02 10:16:25 +0800629 sdmac->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000630 /*
631 * non loop mode. Iterate over all descriptors, collect
632 * errors and call callback function
633 */
634 for (i = 0; i < sdmac->num_bd; i++) {
635 bd = &sdmac->bd[i];
636
637 if (bd->mode.status & (BD_DONE | BD_RROR))
638 error = -EIO;
Huang Shijieab59a512011-12-02 10:16:25 +0800639 sdmac->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000640 }
641
642 if (error)
643 sdmac->status = DMA_ERROR;
644 else
Vinod Koul409bff62013-10-16 14:07:06 +0530645 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000646
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000647 dma_cookie_complete(&sdmac->desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000648 if (sdmac->desc.callback)
649 sdmac->desc.callback(sdmac->desc.callback_param);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000650}
651
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800652static void sdma_tasklet(unsigned long data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000653{
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800654 struct sdma_channel *sdmac = (struct sdma_channel *) data;
655
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000656 if (sdmac->flags & IMX_DMA_SG_LOOP)
657 sdma_handle_channel_loop(sdmac);
658 else
659 mxc_sdma_handle_channel_normal(sdmac);
660}
661
662static irqreturn_t sdma_int_handler(int irq, void *dev_id)
663{
664 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800665 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000666
Richard Zhaoc4b56852012-01-13 11:09:57 +0800667 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
Richard Zhao2ccaef02012-05-11 15:14:27 +0800668 /* not interested in channel 0 interrupts */
669 stat &= ~1;
Richard Zhaoc4b56852012-01-13 11:09:57 +0800670 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000671
672 while (stat) {
673 int channel = fls(stat) - 1;
674 struct sdma_channel *sdmac = &sdma->channel[channel];
675
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100676 if (sdmac->flags & IMX_DMA_SG_LOOP)
677 sdma_update_channel_loop(sdmac);
678
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800679 tasklet_schedule(&sdmac->tasklet);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000680
Richard Zhao0bbc1412012-01-13 11:10:01 +0800681 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000682 }
683
684 return IRQ_HANDLED;
685}
686
687/*
688 * sets the pc of SDMA script according to the peripheral type
689 */
690static void sdma_get_pc(struct sdma_channel *sdmac,
691 enum sdma_peripheral_type peripheral_type)
692{
693 struct sdma_engine *sdma = sdmac->sdma;
694 int per_2_emi = 0, emi_2_per = 0;
695 /*
696 * These are needed once we start to support transfers between
697 * two peripherals or memory-to-memory transfers
698 */
699 int per_2_per = 0, emi_2_emi = 0;
700
701 sdmac->pc_from_device = 0;
702 sdmac->pc_to_device = 0;
703
704 switch (peripheral_type) {
705 case IMX_DMATYPE_MEMORY:
706 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
707 break;
708 case IMX_DMATYPE_DSP:
709 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
710 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
711 break;
712 case IMX_DMATYPE_FIRI:
713 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
714 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
715 break;
716 case IMX_DMATYPE_UART:
717 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
718 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
719 break;
720 case IMX_DMATYPE_UART_SP:
721 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
722 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
723 break;
724 case IMX_DMATYPE_ATA:
725 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
726 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
727 break;
728 case IMX_DMATYPE_CSPI:
729 case IMX_DMATYPE_EXT:
730 case IMX_DMATYPE_SSI:
731 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
732 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
733 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800734 case IMX_DMATYPE_SSI_DUAL:
735 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
736 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
737 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000738 case IMX_DMATYPE_SSI_SP:
739 case IMX_DMATYPE_MMC:
740 case IMX_DMATYPE_SDHC:
741 case IMX_DMATYPE_CSPI_SP:
742 case IMX_DMATYPE_ESAI:
743 case IMX_DMATYPE_MSHC_SP:
744 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
745 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
746 break;
747 case IMX_DMATYPE_ASRC:
748 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
749 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
750 per_2_per = sdma->script_addrs->per_2_per_addr;
751 break;
752 case IMX_DMATYPE_MSHC:
753 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
754 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
755 break;
756 case IMX_DMATYPE_CCM:
757 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
758 break;
759 case IMX_DMATYPE_SPDIF:
760 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
761 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
762 break;
763 case IMX_DMATYPE_IPU_MEMORY:
764 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
765 break;
766 default:
767 break;
768 }
769
770 sdmac->pc_from_device = per_2_emi;
771 sdmac->pc_to_device = emi_2_per;
772}
773
774static int sdma_load_context(struct sdma_channel *sdmac)
775{
776 struct sdma_engine *sdma = sdmac->sdma;
777 int channel = sdmac->channel;
778 int load_address;
779 struct sdma_context_data *context = sdma->context;
780 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
781 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800782 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000783
Vinod Kouldb8196d2011-10-13 22:34:23 +0530784 if (sdmac->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000785 load_address = sdmac->pc_from_device;
786 } else {
787 load_address = sdmac->pc_to_device;
788 }
789
790 if (load_address < 0)
791 return load_address;
792
793 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800794 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000795 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
796 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800797 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
798 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000799
Richard Zhao2ccaef02012-05-11 15:14:27 +0800800 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200801
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000802 memset(context, 0, sizeof(*context));
803 context->channel_state.pc = load_address;
804
805 /* Send by context the event mask,base address for peripheral
806 * and watermark level
807 */
Richard Zhao0bbc1412012-01-13 11:10:01 +0800808 context->gReg[0] = sdmac->event_mask[1];
809 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000810 context->gReg[2] = sdmac->per_addr;
811 context->gReg[6] = sdmac->shp_addr;
812 context->gReg[7] = sdmac->watermark_level;
813
814 bd0->mode.command = C0_SETDM;
815 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
816 bd0->mode.count = sizeof(*context) / 4;
817 bd0->buffer_addr = sdma->context_phys;
818 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800819 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000820
Richard Zhao2ccaef02012-05-11 15:14:27 +0800821 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200822
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000823 return ret;
824}
825
826static void sdma_disable_channel(struct sdma_channel *sdmac)
827{
828 struct sdma_engine *sdma = sdmac->sdma;
829 int channel = sdmac->channel;
830
Richard Zhao0bbc1412012-01-13 11:10:01 +0800831 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000832 sdmac->status = DMA_ERROR;
833}
834
835static int sdma_config_channel(struct sdma_channel *sdmac)
836{
837 int ret;
838
839 sdma_disable_channel(sdmac);
840
Richard Zhao0bbc1412012-01-13 11:10:01 +0800841 sdmac->event_mask[0] = 0;
842 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000843 sdmac->shp_addr = 0;
844 sdmac->per_addr = 0;
845
846 if (sdmac->event_id0) {
Sascha Hauer17bba722013-08-20 10:04:31 +0200847 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000848 return -EINVAL;
849 sdma_event_enable(sdmac, sdmac->event_id0);
850 }
851
852 switch (sdmac->peripheral_type) {
853 case IMX_DMATYPE_DSP:
854 sdma_config_ownership(sdmac, false, true, true);
855 break;
856 case IMX_DMATYPE_MEMORY:
857 sdma_config_ownership(sdmac, false, true, false);
858 break;
859 default:
860 sdma_config_ownership(sdmac, true, true, false);
861 break;
862 }
863
864 sdma_get_pc(sdmac, sdmac->peripheral_type);
865
866 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
867 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
868 /* Handle multiple event channels differently */
869 if (sdmac->event_id1) {
Richard Zhao0bbc1412012-01-13 11:10:01 +0800870 sdmac->event_mask[1] = BIT(sdmac->event_id1 % 32);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000871 if (sdmac->event_id1 > 31)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800872 __set_bit(31, &sdmac->watermark_level);
873 sdmac->event_mask[0] = BIT(sdmac->event_id0 % 32);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000874 if (sdmac->event_id0 > 31)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800875 __set_bit(30, &sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000876 } else {
Richard Zhao0bbc1412012-01-13 11:10:01 +0800877 __set_bit(sdmac->event_id0, sdmac->event_mask);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000878 }
879 /* Watermark Level */
880 sdmac->watermark_level |= sdmac->watermark_level;
881 /* Address */
882 sdmac->shp_addr = sdmac->per_address;
883 } else {
884 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
885 }
886
887 ret = sdma_load_context(sdmac);
888
889 return ret;
890}
891
892static int sdma_set_channel_priority(struct sdma_channel *sdmac,
893 unsigned int priority)
894{
895 struct sdma_engine *sdma = sdmac->sdma;
896 int channel = sdmac->channel;
897
898 if (priority < MXC_SDMA_MIN_PRIORITY
899 || priority > MXC_SDMA_MAX_PRIORITY) {
900 return -EINVAL;
901 }
902
Richard Zhaoc4b56852012-01-13 11:09:57 +0800903 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000904
905 return 0;
906}
907
908static int sdma_request_channel(struct sdma_channel *sdmac)
909{
910 struct sdma_engine *sdma = sdmac->sdma;
911 int channel = sdmac->channel;
912 int ret = -EBUSY;
913
Joe Perches9f92d222014-06-15 13:37:35 -0700914 sdmac->bd = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys,
915 GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000916 if (!sdmac->bd) {
917 ret = -ENOMEM;
918 goto out;
919 }
920
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000921 sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys;
922 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
923
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000924 sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000925 return 0;
926out:
927
928 return ret;
929}
930
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000931static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
932{
933 return container_of(chan, struct sdma_channel, chan);
934}
935
936static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx)
937{
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800938 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000939 struct sdma_channel *sdmac = to_sdma_chan(tx->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000940 dma_cookie_t cookie;
941
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800942 spin_lock_irqsave(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000943
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000944 cookie = dma_cookie_assign(tx);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000945
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800946 spin_unlock_irqrestore(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000947
948 return cookie;
949}
950
951static int sdma_alloc_chan_resources(struct dma_chan *chan)
952{
953 struct sdma_channel *sdmac = to_sdma_chan(chan);
954 struct imx_dma_data *data = chan->private;
955 int prio, ret;
956
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000957 if (!data)
958 return -EINVAL;
959
960 switch (data->priority) {
961 case DMA_PRIO_HIGH:
962 prio = 3;
963 break;
964 case DMA_PRIO_MEDIUM:
965 prio = 2;
966 break;
967 case DMA_PRIO_LOW:
968 default:
969 prio = 1;
970 break;
971 }
972
973 sdmac->peripheral_type = data->peripheral_type;
974 sdmac->event_id0 = data->dma_request;
Richard Zhaoc2c744d2012-01-13 11:09:59 +0800975
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100976 clk_enable(sdmac->sdma->clk_ipg);
977 clk_enable(sdmac->sdma->clk_ahb);
Richard Zhaoc2c744d2012-01-13 11:09:59 +0800978
Richard Zhao3bb5e7c2012-01-13 11:09:58 +0800979 ret = sdma_request_channel(sdmac);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000980 if (ret)
981 return ret;
982
Richard Zhao3bb5e7c2012-01-13 11:09:58 +0800983 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000984 if (ret)
985 return ret;
986
987 dma_async_tx_descriptor_init(&sdmac->desc, chan);
988 sdmac->desc.tx_submit = sdma_tx_submit;
989 /* txd.flags will be overwritten in prep funcs */
990 sdmac->desc.flags = DMA_CTRL_ACK;
991
992 return 0;
993}
994
995static void sdma_free_chan_resources(struct dma_chan *chan)
996{
997 struct sdma_channel *sdmac = to_sdma_chan(chan);
998 struct sdma_engine *sdma = sdmac->sdma;
999
1000 sdma_disable_channel(sdmac);
1001
1002 if (sdmac->event_id0)
1003 sdma_event_disable(sdmac, sdmac->event_id0);
1004 if (sdmac->event_id1)
1005 sdma_event_disable(sdmac, sdmac->event_id1);
1006
1007 sdmac->event_id0 = 0;
1008 sdmac->event_id1 = 0;
1009
1010 sdma_set_channel_priority(sdmac, 0);
1011
1012 dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys);
1013
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001014 clk_disable(sdma->clk_ipg);
1015 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001016}
1017
1018static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1019 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301020 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001021 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001022{
1023 struct sdma_channel *sdmac = to_sdma_chan(chan);
1024 struct sdma_engine *sdma = sdmac->sdma;
1025 int ret, i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001026 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001027 struct scatterlist *sg;
1028
1029 if (sdmac->status == DMA_IN_PROGRESS)
1030 return NULL;
1031 sdmac->status = DMA_IN_PROGRESS;
1032
1033 sdmac->flags = 0;
1034
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001035 sdmac->buf_tail = 0;
1036
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001037 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1038 sg_len, channel);
1039
1040 sdmac->direction = direction;
1041 ret = sdma_load_context(sdmac);
1042 if (ret)
1043 goto err_out;
1044
1045 if (sg_len > NUM_BD) {
1046 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1047 channel, sg_len, NUM_BD);
1048 ret = -EINVAL;
1049 goto err_out;
1050 }
1051
Huang Shijieab59a512011-12-02 10:16:25 +08001052 sdmac->chn_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001053 for_each_sg(sgl, sg, sg_len, i) {
1054 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1055 int param;
1056
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001057 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001058
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001059 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001060
1061 if (count > 0xffff) {
1062 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
1063 channel, count, 0xffff);
1064 ret = -EINVAL;
1065 goto err_out;
1066 }
1067
1068 bd->mode.count = count;
Huang Shijieab59a512011-12-02 10:16:25 +08001069 sdmac->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001070
1071 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) {
1072 ret = -EINVAL;
1073 goto err_out;
1074 }
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001075
1076 switch (sdmac->word_size) {
1077 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001078 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001079 if (count & 3 || sg->dma_address & 3)
1080 return NULL;
1081 break;
1082 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1083 bd->mode.command = 2;
1084 if (count & 1 || sg->dma_address & 1)
1085 return NULL;
1086 break;
1087 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1088 bd->mode.command = 1;
1089 break;
1090 default:
1091 return NULL;
1092 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001093
1094 param = BD_DONE | BD_EXTD | BD_CONT;
1095
Shawn Guo341b9412011-01-20 05:50:39 +08001096 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001097 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001098 param |= BD_LAST;
1099 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001100 }
1101
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001102 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1103 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001104 param & BD_WRAP ? "wrap" : "",
1105 param & BD_INTR ? " intr" : "");
1106
1107 bd->mode.status = param;
1108 }
1109
1110 sdmac->num_bd = sg_len;
1111 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1112
1113 return &sdmac->desc;
1114err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001115 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001116 return NULL;
1117}
1118
1119static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1120 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001121 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +03001122 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001123{
1124 struct sdma_channel *sdmac = to_sdma_chan(chan);
1125 struct sdma_engine *sdma = sdmac->sdma;
1126 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001127 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001128 int ret, i = 0, buf = 0;
1129
1130 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1131
1132 if (sdmac->status == DMA_IN_PROGRESS)
1133 return NULL;
1134
1135 sdmac->status = DMA_IN_PROGRESS;
1136
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001137 sdmac->buf_tail = 0;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001138 sdmac->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001139
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001140 sdmac->flags |= IMX_DMA_SG_LOOP;
1141 sdmac->direction = direction;
1142 ret = sdma_load_context(sdmac);
1143 if (ret)
1144 goto err_out;
1145
1146 if (num_periods > NUM_BD) {
1147 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1148 channel, num_periods, NUM_BD);
1149 goto err_out;
1150 }
1151
1152 if (period_len > 0xffff) {
1153 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n",
1154 channel, period_len, 0xffff);
1155 goto err_out;
1156 }
1157
1158 while (buf < buf_len) {
1159 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1160 int param;
1161
1162 bd->buffer_addr = dma_addr;
1163
1164 bd->mode.count = period_len;
1165
1166 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
1167 goto err_out;
1168 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1169 bd->mode.command = 0;
1170 else
1171 bd->mode.command = sdmac->word_size;
1172
1173 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1174 if (i + 1 == num_periods)
1175 param |= BD_WRAP;
1176
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001177 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1178 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001179 param & BD_WRAP ? "wrap" : "",
1180 param & BD_INTR ? " intr" : "");
1181
1182 bd->mode.status = param;
1183
1184 dma_addr += period_len;
1185 buf += period_len;
1186
1187 i++;
1188 }
1189
1190 sdmac->num_bd = num_periods;
1191 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1192
1193 return &sdmac->desc;
1194err_out:
1195 sdmac->status = DMA_ERROR;
1196 return NULL;
1197}
1198
1199static int sdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1200 unsigned long arg)
1201{
1202 struct sdma_channel *sdmac = to_sdma_chan(chan);
1203 struct dma_slave_config *dmaengine_cfg = (void *)arg;
1204
1205 switch (cmd) {
1206 case DMA_TERMINATE_ALL:
1207 sdma_disable_channel(sdmac);
1208 return 0;
1209 case DMA_SLAVE_CONFIG:
Vinod Kouldb8196d2011-10-13 22:34:23 +05301210 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001211 sdmac->per_address = dmaengine_cfg->src_addr;
Philippe Rétornaz94ac27a2012-01-24 14:22:01 +01001212 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1213 dmaengine_cfg->src_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001214 sdmac->word_size = dmaengine_cfg->src_addr_width;
1215 } else {
1216 sdmac->per_address = dmaengine_cfg->dst_addr;
Philippe Rétornaz94ac27a2012-01-24 14:22:01 +01001217 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1218 dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001219 sdmac->word_size = dmaengine_cfg->dst_addr_width;
1220 }
Huang Shijiee6966432011-11-18 16:38:02 +08001221 sdmac->direction = dmaengine_cfg->direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001222 return sdma_config_channel(sdmac);
1223 default:
1224 return -ENOSYS;
1225 }
1226
1227 return -EINVAL;
1228}
1229
1230static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001231 dma_cookie_t cookie,
1232 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001233{
1234 struct sdma_channel *sdmac = to_sdma_chan(chan);
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001235 u32 residue;
1236
1237 if (sdmac->flags & IMX_DMA_SG_LOOP)
1238 residue = (sdmac->num_bd - sdmac->buf_tail) * sdmac->period_len;
1239 else
1240 residue = sdmac->chn_count - sdmac->chn_real_count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001241
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001242 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001243 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001244
Shawn Guo8a965912011-01-20 05:50:37 +08001245 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001246}
1247
1248static void sdma_issue_pending(struct dma_chan *chan)
1249{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001250 struct sdma_channel *sdmac = to_sdma_chan(chan);
1251 struct sdma_engine *sdma = sdmac->sdma;
1252
1253 if (sdmac->status == DMA_IN_PROGRESS)
1254 sdma_enable_channel(sdma, sdmac->channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001255}
1256
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001257#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001258#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001259
1260static void sdma_add_scripts(struct sdma_engine *sdma,
1261 const struct sdma_script_start_addrs *addr)
1262{
1263 s32 *addr_arr = (u32 *)addr;
1264 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1265 int i;
1266
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001267 /* use the default firmware in ROM if missing external firmware */
1268 if (!sdma->script_number)
1269 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1270
Nicolin Chencd72b842013-11-13 22:55:24 +08001271 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001272 if (addr_arr[i] > 0)
1273 saddr_arr[i] = addr_arr[i];
1274}
1275
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001276static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001277{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001278 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001279 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001280 const struct sdma_script_start_addrs *addr;
1281 unsigned short *ram_code;
1282
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001283 if (!fw) {
1284 dev_err(sdma->dev, "firmware not found\n");
1285 return;
1286 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001287
1288 if (fw->size < sizeof(*header))
1289 goto err_firmware;
1290
1291 header = (struct sdma_firmware_header *)fw->data;
1292
1293 if (header->magic != SDMA_FIRMWARE_MAGIC)
1294 goto err_firmware;
1295 if (header->ram_code_start + header->ram_code_size > fw->size)
1296 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001297 switch (header->version_major) {
1298 case 1:
1299 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1300 break;
1301 case 2:
1302 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1303 break;
1304 default:
1305 dev_err(sdma->dev, "unknown firmware version\n");
1306 goto err_firmware;
1307 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001308
1309 addr = (void *)header + header->script_addrs_start;
1310 ram_code = (void *)header + header->ram_code_start;
1311
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001312 clk_enable(sdma->clk_ipg);
1313 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001314 /* download the RAM image for SDMA */
1315 sdma_load_script(sdma, ram_code,
1316 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001317 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001318 clk_disable(sdma->clk_ipg);
1319 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001320
1321 sdma_add_scripts(sdma, addr);
1322
1323 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1324 header->version_major,
1325 header->version_minor);
1326
1327err_firmware:
1328 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001329}
1330
1331static int __init sdma_get_firmware(struct sdma_engine *sdma,
1332 const char *fw_name)
1333{
1334 int ret;
1335
1336 ret = request_firmware_nowait(THIS_MODULE,
1337 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1338 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001339
1340 return ret;
1341}
1342
1343static int __init sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001344{
1345 int i, ret;
1346 dma_addr_t ccb_phys;
1347
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001348 clk_enable(sdma->clk_ipg);
1349 clk_enable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001350
1351 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001352 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001353
1354 sdma->channel_control = dma_alloc_coherent(NULL,
1355 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1356 sizeof(struct sdma_context_data),
1357 &ccb_phys, GFP_KERNEL);
1358
1359 if (!sdma->channel_control) {
1360 ret = -ENOMEM;
1361 goto err_dma_alloc;
1362 }
1363
1364 sdma->context = (void *)sdma->channel_control +
1365 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1366 sdma->context_phys = ccb_phys +
1367 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1368
1369 /* Zero-out the CCB structures array just allocated */
1370 memset(sdma->channel_control, 0,
1371 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1372
1373 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001374 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001375 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001376
1377 /* All channels have priority 0 */
1378 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001379 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001380
1381 ret = sdma_request_channel(&sdma->channel[0]);
1382 if (ret)
1383 goto err_dma_alloc;
1384
1385 sdma_config_ownership(&sdma->channel[0], false, true, false);
1386
1387 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001388 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001389
1390 /* Set bits of CONFIG register but with static context switching */
1391 /* FIXME: Check whether to set ACR bit depending on clock ratios */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001392 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001393
Richard Zhaoc4b56852012-01-13 11:09:57 +08001394 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001395
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001396 /* Set bits of CONFIG register with given context switching mode */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001397 writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001398
1399 /* Initializes channel's priorities */
1400 sdma_set_channel_priority(&sdma->channel[0], 7);
1401
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001402 clk_disable(sdma->clk_ipg);
1403 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001404
1405 return 0;
1406
1407err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001408 clk_disable(sdma->clk_ipg);
1409 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001410 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1411 return ret;
1412}
1413
Shawn Guo9479e172013-05-30 22:23:32 +08001414static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1415{
1416 struct imx_dma_data *data = fn_param;
1417
1418 if (!imx_dma_is_general_purpose(chan))
1419 return false;
1420
1421 chan->private = data;
1422
1423 return true;
1424}
1425
1426static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1427 struct of_dma *ofdma)
1428{
1429 struct sdma_engine *sdma = ofdma->of_dma_data;
1430 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1431 struct imx_dma_data data;
1432
1433 if (dma_spec->args_count != 3)
1434 return NULL;
1435
1436 data.dma_request = dma_spec->args[0];
1437 data.peripheral_type = dma_spec->args[1];
1438 data.priority = dma_spec->args[2];
1439
1440 return dma_request_channel(mask, sdma_filter_fn, &data);
1441}
1442
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001443static int __init sdma_probe(struct platform_device *pdev)
1444{
Shawn Guo580975d2011-07-14 08:35:48 +08001445 const struct of_device_id *of_id =
1446 of_match_device(sdma_dt_ids, &pdev->dev);
1447 struct device_node *np = pdev->dev.of_node;
1448 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001449 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001450 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001451 struct resource *iores;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001452 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001453 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001454 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001455 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001456 const struct sdma_driver_data *drvdata = NULL;
1457
1458 if (of_id)
1459 drvdata = of_id->data;
1460 else if (pdev->id_entry)
1461 drvdata = (void *)pdev->id_entry->driver_data;
1462
1463 if (!drvdata) {
1464 dev_err(&pdev->dev, "unable to find driver data\n");
1465 return -EINVAL;
1466 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001467
Philippe Retornaz42536b92013-10-14 09:45:17 +01001468 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1469 if (ret)
1470 return ret;
1471
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001472 sdma = kzalloc(sizeof(*sdma), GFP_KERNEL);
1473 if (!sdma)
1474 return -ENOMEM;
1475
Richard Zhao2ccaef02012-05-11 15:14:27 +08001476 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001477
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001478 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02001479 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001480
1481 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1482 irq = platform_get_irq(pdev, 0);
Shawn Guo580975d2011-07-14 08:35:48 +08001483 if (!iores || irq < 0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001484 ret = -EINVAL;
1485 goto err_irq;
1486 }
1487
1488 if (!request_mem_region(iores->start, resource_size(iores), pdev->name)) {
1489 ret = -EBUSY;
1490 goto err_request_region;
1491 }
1492
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001493 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1494 if (IS_ERR(sdma->clk_ipg)) {
1495 ret = PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001496 goto err_clk;
1497 }
1498
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001499 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1500 if (IS_ERR(sdma->clk_ahb)) {
1501 ret = PTR_ERR(sdma->clk_ahb);
1502 goto err_clk;
1503 }
1504
1505 clk_prepare(sdma->clk_ipg);
1506 clk_prepare(sdma->clk_ahb);
1507
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001508 sdma->regs = ioremap(iores->start, resource_size(iores));
1509 if (!sdma->regs) {
1510 ret = -ENOMEM;
1511 goto err_ioremap;
1512 }
1513
1514 ret = request_irq(irq, sdma_int_handler, 0, "sdma", sdma);
1515 if (ret)
1516 goto err_request_irq;
1517
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001518 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Axel Lin1c1d9542011-07-12 21:00:13 +08001519 if (!sdma->script_addrs) {
1520 ret = -ENOMEM;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001521 goto err_alloc;
Axel Lin1c1d9542011-07-12 21:00:13 +08001522 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001523
Sascha Hauer36e2f212011-08-25 11:03:36 +02001524 /* initially no scripts available */
1525 saddr_arr = (s32 *)sdma->script_addrs;
1526 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
1527 saddr_arr[i] = -EINVAL;
1528
Sascha Hauer7214a8b2011-01-31 10:21:35 +01001529 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
1530 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
1531
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001532 INIT_LIST_HEAD(&sdma->dma_device.channels);
1533 /* Initialize channel parameters */
1534 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1535 struct sdma_channel *sdmac = &sdma->channel[i];
1536
1537 sdmac->sdma = sdma;
1538 spin_lock_init(&sdmac->lock);
1539
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001540 sdmac->chan.device = &sdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001541 dma_cookie_init(&sdmac->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001542 sdmac->channel = i;
1543
Huang Shijieabd9ccc2012-04-28 18:15:42 +08001544 tasklet_init(&sdmac->tasklet, sdma_tasklet,
1545 (unsigned long) sdmac);
Sascha Hauer23889c62011-01-31 10:56:58 +01001546 /*
1547 * Add the channel to the DMAC list. Do not add channel 0 though
1548 * because we need it internally in the SDMA driver. This also means
1549 * that channel 0 in dmaengine counting matches sdma channel 1.
1550 */
1551 if (i)
1552 list_add_tail(&sdmac->chan.device_node,
1553 &sdma->dma_device.channels);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001554 }
1555
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001556 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001557 if (ret)
1558 goto err_init;
1559
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02001560 if (sdma->drvdata->script_addrs)
1561 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08001562 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001563 sdma_add_scripts(sdma, pdata->script_addrs);
1564
Shawn Guo580975d2011-07-14 08:35:48 +08001565 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03001566 ret = sdma_get_firmware(sdma, pdata->fw_name);
1567 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001568 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001569 } else {
1570 /*
1571 * Because that device tree does not encode ROM script address,
1572 * the RAM script in firmware is mandatory for device tree
1573 * probe, otherwise it fails.
1574 */
1575 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
1576 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001577 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001578 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001579 else {
1580 ret = sdma_get_firmware(sdma, fw_name);
1581 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001582 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001583 }
1584 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001585
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001586 sdma->dma_device.dev = &pdev->dev;
1587
1588 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
1589 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
1590 sdma->dma_device.device_tx_status = sdma_tx_status;
1591 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
1592 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
1593 sdma->dma_device.device_control = sdma_control;
1594 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01001595 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
1596 dma_set_max_seg_size(sdma->dma_device.dev, 65535);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001597
1598 ret = dma_async_device_register(&sdma->dma_device);
1599 if (ret) {
1600 dev_err(&pdev->dev, "unable to register\n");
1601 goto err_init;
1602 }
1603
Shawn Guo9479e172013-05-30 22:23:32 +08001604 if (np) {
1605 ret = of_dma_controller_register(np, sdma_xlate, sdma);
1606 if (ret) {
1607 dev_err(&pdev->dev, "failed to register controller\n");
1608 goto err_register;
1609 }
1610 }
1611
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001612 dev_info(sdma->dev, "initialized\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001613
1614 return 0;
1615
Shawn Guo9479e172013-05-30 22:23:32 +08001616err_register:
1617 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001618err_init:
1619 kfree(sdma->script_addrs);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001620err_alloc:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001621 free_irq(irq, sdma);
1622err_request_irq:
1623 iounmap(sdma->regs);
1624err_ioremap:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001625err_clk:
1626 release_mem_region(iores->start, resource_size(iores));
1627err_request_region:
1628err_irq:
1629 kfree(sdma);
Shawn Guo939fd4f2011-01-19 19:13:06 +08001630 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001631}
1632
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001633static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001634{
1635 return -EBUSY;
1636}
1637
1638static struct platform_driver sdma_driver = {
1639 .driver = {
1640 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08001641 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001642 },
Shawn Guo62550cd2011-07-13 21:33:17 +08001643 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001644 .remove = sdma_remove,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001645};
1646
1647static int __init sdma_module_init(void)
1648{
1649 return platform_driver_probe(&sdma_driver, sdma_probe);
1650}
Sascha Hauerc989a7f2010-12-06 11:09:57 +01001651module_init(sdma_module_init);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001652
1653MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1654MODULE_DESCRIPTION("i.MX SDMA driver");
1655MODULE_LICENSE("GPL");