blob: 35e4d3c01ed0328dc380ed41df07d5b555e2b072 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#ifndef __DRIVERS_USB_DWC3_CORE_H
40#define __DRIVERS_USB_DWC3_CORE_H
41
42#include <linux/device.h>
43#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030044#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030045#include <linux/list.h>
46#include <linux/dma-mapping.h>
47#include <linux/mm.h>
48#include <linux/debugfs.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
53/* Global constants */
Felipe Balbi3ef35fa2012-05-04 12:58:14 +030054#define DWC3_EP0_BOUNCE_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030055#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030056#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030057
Felipe Balbi5da93472012-12-07 21:42:03 +020058#define DWC3_EVENT_SIZE 4 /* bytes */
59#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
60#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
Felipe Balbi72246da2011-08-19 18:10:58 +030061#define DWC3_EVENT_TYPE_MASK 0xfe
62
63#define DWC3_EVENT_TYPE_DEV 0
64#define DWC3_EVENT_TYPE_CARKIT 3
65#define DWC3_EVENT_TYPE_I2C 4
66
67#define DWC3_DEVICE_EVENT_DISCONNECT 0
68#define DWC3_DEVICE_EVENT_RESET 1
69#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
70#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
71#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080072#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030073#define DWC3_DEVICE_EVENT_EOPF 6
74#define DWC3_DEVICE_EVENT_SOF 7
75#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
76#define DWC3_DEVICE_EVENT_CMD_CMPL 10
77#define DWC3_DEVICE_EVENT_OVERFLOW 11
78
79#define DWC3_GEVNTCOUNT_MASK 0xfffc
80#define DWC3_GSNPSID_MASK 0xffff0000
81#define DWC3_GSNPSREV_MASK 0xffff
82
Ido Shayevitz51249dc2012-04-24 14:18:39 +030083/* DWC3 registers memory space boundries */
84#define DWC3_XHCI_REGS_START 0x0
85#define DWC3_XHCI_REGS_END 0x7fff
86#define DWC3_GLOBALS_REGS_START 0xc100
87#define DWC3_GLOBALS_REGS_END 0xc6ff
88#define DWC3_DEVICE_REGS_START 0xc700
89#define DWC3_DEVICE_REGS_END 0xcbff
90#define DWC3_OTG_REGS_START 0xcc00
91#define DWC3_OTG_REGS_END 0xccff
92
Felipe Balbi72246da2011-08-19 18:10:58 +030093/* Global Registers */
94#define DWC3_GSBUSCFG0 0xc100
95#define DWC3_GSBUSCFG1 0xc104
96#define DWC3_GTXTHRCFG 0xc108
97#define DWC3_GRXTHRCFG 0xc10c
98#define DWC3_GCTL 0xc110
99#define DWC3_GEVTEN 0xc114
100#define DWC3_GSTS 0xc118
101#define DWC3_GSNPSID 0xc120
102#define DWC3_GGPIO 0xc124
103#define DWC3_GUID 0xc128
104#define DWC3_GUCTL 0xc12c
105#define DWC3_GBUSERRADDR0 0xc130
106#define DWC3_GBUSERRADDR1 0xc134
107#define DWC3_GPRTBIMAP0 0xc138
108#define DWC3_GPRTBIMAP1 0xc13c
109#define DWC3_GHWPARAMS0 0xc140
110#define DWC3_GHWPARAMS1 0xc144
111#define DWC3_GHWPARAMS2 0xc148
112#define DWC3_GHWPARAMS3 0xc14c
113#define DWC3_GHWPARAMS4 0xc150
114#define DWC3_GHWPARAMS5 0xc154
115#define DWC3_GHWPARAMS6 0xc158
116#define DWC3_GHWPARAMS7 0xc15c
117#define DWC3_GDBGFIFOSPACE 0xc160
118#define DWC3_GDBGLTSSM 0xc164
119#define DWC3_GPRTBIMAP_HS0 0xc180
120#define DWC3_GPRTBIMAP_HS1 0xc184
121#define DWC3_GPRTBIMAP_FS0 0xc188
122#define DWC3_GPRTBIMAP_FS1 0xc18c
123
124#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
125#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
126
127#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
128
129#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
130
131#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
132#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
133
134#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
135#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
136#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
137#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
138
139#define DWC3_GHWPARAMS8 0xc600
140
141/* Device Registers */
142#define DWC3_DCFG 0xc700
143#define DWC3_DCTL 0xc704
144#define DWC3_DEVTEN 0xc708
145#define DWC3_DSTS 0xc70c
146#define DWC3_DGCMDPAR 0xc710
147#define DWC3_DGCMD 0xc714
148#define DWC3_DALEPENA 0xc720
149#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
150#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
151#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
152#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
153
154/* OTG Registers */
155#define DWC3_OCFG 0xcc00
156#define DWC3_OCTL 0xcc04
157#define DWC3_OEVTEN 0xcc08
158#define DWC3_OSTS 0xcc0C
159
160/* Bit fields */
161
162/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800163#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300164#define DWC3_GCTL_U2RSTECN (1 << 16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800165#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300166#define DWC3_GCTL_CLK_BUS (0)
167#define DWC3_GCTL_CLK_PIPE (1)
168#define DWC3_GCTL_CLK_PIPEHALF (2)
169#define DWC3_GCTL_CLK_MASK (3)
170
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300171#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800172#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300173#define DWC3_GCTL_PRTCAP_HOST 1
174#define DWC3_GCTL_PRTCAP_DEVICE 2
175#define DWC3_GCTL_PRTCAP_OTG 3
176
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800177#define DWC3_GCTL_CORESOFTRESET (1 << 11)
178#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
179#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
180#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
181#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
182#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300183
184/* Global USB2 PHY Configuration Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800185#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
186#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300187
188/* Global USB3 PIPE Control Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800189#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
190#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Felipe Balbi72246da2011-08-19 18:10:58 +0300191
Felipe Balbi457e84b2012-01-18 18:04:09 +0200192/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800193#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
194#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200195
Felipe Balbiaabb7072011-09-30 10:58:50 +0300196/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800197#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300198#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
199#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800200#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
201#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
202#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
203
204/* Global HWPARAMS4 Register */
205#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
206#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300207
Felipe Balbi72246da2011-08-19 18:10:58 +0300208/* Device Configuration Register */
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200209#define DWC3_DCFG_LPM_CAP (1 << 22)
Felipe Balbi72246da2011-08-19 18:10:58 +0300210#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
211#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
212
213#define DWC3_DCFG_SPEED_MASK (7 << 0)
214#define DWC3_DCFG_SUPERSPEED (4 << 0)
215#define DWC3_DCFG_HIGHSPEED (0 << 0)
216#define DWC3_DCFG_FULLSPEED2 (1 << 0)
217#define DWC3_DCFG_LOWSPEED (2 << 0)
218#define DWC3_DCFG_FULLSPEED1 (3 << 0)
219
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800220#define DWC3_DCFG_LPM_CAP (1 << 22)
221
Felipe Balbi72246da2011-08-19 18:10:58 +0300222/* Device Control Register */
223#define DWC3_DCTL_RUN_STOP (1 << 31)
224#define DWC3_DCTL_CSFTRST (1 << 30)
225#define DWC3_DCTL_LSFTRST (1 << 29)
226
227#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530228#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300229
230#define DWC3_DCTL_APPL1RES (1 << 23)
231
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800232/* These apply for core versions 1.87a and earlier */
233#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
234#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
235#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
236#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
237#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
238#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
239#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200240
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800241/* These apply for core versions 1.94a and later */
242#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
243#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
244#define DWC3_DCTL_CRS (1 << 17)
245#define DWC3_DCTL_CSS (1 << 16)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200246
Felipe Balbi72246da2011-08-19 18:10:58 +0300247#define DWC3_DCTL_INITU2ENA (1 << 12)
248#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
249#define DWC3_DCTL_INITU1ENA (1 << 10)
250#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
251#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
252
253#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
254#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
255
256#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
257#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
258#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
259#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
260#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
261#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
262#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
263
264/* Device Event Enable Register */
265#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
266#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
267#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
268#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
269#define DWC3_DEVTEN_SOFEN (1 << 7)
270#define DWC3_DEVTEN_EOPFEN (1 << 6)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800271#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300272#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
273#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
274#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
275#define DWC3_DEVTEN_USBRSTEN (1 << 1)
276#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
277
278/* Device Status Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800279#define DWC3_DSTS_DCNRD (1 << 29)
280
281/* This applies for core versions 1.87a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300282#define DWC3_DSTS_PWRUPREQ (1 << 24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800283
284/* These apply for core versions 1.94a and later */
285#define DWC3_DSTS_RSS (1 << 25)
286#define DWC3_DSTS_SSS (1 << 24)
287
Felipe Balbi72246da2011-08-19 18:10:58 +0300288#define DWC3_DSTS_COREIDLE (1 << 23)
289#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
290
291#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
292#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
293
294#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
295
Pratyush Anandd05b8182012-05-21 14:51:30 +0530296#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300297#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
298
299#define DWC3_DSTS_CONNECTSPD (7 << 0)
300
301#define DWC3_DSTS_SUPERSPEED (4 << 0)
302#define DWC3_DSTS_HIGHSPEED (0 << 0)
303#define DWC3_DSTS_FULLSPEED2 (1 << 0)
304#define DWC3_DSTS_LOWSPEED (2 << 0)
305#define DWC3_DSTS_FULLSPEED1 (3 << 0)
306
307/* Device Generic Command Register */
308#define DWC3_DGCMD_SET_LMP 0x01
309#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
310#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800311
312/* These apply for core versions 1.94a and later */
313#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
314#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
315
Felipe Balbi72246da2011-08-19 18:10:58 +0300316#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
317#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
318#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
319#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
320
Felipe Balbib09bb642012-04-24 16:19:11 +0300321#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
322#define DWC3_DGCMD_CMDACT (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800323#define DWC3_DGCMD_CMDIOC (1 << 8)
324
325/* Device Generic Command Parameter Register */
326#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
327#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
328#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
329#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
330#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
331#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300332
Felipe Balbi72246da2011-08-19 18:10:58 +0300333/* Device Endpoint Command Register */
334#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800335#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
336#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Felipe Balbib09bb642012-04-24 16:19:11 +0300337#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300338#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
339#define DWC3_DEPCMD_CMDACT (1 << 10)
340#define DWC3_DEPCMD_CMDIOC (1 << 8)
341
342#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
343#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
344#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
345#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
346#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
347#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800348/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300349#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800350/* This applies for core versions 1.94a and later */
351#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300352#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
353#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
354
355/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
356#define DWC3_DALEPENA_EP(n) (1 << n)
357
358#define DWC3_DEPCMD_TYPE_CONTROL 0
359#define DWC3_DEPCMD_TYPE_ISOC 1
360#define DWC3_DEPCMD_TYPE_BULK 2
361#define DWC3_DEPCMD_TYPE_INTR 3
362
363/* Structures */
364
Felipe Balbif6bafc62012-02-06 11:04:53 +0200365struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300366
367/**
368 * struct dwc3_event_buffer - Software event buffer representation
369 * @list: a list of event buffers
370 * @buf: _THE_ buffer
371 * @length: size of this buffer
372 * @dma: dma_addr_t
373 * @dwc: pointer to DWC controller
374 */
375struct dwc3_event_buffer {
376 void *buf;
377 unsigned length;
378 unsigned int lpos;
379
380 dma_addr_t dma;
381
382 struct dwc3 *dwc;
383};
384
385#define DWC3_EP_FLAG_STALLED (1 << 0)
386#define DWC3_EP_FLAG_WEDGED (1 << 1)
387
388#define DWC3_EP_DIRECTION_TX true
389#define DWC3_EP_DIRECTION_RX false
390
391#define DWC3_TRB_NUM 32
392#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
393
394/**
395 * struct dwc3_ep - device side endpoint representation
396 * @endpoint: usb endpoint
397 * @request_list: list of requests for this endpoint
398 * @req_queued: list of requests on this ep which have TRBs setup
399 * @trb_pool: array of transaction buffers
400 * @trb_pool_dma: dma address of @trb_pool
401 * @free_slot: next slot which is going to be used
402 * @busy_slot: first slot which is owned by HW
403 * @desc: usb_endpoint_descriptor pointer
404 * @dwc: pointer to DWC controller
405 * @flags: endpoint flags (wedged, stalled, ...)
406 * @current_trb: index of current used trb
407 * @number: endpoint number (1 - 15)
408 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300409 * @resource_index: Resource transfer index
Felipe Balbi72246da2011-08-19 18:10:58 +0300410 * @interval: the intervall on which the ISOC transfer is started
411 * @name: a human readable name e.g. ep1out-bulk
412 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300413 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300414 */
415struct dwc3_ep {
416 struct usb_ep endpoint;
417 struct list_head request_list;
418 struct list_head req_queued;
419
Felipe Balbif6bafc62012-02-06 11:04:53 +0200420 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300421 dma_addr_t trb_pool_dma;
422 u32 free_slot;
423 u32 busy_slot;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200424 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300425 struct dwc3 *dwc;
426
427 unsigned flags;
428#define DWC3_EP_ENABLED (1 << 0)
429#define DWC3_EP_STALL (1 << 1)
430#define DWC3_EP_WEDGE (1 << 2)
431#define DWC3_EP_BUSY (1 << 4)
432#define DWC3_EP_PENDING_REQUEST (1 << 5)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +0530433#define DWC3_EP_MISSED_ISOC (1 << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300434
Felipe Balbi984f66a2011-08-27 22:26:00 +0300435 /* This last one is specific to EP0 */
436#define DWC3_EP0_DIR_IN (1 << 31)
437
Felipe Balbi72246da2011-08-19 18:10:58 +0300438 unsigned current_trb;
439
440 u8 number;
441 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300442 u8 resource_index;
Felipe Balbi72246da2011-08-19 18:10:58 +0300443 u32 interval;
444
445 char name[20];
446
447 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300448 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300449};
450
451enum dwc3_phy {
452 DWC3_PHY_UNKNOWN = 0,
453 DWC3_PHY_USB3,
454 DWC3_PHY_USB2,
455};
456
Felipe Balbib53c7722011-08-30 15:50:40 +0300457enum dwc3_ep0_next {
458 DWC3_EP0_UNKNOWN = 0,
459 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300460 DWC3_EP0_NRDY_DATA,
461 DWC3_EP0_NRDY_STATUS,
462};
463
Felipe Balbi72246da2011-08-19 18:10:58 +0300464enum dwc3_ep0_state {
465 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300466 EP0_SETUP_PHASE,
467 EP0_DATA_PHASE,
468 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300469};
470
471enum dwc3_link_state {
472 /* In SuperSpeed */
473 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
474 DWC3_LINK_STATE_U1 = 0x01,
475 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
476 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
477 DWC3_LINK_STATE_SS_DIS = 0x04,
478 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
479 DWC3_LINK_STATE_SS_INACT = 0x06,
480 DWC3_LINK_STATE_POLL = 0x07,
481 DWC3_LINK_STATE_RECOV = 0x08,
482 DWC3_LINK_STATE_HRESET = 0x09,
483 DWC3_LINK_STATE_CMPLY = 0x0a,
484 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800485 DWC3_LINK_STATE_RESET = 0x0e,
486 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300487 DWC3_LINK_STATE_MASK = 0x0f,
488};
489
490enum dwc3_device_state {
491 DWC3_DEFAULT_STATE,
492 DWC3_ADDRESS_STATE,
493 DWC3_CONFIGURED_STATE,
494};
495
Felipe Balbif6bafc62012-02-06 11:04:53 +0200496/* TRB Length, PCM and Status */
497#define DWC3_TRB_SIZE_MASK (0x00ffffff)
498#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
499#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530500#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300501
Felipe Balbif6bafc62012-02-06 11:04:53 +0200502#define DWC3_TRBSTS_OK 0
503#define DWC3_TRBSTS_MISSED_ISOC 1
504#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800505#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300506
Felipe Balbif6bafc62012-02-06 11:04:53 +0200507/* TRB Control */
508#define DWC3_TRB_CTRL_HWO (1 << 0)
509#define DWC3_TRB_CTRL_LST (1 << 1)
510#define DWC3_TRB_CTRL_CHN (1 << 2)
511#define DWC3_TRB_CTRL_CSP (1 << 3)
512#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
513#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
514#define DWC3_TRB_CTRL_IOC (1 << 11)
515#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
516
517#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
518#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
519#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
520#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
521#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
522#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
523#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
524#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300525
526/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200527 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300528 * @bpl: DW0-3
529 * @bph: DW4-7
530 * @size: DW8-B
531 * @trl: DWC-F
532 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200533struct dwc3_trb {
534 u32 bpl;
535 u32 bph;
536 u32 size;
537 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300538} __packed;
539
Felipe Balbi72246da2011-08-19 18:10:58 +0300540/**
Felipe Balbia3299492011-09-30 10:58:48 +0300541 * dwc3_hwparams - copy of HWPARAMS registers
542 * @hwparams0 - GHWPARAMS0
543 * @hwparams1 - GHWPARAMS1
544 * @hwparams2 - GHWPARAMS2
545 * @hwparams3 - GHWPARAMS3
546 * @hwparams4 - GHWPARAMS4
547 * @hwparams5 - GHWPARAMS5
548 * @hwparams6 - GHWPARAMS6
549 * @hwparams7 - GHWPARAMS7
550 * @hwparams8 - GHWPARAMS8
551 */
552struct dwc3_hwparams {
553 u32 hwparams0;
554 u32 hwparams1;
555 u32 hwparams2;
556 u32 hwparams3;
557 u32 hwparams4;
558 u32 hwparams5;
559 u32 hwparams6;
560 u32 hwparams7;
561 u32 hwparams8;
562};
563
Felipe Balbi0949e992011-10-12 10:44:56 +0300564/* HWPARAMS0 */
565#define DWC3_MODE(n) ((n) & 0x7)
566
567#define DWC3_MODE_DEVICE 0
568#define DWC3_MODE_HOST 1
569#define DWC3_MODE_DRD 2
570#define DWC3_MODE_HUB 3
571
Felipe Balbi457e84b2012-01-18 18:04:09 +0200572#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
573
Felipe Balbi0949e992011-10-12 10:44:56 +0300574/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200575#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
576
577/* HWPARAMS7 */
578#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300579
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100580struct dwc3_request {
581 struct usb_request request;
582 struct list_head list;
583 struct dwc3_ep *dep;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530584 u32 start_slot;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100585
586 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200587 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100588 dma_addr_t trb_dma;
589
590 unsigned direction:1;
591 unsigned mapped:1;
592 unsigned queued:1;
593};
594
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800595/*
596 * struct dwc3_scratchpad_array - hibernation scratchpad array
597 * (format defined by hw)
598 */
599struct dwc3_scratchpad_array {
600 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
601};
602
Felipe Balbia3299492011-09-30 10:58:48 +0300603/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300604 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300605 * @ctrl_req: usb control request which is used for ep0
606 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300607 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi91db07d2011-08-27 01:40:52 +0300608 * @setup_buf: used while precessing STD USB requests
609 * @ctrl_req_addr: dma address of ctrl_req
610 * @ep0_trb: dma address of ep0_trb
611 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300612 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi72246da2011-08-19 18:10:58 +0300613 * @lock: for synchronizing
614 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300615 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300616 * @event_buffer_list: a list of event buffers
617 * @gadget: device side representation of the peripheral controller
618 * @gadget_driver: pointer to the gadget driver
619 * @regs: base address for our registers
620 * @regs_size: address space size
621 * @irq: IRQ number
Felipe Balbi9f622b22011-10-12 10:31:04 +0300622 * @num_event_buffers: calculated number of event buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300623 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300624 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 * @revision: revision register contents
Felipe Balbi0949e992011-10-12 10:44:56 +0300626 * @mode: mode of operation
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300627 * @usb2_phy: pointer to USB2 PHY
628 * @usb3_phy: pointer to USB3 PHY
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 * @is_selfpowered: true when we are selfpowered
630 * @three_stage_setup: set if we perform a three phase setup
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300631 * @ep0_bounced: true when we used bounce buffer
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300632 * @ep0_expect_in: true when we expect a DATA IN transfer
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300633 * @start_config_issued: true when StartConfig command has been issued
Felipe Balbidf62df52011-10-14 15:11:49 +0300634 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
Felipe Balbi457e84b2012-01-18 18:04:09 +0200635 * @needs_fifo_resize: not all users might want fifo resizing, flag it
636 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
Felipe Balbic12a0d82012-04-25 10:45:05 +0300637 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300638 * @u2sel: parameter from Set SEL request.
639 * @u2pel: parameter from Set SEL request.
640 * @u1sel: parameter from Set SEL request.
641 * @u1pel: parameter from Set SEL request.
Felipe Balbib53c7722011-08-30 15:50:40 +0300642 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 * @ep0state: state of endpoint zero
644 * @link_state: link state
645 * @speed: device speed (super, high, full, low)
646 * @mem: points to start of memory which is used for this struct.
Felipe Balbia3299492011-09-30 10:58:48 +0300647 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300648 * @root: debugfs root folder pointer
649 */
650struct dwc3 {
651 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200652 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300653 void *ep0_bounce;
Felipe Balbi72246da2011-08-19 18:10:58 +0300654 u8 *setup_buf;
655 dma_addr_t ctrl_req_addr;
656 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300657 dma_addr_t ep0_bounce_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100658 struct dwc3_request ep0_usb_req;
Felipe Balbi72246da2011-08-19 18:10:58 +0300659 /* device lock */
660 spinlock_t lock;
661 struct device *dev;
662
Felipe Balbid07e8812011-10-12 14:08:26 +0300663 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300664 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300665
Felipe Balbi457d3f22011-10-24 12:03:13 +0300666 struct dwc3_event_buffer **ev_buffs;
Felipe Balbi72246da2011-08-19 18:10:58 +0300667 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
668
669 struct usb_gadget gadget;
670 struct usb_gadget_driver *gadget_driver;
671
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300672 struct usb_phy *usb2_phy;
673 struct usb_phy *usb3_phy;
674
Felipe Balbi72246da2011-08-19 18:10:58 +0300675 void __iomem *regs;
676 size_t regs_size;
677
Felipe Balbi9f622b22011-10-12 10:31:04 +0300678 u32 num_event_buffers;
Felipe Balbifae2b902011-10-14 13:00:30 +0300679 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300680 u32 maximum_speed;
Felipe Balbi72246da2011-08-19 18:10:58 +0300681 u32 revision;
Felipe Balbi0949e992011-10-12 10:44:56 +0300682 u32 mode;
Felipe Balbi72246da2011-08-19 18:10:58 +0300683
684#define DWC3_REVISION_173A 0x5533173a
685#define DWC3_REVISION_175A 0x5533175a
686#define DWC3_REVISION_180A 0x5533180a
687#define DWC3_REVISION_183A 0x5533183a
688#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800689#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +0300690#define DWC3_REVISION_188A 0x5533188a
691#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800692#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +0200693#define DWC3_REVISION_200A 0x5533200a
694#define DWC3_REVISION_202A 0x5533202a
695#define DWC3_REVISION_210A 0x5533210a
696#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi72246da2011-08-19 18:10:58 +0300697
698 unsigned is_selfpowered:1;
699 unsigned three_stage_setup:1;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300700 unsigned ep0_bounced:1;
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300701 unsigned ep0_expect_in:1;
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300702 unsigned start_config_issued:1;
Felipe Balbidf62df52011-10-14 15:11:49 +0300703 unsigned setup_packet_pending:1;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100704 unsigned delayed_status:1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200705 unsigned needs_fifo_resize:1;
706 unsigned resize_fifos:1;
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +0200707 unsigned pullups_connected:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300708
Felipe Balbib53c7722011-08-30 15:50:40 +0300709 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300710 enum dwc3_ep0_state ep0state;
711 enum dwc3_link_state link_state;
712 enum dwc3_device_state dev_state;
713
Felipe Balbic12a0d82012-04-25 10:45:05 +0300714 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300715 u16 u2sel;
716 u16 u2pel;
717 u8 u1sel;
718 u8 u1pel;
719
Felipe Balbi72246da2011-08-19 18:10:58 +0300720 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300721
Felipe Balbi72246da2011-08-19 18:10:58 +0300722 void *mem;
723
Felipe Balbia3299492011-09-30 10:58:48 +0300724 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 struct dentry *root;
Felipe Balbid7668022013-01-18 10:21:34 +0200726 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200727
728 u8 test_mode;
729 u8 test_mode_nr;
Felipe Balbi72246da2011-08-19 18:10:58 +0300730};
731
732/* -------------------------------------------------------------------------- */
733
Felipe Balbi72246da2011-08-19 18:10:58 +0300734/* -------------------------------------------------------------------------- */
735
736struct dwc3_event_type {
737 u32 is_devspec:1;
738 u32 type:6;
739 u32 reserved8_31:25;
740} __packed;
741
742#define DWC3_DEPEVT_XFERCOMPLETE 0x01
743#define DWC3_DEPEVT_XFERINPROGRESS 0x02
744#define DWC3_DEPEVT_XFERNOTREADY 0x03
745#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
746#define DWC3_DEPEVT_STREAMEVT 0x06
747#define DWC3_DEPEVT_EPCMDCMPLT 0x07
748
749/**
750 * struct dwc3_event_depvt - Device Endpoint Events
751 * @one_bit: indicates this is an endpoint event (not used)
752 * @endpoint_number: number of the endpoint
753 * @endpoint_event: The event we have:
754 * 0x00 - Reserved
755 * 0x01 - XferComplete
756 * 0x02 - XferInProgress
757 * 0x03 - XferNotReady
758 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
759 * 0x05 - Reserved
760 * 0x06 - StreamEvt
761 * 0x07 - EPCmdCmplt
762 * @reserved11_10: Reserved, don't use.
763 * @status: Indicates the status of the event. Refer to databook for
764 * more information.
765 * @parameters: Parameters of the current event. Refer to databook for
766 * more information.
767 */
768struct dwc3_event_depevt {
769 u32 one_bit:1;
770 u32 endpoint_number:5;
771 u32 endpoint_event:4;
772 u32 reserved11_10:2;
773 u32 status:4;
Felipe Balbi40aa41fb2012-01-18 17:06:03 +0200774
775/* Within XferNotReady */
776#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
777
778/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800779#define DEPEVT_STATUS_BUSERR (1 << 0)
780#define DEPEVT_STATUS_SHORT (1 << 1)
781#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +0300782#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +0300783
Felipe Balbi879631a2011-09-30 10:58:47 +0300784/* Stream event only */
785#define DEPEVT_STREAMEVT_FOUND 1
786#define DEPEVT_STREAMEVT_NOTFOUND 2
787
Felipe Balbidc137f02011-08-27 22:04:32 +0300788/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +0300789#define DEPEVT_STATUS_CONTROL_DATA 1
790#define DEPEVT_STATUS_CONTROL_STATUS 2
791
Felipe Balbi72246da2011-08-19 18:10:58 +0300792 u32 parameters:16;
793} __packed;
794
795/**
796 * struct dwc3_event_devt - Device Events
797 * @one_bit: indicates this is a non-endpoint event (not used)
798 * @device_event: indicates it's a device event. Should read as 0x00
799 * @type: indicates the type of device event.
800 * 0 - DisconnEvt
801 * 1 - USBRst
802 * 2 - ConnectDone
803 * 3 - ULStChng
804 * 4 - WkUpEvt
805 * 5 - Reserved
806 * 6 - EOPF
807 * 7 - SOF
808 * 8 - Reserved
809 * 9 - ErrticErr
810 * 10 - CmdCmplt
811 * 11 - EvntOverflow
812 * 12 - VndrDevTstRcved
813 * @reserved15_12: Reserved, not used
814 * @event_info: Information about this event
815 * @reserved31_24: Reserved, not used
816 */
817struct dwc3_event_devt {
818 u32 one_bit:1;
819 u32 device_event:7;
820 u32 type:4;
821 u32 reserved15_12:4;
822 u32 event_info:8;
823 u32 reserved31_24:8;
824} __packed;
825
826/**
827 * struct dwc3_event_gevt - Other Core Events
828 * @one_bit: indicates this is a non-endpoint event (not used)
829 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
830 * @phy_port_number: self-explanatory
831 * @reserved31_12: Reserved, not used.
832 */
833struct dwc3_event_gevt {
834 u32 one_bit:1;
835 u32 device_event:7;
836 u32 phy_port_number:4;
837 u32 reserved31_12:20;
838} __packed;
839
840/**
841 * union dwc3_event - representation of Event Buffer contents
842 * @raw: raw 32-bit event
843 * @type: the type of the event
844 * @depevt: Device Endpoint Event
845 * @devt: Device Event
846 * @gevt: Global Event
847 */
848union dwc3_event {
849 u32 raw;
850 struct dwc3_event_type type;
851 struct dwc3_event_depevt depevt;
852 struct dwc3_event_devt devt;
853 struct dwc3_event_gevt gevt;
854};
855
856/*
857 * DWC3 Features to be used as Driver Data
858 */
859
860#define DWC3_HAS_PERIPHERAL BIT(0)
861#define DWC3_HAS_XHCI BIT(1)
862#define DWC3_HAS_OTG BIT(3)
863
Felipe Balbid07e8812011-10-12 14:08:26 +0300864/* prototypes */
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100865void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200866int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100867
Vivek Gautam388e5c52013-01-15 16:09:21 +0530868#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +0300869int dwc3_host_init(struct dwc3 *dwc);
870void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +0530871#else
872static inline int dwc3_host_init(struct dwc3 *dwc)
873{ return 0; }
874static inline void dwc3_host_exit(struct dwc3 *dwc)
875{ }
876#endif
Felipe Balbid07e8812011-10-12 14:08:26 +0300877
Vivek Gautam388e5c52013-01-15 16:09:21 +0530878#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +0300879int dwc3_gadget_init(struct dwc3 *dwc);
880void dwc3_gadget_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +0530881#else
882static inline int dwc3_gadget_init(struct dwc3 *dwc)
883{ return 0; }
884static inline void dwc3_gadget_exit(struct dwc3 *dwc)
885{ }
886#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +0300887
Felipe Balbi72246da2011-08-19 18:10:58 +0300888#endif /* __DRIVERS_USB_DWC3_CORE_H */