blob: 78323923143a40ed1dffd421027f19140ca352f0 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Libata driver for the highpoint 372N and 302N UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
11 *
12 *
13 * TODO
14 * 371N
15 * Work out best PLL policy
16 */
17
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <scsi/scsi_host.h>
25#include <linux/libata.h>
26
27#define DRV_NAME "pata_hpt3x2n"
Jeff Garzika0fcdc02007-03-09 07:24:15 -050028#define DRV_VERSION "0.3.3"
Jeff Garzik669a5db2006-08-29 18:12:40 -040029
30enum {
31 HPT_PCI_FAST = (1 << 31),
32 PCI66 = (1 << 1),
33 USE_DPLL = (1 << 0)
34};
35
36struct hpt_clock {
37 u8 xfer_speed;
38 u32 timing;
39};
40
41struct hpt_chip {
42 const char *name;
43 struct hpt_clock *clocks[3];
44};
45
46/* key for bus clock timings
47 * bit
48 * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
49 * DMA. cycles = value + 1
50 * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
51 * DMA. cycles = value + 1
52 * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
53 * register access.
54 * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
55 * register access.
56 * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
57 * during task file register access.
58 * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
59 * xfer.
60 * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
61 * register access.
62 * 28 UDMA enable
63 * 29 DMA enable
64 * 30 PIO_MST enable. if set, the chip is in bus master mode during
65 * PIO.
66 * 31 FIFO enable.
67 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040068
Jeff Garzik669a5db2006-08-29 18:12:40 -040069/* 66MHz DPLL clocks */
70
71static struct hpt_clock hpt3x2n_clocks[] = {
72 { XFER_UDMA_7, 0x1c869c62 },
73 { XFER_UDMA_6, 0x1c869c62 },
74 { XFER_UDMA_5, 0x1c8a9c62 },
75 { XFER_UDMA_4, 0x1c8a9c62 },
76 { XFER_UDMA_3, 0x1c8e9c62 },
77 { XFER_UDMA_2, 0x1c929c62 },
78 { XFER_UDMA_1, 0x1c9a9c62 },
79 { XFER_UDMA_0, 0x1c829c62 },
80
81 { XFER_MW_DMA_2, 0x2c829c62 },
82 { XFER_MW_DMA_1, 0x2c829c66 },
83 { XFER_MW_DMA_0, 0x2c829d2c },
84
85 { XFER_PIO_4, 0x0c829c62 },
86 { XFER_PIO_3, 0x0c829c84 },
87 { XFER_PIO_2, 0x0c829ca6 },
88 { XFER_PIO_1, 0x0d029d26 },
89 { XFER_PIO_0, 0x0d029d5e },
90 { 0, 0x0d029d5e }
91};
92
93/**
94 * hpt3x2n_find_mode - reset the hpt3x2n bus
95 * @ap: ATA port
96 * @speed: transfer mode
97 *
98 * Return the 32bit register programming information for this channel
99 * that matches the speed provided. For the moment the clocks table
100 * is hard coded but easy to change. This will be needed if we use
101 * different DPLLs
102 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400103
Jeff Garzik669a5db2006-08-29 18:12:40 -0400104static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
105{
106 struct hpt_clock *clocks = hpt3x2n_clocks;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400107
Jeff Garzik669a5db2006-08-29 18:12:40 -0400108 while(clocks->xfer_speed) {
109 if (clocks->xfer_speed == speed)
110 return clocks->timing;
111 clocks++;
112 }
113 BUG();
114 return 0xffffffffU; /* silence compiler warning */
115}
116
117/**
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500118 * hpt3x2n_cable_detect - Detect the cable type
119 * @ap: ATA port to detect on
Jeff Garzik669a5db2006-08-29 18:12:40 -0400120 *
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500121 * Return the cable type attached to this port
Jeff Garzik669a5db2006-08-29 18:12:40 -0400122 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400123
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500124static int hpt3x2n_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400125{
126 u8 scr2, ata66;
127 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400128
Jeff Garzik669a5db2006-08-29 18:12:40 -0400129 pci_read_config_byte(pdev, 0x5B, &scr2);
130 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
131 /* Cable register now active */
132 pci_read_config_byte(pdev, 0x5A, &ata66);
133 /* Restore state */
134 pci_write_config_byte(pdev, 0x5B, scr2);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400135
Jeff Garzik669a5db2006-08-29 18:12:40 -0400136 if (ata66 & (1 << ap->port_no))
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500137 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400138 else
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500139 return ATA_CBL_PATA80;
140}
Jeff Garzik669a5db2006-08-29 18:12:40 -0400141
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500142/**
143 * hpt3x2n_pre_reset - reset the hpt3x2n bus
144 * @ap: ATA port to reset
145 *
146 * Perform the initial reset handling for the 3x2n series controllers.
147 * Reset the hardware and state machine,
148 */
149
150static int hpt3xn_pre_reset(struct ata_port *ap)
151{
152 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400153 /* Reset the state machine */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400154 pci_write_config_byte(pdev, 0x50, 0x37);
155 pci_write_config_byte(pdev, 0x54, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400156 udelay(100);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400157 return ata_std_prereset(ap);
158}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400159
Jeff Garzik669a5db2006-08-29 18:12:40 -0400160/**
161 * hpt3x2n_error_handler - probe the hpt3x2n bus
162 * @ap: ATA port to reset
163 *
164 * Perform the probe reset handling for the 3x2N
165 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400166
Jeff Garzik669a5db2006-08-29 18:12:40 -0400167static void hpt3x2n_error_handler(struct ata_port *ap)
168{
169 ata_bmdma_drive_eh(ap, hpt3xn_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
170}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400171
Jeff Garzik669a5db2006-08-29 18:12:40 -0400172/**
173 * hpt3x2n_set_piomode - PIO setup
174 * @ap: ATA interface
175 * @adev: device on the interface
176 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400177 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400178 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400179
Jeff Garzik669a5db2006-08-29 18:12:40 -0400180static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
181{
182 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
183 u32 addr1, addr2;
184 u32 reg;
185 u32 mode;
186 u8 fast;
187
188 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
189 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400190
Jeff Garzik669a5db2006-08-29 18:12:40 -0400191 /* Fast interrupt prediction disable, hold off interrupt disable */
192 pci_read_config_byte(pdev, addr2, &fast);
193 fast &= ~0x07;
194 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400195
Jeff Garzik669a5db2006-08-29 18:12:40 -0400196 pci_read_config_dword(pdev, addr1, &reg);
197 mode = hpt3x2n_find_mode(ap, adev->pio_mode);
198 mode &= ~0x8000000; /* No FIFO in PIO */
199 mode &= ~0x30070000; /* Leave config bits alone */
200 reg &= 0x30070000; /* Strip timing bits */
201 pci_write_config_dword(pdev, addr1, reg | mode);
202}
203
204/**
205 * hpt3x2n_set_dmamode - DMA timing setup
206 * @ap: ATA interface
207 * @adev: Device being configured
208 *
209 * Set up the channel for MWDMA or UDMA modes. Much the same as with
210 * PIO, load the mode number and then set MWDMA or UDMA flag.
211 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400212
Jeff Garzik669a5db2006-08-29 18:12:40 -0400213static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
214{
215 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
216 u32 addr1, addr2;
217 u32 reg;
218 u32 mode;
219 u8 fast;
220
221 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
222 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400223
Jeff Garzik669a5db2006-08-29 18:12:40 -0400224 /* Fast interrupt prediction disable, hold off interrupt disable */
225 pci_read_config_byte(pdev, addr2, &fast);
226 fast &= ~0x07;
227 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400228
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229 pci_read_config_dword(pdev, addr1, &reg);
230 mode = hpt3x2n_find_mode(ap, adev->dma_mode);
231 mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
232 mode &= ~0xC0000000; /* Leave config bits alone */
233 reg &= 0xC0000000; /* Strip timing bits */
234 pci_write_config_dword(pdev, addr1, reg | mode);
235}
236
237/**
238 * hpt3x2n_bmdma_end - DMA engine stop
239 * @qc: ATA command
240 *
241 * Clean up after the HPT3x2n and later DMA engine
242 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400243
Jeff Garzik669a5db2006-08-29 18:12:40 -0400244static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
245{
246 struct ata_port *ap = qc->ap;
247 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
248 int mscreg = 0x50 + 2 * ap->port_no;
249 u8 bwsr_stat, msc_stat;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400250
Jeff Garzik669a5db2006-08-29 18:12:40 -0400251 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
252 pci_read_config_byte(pdev, mscreg, &msc_stat);
253 if (bwsr_stat & (1 << ap->port_no))
254 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
255 ata_bmdma_stop(qc);
256}
257
258/**
259 * hpt3x2n_set_clock - clock control
260 * @ap: ATA port
261 * @source: 0x21 or 0x23 for PLL or PCI sourced clock
262 *
263 * Switch the ATA bus clock between the PLL and PCI clock sources
264 * while correctly isolating the bus and resetting internal logic
265 *
266 * We must use the DPLL for
267 * - writing
268 * - second channel UDMA7 (SATA ports) or higher
269 * - 66MHz PCI
Jeff Garzik85cd7252006-08-31 00:03:49 -0400270 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400271 * or we will underclock the device and get reduced performance.
272 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400273
Jeff Garzik669a5db2006-08-29 18:12:40 -0400274static void hpt3x2n_set_clock(struct ata_port *ap, int source)
275{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900276 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400277
Jeff Garzik669a5db2006-08-29 18:12:40 -0400278 /* Tristate the bus */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900279 iowrite8(0x80, bmdma+0x73);
280 iowrite8(0x80, bmdma+0x77);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400281
Jeff Garzik669a5db2006-08-29 18:12:40 -0400282 /* Switch clock and reset channels */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900283 iowrite8(source, bmdma+0x7B);
284 iowrite8(0xC0, bmdma+0x79);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400285
Jeff Garzik669a5db2006-08-29 18:12:40 -0400286 /* Reset state machines */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900287 iowrite8(0x37, bmdma+0x70);
288 iowrite8(0x37, bmdma+0x74);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400289
Jeff Garzik669a5db2006-08-29 18:12:40 -0400290 /* Complete reset */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900291 iowrite8(0x00, bmdma+0x79);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400292
Jeff Garzik669a5db2006-08-29 18:12:40 -0400293 /* Reconnect channels to bus */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900294 iowrite8(0x00, bmdma+0x73);
295 iowrite8(0x00, bmdma+0x77);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400296}
297
298/* Check if our partner interface is busy */
299
300static int hpt3x2n_pair_idle(struct ata_port *ap)
301{
302 struct ata_host *host = ap->host;
303 struct ata_port *pair = host->ports[ap->port_no ^ 1];
Jeff Garzik85cd7252006-08-31 00:03:49 -0400304
Jeff Garzik669a5db2006-08-29 18:12:40 -0400305 if (pair->hsm_task_state == HSM_ST_IDLE)
306 return 1;
307 return 0;
308}
309
Alana52865c2007-01-24 11:51:38 +0000310static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400311{
312 long flags = (long)ap->host->private_data;
313 /* See if we should use the DPLL */
Alana52865c2007-01-24 11:51:38 +0000314 if (writing)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400315 return USE_DPLL; /* Needed for write */
316 if (flags & PCI66)
317 return USE_DPLL; /* Needed at 66Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400318 return 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400319}
320
321static unsigned int hpt3x2n_qc_issue_prot(struct ata_queued_cmd *qc)
322{
323 struct ata_taskfile *tf = &qc->tf;
324 struct ata_port *ap = qc->ap;
325 int flags = (long)ap->host->private_data;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400326
Jeff Garzik669a5db2006-08-29 18:12:40 -0400327 if (hpt3x2n_pair_idle(ap)) {
328 int dpll = hpt3x2n_use_dpll(ap, (tf->flags & ATA_TFLAG_WRITE));
329 if ((flags & USE_DPLL) != dpll) {
330 if (dpll == 1)
331 hpt3x2n_set_clock(ap, 0x21);
332 else
333 hpt3x2n_set_clock(ap, 0x23);
334 }
335 }
336 return ata_qc_issue_prot(qc);
337}
338
339static struct scsi_host_template hpt3x2n_sht = {
340 .module = THIS_MODULE,
341 .name = DRV_NAME,
342 .ioctl = ata_scsi_ioctl,
343 .queuecommand = ata_scsi_queuecmd,
344 .can_queue = ATA_DEF_QUEUE,
345 .this_id = ATA_SHT_THIS_ID,
346 .sg_tablesize = LIBATA_MAX_PRD,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400347 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
348 .emulated = ATA_SHT_EMULATED,
349 .use_clustering = ATA_SHT_USE_CLUSTERING,
350 .proc_name = DRV_NAME,
351 .dma_boundary = ATA_DMA_BOUNDARY,
352 .slave_configure = ata_scsi_slave_config,
Tejun Heoafdfe892006-11-29 11:26:47 +0900353 .slave_destroy = ata_scsi_slave_destroy,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400354 .bios_param = ata_std_bios_param,
355};
356
357/*
358 * Configuration for HPT3x2n.
359 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400360
Jeff Garzik669a5db2006-08-29 18:12:40 -0400361static struct ata_port_operations hpt3x2n_port_ops = {
362 .port_disable = ata_port_disable,
363 .set_piomode = hpt3x2n_set_piomode,
364 .set_dmamode = hpt3x2n_set_dmamode,
365 .mode_filter = ata_pci_default_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400366
Jeff Garzik669a5db2006-08-29 18:12:40 -0400367 .tf_load = ata_tf_load,
368 .tf_read = ata_tf_read,
369 .check_status = ata_check_status,
370 .exec_command = ata_exec_command,
371 .dev_select = ata_std_dev_select,
372
373 .freeze = ata_bmdma_freeze,
374 .thaw = ata_bmdma_thaw,
375 .error_handler = hpt3x2n_error_handler,
376 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Jeff Garzika0fcdc02007-03-09 07:24:15 -0500377 .cable_detect = hpt3x2n_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400378
379 .bmdma_setup = ata_bmdma_setup,
380 .bmdma_start = ata_bmdma_start,
381 .bmdma_stop = hpt3x2n_bmdma_stop,
382 .bmdma_status = ata_bmdma_status,
383
384 .qc_prep = ata_qc_prep,
385 .qc_issue = hpt3x2n_qc_issue_prot,
Jeff Garzikbda30282006-09-27 05:41:13 -0400386
Tejun Heo0d5ff562007-02-01 15:06:36 +0900387 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400388
389 .irq_handler = ata_interrupt,
390 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900391 .irq_on = ata_irq_on,
392 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400393
394 .port_start = ata_port_start,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400395};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400396
397/**
398 * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
Jeff Garzik85cd7252006-08-31 00:03:49 -0400399 * @dev: PCI device
Jeff Garzik669a5db2006-08-29 18:12:40 -0400400 *
401 * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
402 * succeeds
403 */
404
405static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
406{
407 u8 reg5b;
408 u32 reg5c;
409 int tries;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400410
Jeff Garzik669a5db2006-08-29 18:12:40 -0400411 for(tries = 0; tries < 0x5000; tries++) {
412 udelay(50);
413 pci_read_config_byte(dev, 0x5b, &reg5b);
414 if (reg5b & 0x80) {
415 /* See if it stays set */
416 for(tries = 0; tries < 0x1000; tries ++) {
417 pci_read_config_byte(dev, 0x5b, &reg5b);
418 /* Failed ? */
419 if ((reg5b & 0x80) == 0)
420 return 0;
421 }
422 /* Turn off tuning, we have the DPLL set */
423 pci_read_config_dword(dev, 0x5c, &reg5c);
424 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
425 return 1;
426 }
427 }
428 /* Never went stable */
429 return 0;
430}
431
432static int hpt3x2n_pci_clock(struct pci_dev *pdev)
433{
434 unsigned long freq;
435 u32 fcnt;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400436
Jeff Garzik669a5db2006-08-29 18:12:40 -0400437 pci_read_config_dword(pdev, 0x70/*CHECKME*/, &fcnt);
438 if ((fcnt >> 12) != 0xABCDE) {
439 printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
440 return 33; /* Not BIOS set */
441 }
442 fcnt &= 0x1FF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400443
Jeff Garzik669a5db2006-08-29 18:12:40 -0400444 freq = (fcnt * 77) / 192;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400445
Jeff Garzik669a5db2006-08-29 18:12:40 -0400446 /* Clamp to bands */
447 if (freq < 40)
448 return 33;
449 if (freq < 45)
450 return 40;
451 if (freq < 55)
452 return 50;
453 return 66;
454}
455
456/**
457 * hpt3x2n_init_one - Initialise an HPT37X/302
458 * @dev: PCI device
459 * @id: Entry in match table
460 *
461 * Initialise an HPT3x2n device. There are some interesting complications
462 * here. Firstly the chip may report 366 and be one of several variants.
463 * Secondly all the timings depend on the clock for the chip which we must
464 * detect and look up
465 *
466 * This is the known chip mappings. It may be missing a couple of later
467 * releases.
468 *
469 * Chip version PCI Rev Notes
470 * HPT372 4 (HPT366) 5 Other driver
471 * HPT372N 4 (HPT366) 6 UDMA133
472 * HPT372 5 (HPT372) 1 Other driver
473 * HPT372N 5 (HPT372) 2 UDMA133
474 * HPT302 6 (HPT302) * Other driver
475 * HPT302N 6 (HPT302) > 1 UDMA133
476 * HPT371 7 (HPT371) * Other driver
477 * HPT371N 7 (HPT371) > 1 UDMA133
478 * HPT374 8 (HPT374) * Other driver
479 * HPT372N 9 (HPT372N) * UDMA133
480 *
481 * (1) UDMA133 support depends on the bus clock
482 *
483 * To pin down HPT371N
484 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400485
Jeff Garzik669a5db2006-08-29 18:12:40 -0400486static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
487{
488 /* HPT372N and friends - UDMA133 */
489 static struct ata_port_info info = {
490 .sht = &hpt3x2n_sht,
491 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
492 .pio_mask = 0x1f,
493 .mwdma_mask = 0x07,
494 .udma_mask = 0x7f,
495 .port_ops = &hpt3x2n_port_ops
496 };
497 struct ata_port_info *port_info[2];
498 struct ata_port_info *port = &info;
499
500 u8 irqmask;
501 u32 class_rev;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400502
Jeff Garzik669a5db2006-08-29 18:12:40 -0400503 unsigned int pci_mhz;
504 unsigned int f_low, f_high;
505 int adjust;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400506
Jeff Garzik669a5db2006-08-29 18:12:40 -0400507 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
508 class_rev &= 0xFF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400509
Jeff Garzik669a5db2006-08-29 18:12:40 -0400510 switch(dev->device) {
511 case PCI_DEVICE_ID_TTI_HPT366:
512 if (class_rev < 6)
513 return -ENODEV;
514 break;
515 case PCI_DEVICE_ID_TTI_HPT372:
516 /* 372N if rev >= 1*/
517 if (class_rev == 0)
518 return -ENODEV;
519 break;
520 case PCI_DEVICE_ID_TTI_HPT302:
521 if (class_rev < 2)
522 return -ENODEV;
523 break;
524 case PCI_DEVICE_ID_TTI_HPT372N:
525 break;
526 default:
527 printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
528 return -ENODEV;
529 }
530
531 /* Ok so this is a chip we support */
532
533 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
534 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
535 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
536 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
537
538 pci_read_config_byte(dev, 0x5A, &irqmask);
539 irqmask &= ~0x10;
540 pci_write_config_byte(dev, 0x5a, irqmask);
541
542 /* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
543 50 for UDMA100. Right now we always use 66 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400544
Jeff Garzik669a5db2006-08-29 18:12:40 -0400545 pci_mhz = hpt3x2n_pci_clock(dev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400546
Jeff Garzik669a5db2006-08-29 18:12:40 -0400547 f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
548 f_high = f_low + 2; /* Tolerance */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400549
Jeff Garzik669a5db2006-08-29 18:12:40 -0400550 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
551 /* PLL clock */
552 pci_write_config_byte(dev, 0x5B, 0x21);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400553
Jeff Garzik669a5db2006-08-29 18:12:40 -0400554 /* Unlike the 37x we don't try jiggling the frequency */
555 for(adjust = 0; adjust < 8; adjust++) {
556 if (hpt3xn_calibrate_dpll(dev))
557 break;
558 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
559 }
560 if (adjust == 8)
561 printk(KERN_WARNING "hpt3xn: DPLL did not stabilize.\n");
562
563 /* Set our private data up. We only need a few flags so we use
564 it directly */
565 port->private_data = NULL;
566 if (pci_mhz > 60)
567 port->private_data = (void *)PCI66;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400568
Jeff Garzik669a5db2006-08-29 18:12:40 -0400569 /* Now kick off ATA set up */
570 port_info[0] = port_info[1] = port;
571 return ata_pci_init_one(dev, port_info, 2);
572}
573
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400574static const struct pci_device_id hpt3x2n[] = {
575 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
576 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
577 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
578 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
579
580 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400581};
582
583static struct pci_driver hpt3x2n_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400584 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400585 .id_table = hpt3x2n,
586 .probe = hpt3x2n_init_one,
587 .remove = ata_pci_remove_one
588};
589
590static int __init hpt3x2n_init(void)
591{
592 return pci_register_driver(&hpt3x2n_pci_driver);
593}
594
Jeff Garzik669a5db2006-08-29 18:12:40 -0400595static void __exit hpt3x2n_exit(void)
596{
597 pci_unregister_driver(&hpt3x2n_pci_driver);
598}
599
Jeff Garzik669a5db2006-08-29 18:12:40 -0400600MODULE_AUTHOR("Alan Cox");
601MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3x2n/30x");
602MODULE_LICENSE("GPL");
603MODULE_DEVICE_TABLE(pci, hpt3x2n);
604MODULE_VERSION(DRV_VERSION);
605
606module_init(hpt3x2n_init);
607module_exit(hpt3x2n_exit);