blob: 16e2bd7c3ceab54e50d7aec971c9a25fe6f7601e [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brown9e6e96a2010-01-29 17:47:12 +000041#define WM8994_NUM_DRC 3
42#define WM8994_NUM_EQ 3
43
44static int wm8994_drc_base[] = {
45 WM8994_AIF1_DRC1_1,
46 WM8994_AIF1_DRC2_1,
47 WM8994_AIF2_DRC_1,
48};
49
50static int wm8994_retune_mobile_base[] = {
51 WM8994_AIF1_DAC1_EQ_GAINS_1,
52 WM8994_AIF1_DAC2_EQ_GAINS_1,
53 WM8994_AIF2_EQ_GAINS_1,
54};
55
Mark Brownb00adf72011-08-13 11:57:18 +090056static void wm8958_default_micdet(u16 status, void *data);
57
58static const struct {
59 int sysclk;
60 bool idle;
61 int start;
62 int rate;
63} wm8958_micd_rates[] = {
64 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
66 { 44100 * 256, true, 7, 6 },
67 { 44100 * 256, false, 7, 6 },
68};
69
70static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
71{
72 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
73 int best, i, sysclk, val;
74 bool idle;
75
76 if (wm8994->jack_cb != wm8958_default_micdet)
77 return;
78
79 idle = !wm8994->jack_mic;
80
81 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
82 if (sysclk & WM8994_SYSCLK_SRC)
83 sysclk = wm8994->aifclk[1];
84 else
85 sysclk = wm8994->aifclk[0];
86
87 best = 0;
88 for (i = 0; i < ARRAY_SIZE(wm8958_micd_rates); i++) {
89 if (wm8958_micd_rates[i].idle != idle)
90 continue;
91 if (abs(wm8958_micd_rates[i].sysclk - sysclk) <
92 abs(wm8958_micd_rates[best].sysclk - sysclk))
93 best = i;
94 else if (wm8958_micd_rates[best].idle != idle)
95 best = i;
96 }
97
98 val = wm8958_micd_rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
99 | wm8958_micd_rates[best].rate << WM8958_MICD_RATE_SHIFT;
100
101 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
102 WM8958_MICD_BIAS_STARTTIME_MASK |
103 WM8958_MICD_RATE_MASK, val);
104}
105
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000106static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000107{
Mark Brownaf9af862011-03-16 21:05:06 +0000108 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown8eeea522011-11-04 15:52:31 +0000109 struct wm8994 *control = codec->control_data;
Mark Brownaf9af862011-03-16 21:05:06 +0000110
Mark Browne88ff1e2010-07-09 00:12:08 +0900111 switch (reg) {
112 case WM8994_GPIO_1:
113 case WM8994_GPIO_2:
114 case WM8994_GPIO_3:
115 case WM8994_GPIO_4:
116 case WM8994_GPIO_5:
117 case WM8994_GPIO_6:
118 case WM8994_GPIO_7:
119 case WM8994_GPIO_8:
120 case WM8994_GPIO_9:
121 case WM8994_GPIO_10:
122 case WM8994_GPIO_11:
123 case WM8994_INTERRUPT_STATUS_1:
124 case WM8994_INTERRUPT_STATUS_2:
125 case WM8994_INTERRUPT_RAW_STATUS_2:
126 return 1;
Mark Brownaf9af862011-03-16 21:05:06 +0000127
128 case WM8958_DSP2_PROGRAM:
129 case WM8958_DSP2_CONFIG:
130 case WM8958_DSP2_EXECCONTROL:
131 if (control->type == WM8958)
132 return 1;
133 else
134 return 0;
135
Mark Browne88ff1e2010-07-09 00:12:08 +0900136 default:
137 break;
138 }
139
Mark Brown7b306da2010-11-16 20:11:40 +0000140 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000141 return 0;
Mark Brown7b306da2010-11-16 20:11:40 +0000142 return wm8994_access_masks[reg].readable != 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000143}
144
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000145static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000146{
Mark Brownca9aef52010-11-26 17:23:41 +0000147 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000148 return 1;
149
150 switch (reg) {
151 case WM8994_SOFTWARE_RESET:
152 case WM8994_CHIP_REVISION:
153 case WM8994_DC_SERVO_1:
154 case WM8994_DC_SERVO_READBACK:
155 case WM8994_RATE_STATUS:
156 case WM8994_LDO_1:
157 case WM8994_LDO_2:
Mark Brownd6addcc2010-11-26 15:21:08 +0000158 case WM8958_DSP2_EXECCONTROL:
Mark Brown821edd22010-11-26 15:21:09 +0000159 case WM8958_MIC_DETECT_3:
Mark Brown79ef0ab2011-08-01 13:02:17 +0900160 case WM8994_DC_SERVO_4E:
Mark Brown9e6e96a2010-01-29 17:47:12 +0000161 return 1;
162 default:
163 return 0;
164 }
165}
166
167static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
168 unsigned int value)
169{
Mark Brownca9aef52010-11-26 17:23:41 +0000170 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000171
172 BUG_ON(reg > WM8994_MAX_REGISTER);
173
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000174 if (!wm8994_volatile(codec, reg)) {
Mark Brownca9aef52010-11-26 17:23:41 +0000175 ret = snd_soc_cache_write(codec, reg, value);
176 if (ret != 0)
177 dev_err(codec->dev, "Cache write to %x failed: %d\n",
178 reg, ret);
179 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000180
181 return wm8994_reg_write(codec->control_data, reg, value);
182}
183
184static unsigned int wm8994_read(struct snd_soc_codec *codec,
185 unsigned int reg)
186{
Mark Brownca9aef52010-11-26 17:23:41 +0000187 unsigned int val;
188 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000189
190 BUG_ON(reg > WM8994_MAX_REGISTER);
191
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000192 if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
Mark Brownca9aef52010-11-26 17:23:41 +0000193 reg < codec->driver->reg_cache_size) {
194 ret = snd_soc_cache_read(codec, reg, &val);
195 if (ret >= 0)
196 return val;
197 else
198 dev_err(codec->dev, "Cache read from %x failed: %d\n",
199 reg, ret);
200 }
201
202 return wm8994_reg_read(codec->control_data, reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000203}
204
205static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
206{
Mark Brownb2c812e2010-04-14 15:35:19 +0900207 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000208 int rate;
209 int reg1 = 0;
210 int offset;
211
212 if (aif)
213 offset = 4;
214 else
215 offset = 0;
216
217 switch (wm8994->sysclk[aif]) {
218 case WM8994_SYSCLK_MCLK1:
219 rate = wm8994->mclk[0];
220 break;
221
222 case WM8994_SYSCLK_MCLK2:
223 reg1 |= 0x8;
224 rate = wm8994->mclk[1];
225 break;
226
227 case WM8994_SYSCLK_FLL1:
228 reg1 |= 0x10;
229 rate = wm8994->fll[0].out;
230 break;
231
232 case WM8994_SYSCLK_FLL2:
233 reg1 |= 0x18;
234 rate = wm8994->fll[1].out;
235 break;
236
237 default:
238 return -EINVAL;
239 }
240
241 if (rate >= 13500000) {
242 rate /= 2;
243 reg1 |= WM8994_AIF1CLK_DIV;
244
245 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
246 aif + 1, rate);
247 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100248
Mark Brown9e6e96a2010-01-29 17:47:12 +0000249 wm8994->aifclk[aif] = rate;
250
251 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
252 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
253 reg1);
254
255 return 0;
256}
257
258static int configure_clock(struct snd_soc_codec *codec)
259{
Mark Brownb2c812e2010-04-14 15:35:19 +0900260 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800261 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000262
263 /* Bring up the AIF clocks first */
264 configure_aif_clock(codec, 0);
265 configure_aif_clock(codec, 1);
266
267 /* Then switch CLK_SYS over to the higher of them; a change
268 * can only happen as a result of a clocking change which can
269 * only be made outside of DAPM so we can safely redo the
270 * clocking.
271 */
272
273 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900274 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
275 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000276 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900277 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000278
279 if (wm8994->aifclk[0] < wm8994->aifclk[1])
280 new = WM8994_SYSCLK_SRC;
281 else
282 new = 0;
283
Axel Lin04f45c42011-10-04 20:07:03 +0800284 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
285 WM8994_SYSCLK_SRC, new);
286 if (!change)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000287 return 0;
288
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200289 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000290
Mark Brownb00adf72011-08-13 11:57:18 +0900291 wm8958_micd_set_rate(codec);
292
Mark Brown9e6e96a2010-01-29 17:47:12 +0000293 return 0;
294}
295
296static int check_clk_sys(struct snd_soc_dapm_widget *source,
297 struct snd_soc_dapm_widget *sink)
298{
299 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
300 const char *clk;
301
302 /* Check what we're currently using for CLK_SYS */
303 if (reg & WM8994_SYSCLK_SRC)
304 clk = "AIF2CLK";
305 else
306 clk = "AIF1CLK";
307
308 return strcmp(source->name, clk) == 0;
309}
310
311static const char *sidetone_hpf_text[] = {
312 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
313};
314
315static const struct soc_enum sidetone_hpf =
316 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
317
Uk Kim146fd572010-12-07 13:58:40 +0000318static const char *adc_hpf_text[] = {
319 "HiFi", "Voice 1", "Voice 2", "Voice 3"
320};
321
322static const struct soc_enum aif1adc1_hpf =
323 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
324
325static const struct soc_enum aif1adc2_hpf =
326 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
327
328static const struct soc_enum aif2adc_hpf =
329 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
330
Mark Brown9e6e96a2010-01-29 17:47:12 +0000331static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
332static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
333static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
334static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
335static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900336static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800337static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000338
339#define WM8994_DRC_SWITCH(xname, reg, shift) \
340{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
341 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
342 .put = wm8994_put_drc_sw, \
343 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
344
345static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
346 struct snd_ctl_elem_value *ucontrol)
347{
348 struct soc_mixer_control *mc =
349 (struct soc_mixer_control *)kcontrol->private_value;
350 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
351 int mask, ret;
352
353 /* Can't enable both ADC and DAC paths simultaneously */
354 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
355 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
356 WM8994_AIF1ADC1R_DRC_ENA_MASK;
357 else
358 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
359
360 ret = snd_soc_read(codec, mc->reg);
361 if (ret < 0)
362 return ret;
363 if (ret & mask)
364 return -EINVAL;
365
366 return snd_soc_put_volsw(kcontrol, ucontrol);
367}
368
Mark Brown9e6e96a2010-01-29 17:47:12 +0000369static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
370{
Mark Brownb2c812e2010-04-14 15:35:19 +0900371 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000372 struct wm8994_pdata *pdata = wm8994->pdata;
373 int base = wm8994_drc_base[drc];
374 int cfg = wm8994->drc_cfg[drc];
375 int save, i;
376
377 /* Save any enables; the configuration should clear them. */
378 save = snd_soc_read(codec, base);
379 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
380 WM8994_AIF1ADC1R_DRC_ENA;
381
382 for (i = 0; i < WM8994_DRC_REGS; i++)
383 snd_soc_update_bits(codec, base + i, 0xffff,
384 pdata->drc_cfgs[cfg].regs[i]);
385
386 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
387 WM8994_AIF1ADC1L_DRC_ENA |
388 WM8994_AIF1ADC1R_DRC_ENA, save);
389}
390
391/* Icky as hell but saves code duplication */
392static int wm8994_get_drc(const char *name)
393{
394 if (strcmp(name, "AIF1DRC1 Mode") == 0)
395 return 0;
396 if (strcmp(name, "AIF1DRC2 Mode") == 0)
397 return 1;
398 if (strcmp(name, "AIF2DRC Mode") == 0)
399 return 2;
400 return -EINVAL;
401}
402
403static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
404 struct snd_ctl_elem_value *ucontrol)
405{
406 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000407 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000408 struct wm8994_pdata *pdata = wm8994->pdata;
409 int drc = wm8994_get_drc(kcontrol->id.name);
410 int value = ucontrol->value.integer.value[0];
411
412 if (drc < 0)
413 return drc;
414
415 if (value >= pdata->num_drc_cfgs)
416 return -EINVAL;
417
418 wm8994->drc_cfg[drc] = value;
419
420 wm8994_set_drc(codec, drc);
421
422 return 0;
423}
424
425static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
426 struct snd_ctl_elem_value *ucontrol)
427{
428 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900429 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000430 int drc = wm8994_get_drc(kcontrol->id.name);
431
432 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
433
434 return 0;
435}
436
437static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
438{
Mark Brownb2c812e2010-04-14 15:35:19 +0900439 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000440 struct wm8994_pdata *pdata = wm8994->pdata;
441 int base = wm8994_retune_mobile_base[block];
442 int iface, best, best_val, save, i, cfg;
443
444 if (!pdata || !wm8994->num_retune_mobile_texts)
445 return;
446
447 switch (block) {
448 case 0:
449 case 1:
450 iface = 0;
451 break;
452 case 2:
453 iface = 1;
454 break;
455 default:
456 return;
457 }
458
459 /* Find the version of the currently selected configuration
460 * with the nearest sample rate. */
461 cfg = wm8994->retune_mobile_cfg[block];
462 best = 0;
463 best_val = INT_MAX;
464 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
465 if (strcmp(pdata->retune_mobile_cfgs[i].name,
466 wm8994->retune_mobile_texts[cfg]) == 0 &&
467 abs(pdata->retune_mobile_cfgs[i].rate
468 - wm8994->dac_rates[iface]) < best_val) {
469 best = i;
470 best_val = abs(pdata->retune_mobile_cfgs[i].rate
471 - wm8994->dac_rates[iface]);
472 }
473 }
474
475 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
476 block,
477 pdata->retune_mobile_cfgs[best].name,
478 pdata->retune_mobile_cfgs[best].rate,
479 wm8994->dac_rates[iface]);
480
481 /* The EQ will be disabled while reconfiguring it, remember the
482 * current configuration.
483 */
484 save = snd_soc_read(codec, base);
485 save &= WM8994_AIF1DAC1_EQ_ENA;
486
487 for (i = 0; i < WM8994_EQ_REGS; i++)
488 snd_soc_update_bits(codec, base + i, 0xffff,
489 pdata->retune_mobile_cfgs[best].regs[i]);
490
491 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
492}
493
494/* Icky as hell but saves code duplication */
495static int wm8994_get_retune_mobile_block(const char *name)
496{
497 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
498 return 0;
499 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
500 return 1;
501 if (strcmp(name, "AIF2 EQ Mode") == 0)
502 return 2;
503 return -EINVAL;
504}
505
506static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
507 struct snd_ctl_elem_value *ucontrol)
508{
509 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000510 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000511 struct wm8994_pdata *pdata = wm8994->pdata;
512 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
513 int value = ucontrol->value.integer.value[0];
514
515 if (block < 0)
516 return block;
517
518 if (value >= pdata->num_retune_mobile_cfgs)
519 return -EINVAL;
520
521 wm8994->retune_mobile_cfg[block] = value;
522
523 wm8994_set_retune_mobile(codec, block);
524
525 return 0;
526}
527
528static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
529 struct snd_ctl_elem_value *ucontrol)
530{
531 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800532 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000533 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
534
535 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
536
537 return 0;
538}
539
Mark Brown96b101e2010-11-18 15:49:38 +0000540static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100541 "Left", "Right"
542};
543
Mark Brown96b101e2010-11-18 15:49:38 +0000544static const struct soc_enum aif1adcl_src =
545 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
546
547static const struct soc_enum aif1adcr_src =
548 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
549
550static const struct soc_enum aif2adcl_src =
551 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
552
553static const struct soc_enum aif2adcr_src =
554 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
555
Mark Brownf5548852010-08-31 19:39:48 +0100556static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000557 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100558
559static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000560 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100561
562static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000563 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100564
565static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000566 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100567
Mark Brown154b26a2010-12-09 12:07:44 +0000568static const char *osr_text[] = {
569 "Low Power", "High Performance",
570};
571
572static const struct soc_enum dac_osr =
573 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
574
575static const struct soc_enum adc_osr =
576 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
577
Mark Brown9e6e96a2010-01-29 17:47:12 +0000578static const struct snd_kcontrol_new wm8994_snd_controls[] = {
579SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
580 WM8994_AIF1_ADC1_RIGHT_VOLUME,
581 1, 119, 0, digital_tlv),
582SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
583 WM8994_AIF1_ADC2_RIGHT_VOLUME,
584 1, 119, 0, digital_tlv),
585SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
586 WM8994_AIF2_ADC_RIGHT_VOLUME,
587 1, 119, 0, digital_tlv),
588
Mark Brown96b101e2010-11-18 15:49:38 +0000589SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
590SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000591SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
592SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000593
Mark Brownf5548852010-08-31 19:39:48 +0100594SOC_ENUM("AIF1DACL Source", aif1dacl_src),
595SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000596SOC_ENUM("AIF2DACL Source", aif2dacl_src),
597SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100598
Mark Brown9e6e96a2010-01-29 17:47:12 +0000599SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
600 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
601SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
602 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
603SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
604 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
605
606SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
607SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
608
609SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
610SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
611SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
612
613WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
614WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
615WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
616
617WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
618WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
619WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
620
621WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
622WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
623WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
624
625SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
626 5, 12, 0, st_tlv),
627SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
628 0, 12, 0, st_tlv),
629SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
630 5, 12, 0, st_tlv),
631SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
632 0, 12, 0, st_tlv),
633SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
634SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
635
Uk Kim146fd572010-12-07 13:58:40 +0000636SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
637SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
638
639SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
640SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
641
642SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
643SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
644
Mark Brown154b26a2010-12-09 12:07:44 +0000645SOC_ENUM("ADC OSR", adc_osr),
646SOC_ENUM("DAC OSR", dac_osr),
647
Mark Brown9e6e96a2010-01-29 17:47:12 +0000648SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
649 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
650SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
651 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
652
653SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
654 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
655SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
656 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
657
658SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
659 6, 1, 1, wm_hubs_spkmix_tlv),
660SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
661 2, 1, 1, wm_hubs_spkmix_tlv),
662
663SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
664 6, 1, 1, wm_hubs_spkmix_tlv),
665SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
666 2, 1, 1, wm_hubs_spkmix_tlv),
667
668SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
669 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000670SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000671 8, 1, 0),
672SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
673 10, 15, 0, wm8994_3d_tlv),
674SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
675 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000676SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000677 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000678SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000679 8, 1, 0),
680};
681
682static const struct snd_kcontrol_new wm8994_eq_controls[] = {
683SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
684 eq_tlv),
685SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
686 eq_tlv),
687SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
688 eq_tlv),
689SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
690 eq_tlv),
691SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
692 eq_tlv),
693
694SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
695 eq_tlv),
696SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
697 eq_tlv),
698SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
699 eq_tlv),
700SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
701 eq_tlv),
702SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
703 eq_tlv),
704
705SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
706 eq_tlv),
707SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
708 eq_tlv),
709SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
710 eq_tlv),
711SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
712 eq_tlv),
713SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
714 eq_tlv),
715};
716
Mark Brown1ddc07d2011-08-16 10:08:48 +0900717static const char *wm8958_ng_text[] = {
718 "30ms", "125ms", "250ms", "500ms",
719};
720
721static const struct soc_enum wm8958_aif1dac1_ng_hold =
722 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
723 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
724
725static const struct soc_enum wm8958_aif1dac2_ng_hold =
726 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
727 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
728
729static const struct soc_enum wm8958_aif2dac_ng_hold =
730 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
731 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
732
Mark Brownc4431df2010-11-26 15:21:07 +0000733static const struct snd_kcontrol_new wm8958_snd_controls[] = {
734SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900735
736SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
737 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
738SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
739SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
740 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
741 7, 1, ng_tlv),
742
743SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
744 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
745SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
746SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
747 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
748 7, 1, ng_tlv),
749
750SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
751 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
752SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
753SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
754 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
755 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000756};
757
Mark Brown81204c82011-05-24 17:35:53 +0800758static const struct snd_kcontrol_new wm1811_snd_controls[] = {
759SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
760 mixin_boost_tlv),
761SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
762 mixin_boost_tlv),
763};
764
Mark Brown9e6e96a2010-01-29 17:47:12 +0000765static int clk_sys_event(struct snd_soc_dapm_widget *w,
766 struct snd_kcontrol *kcontrol, int event)
767{
768 struct snd_soc_codec *codec = w->codec;
769
770 switch (event) {
771 case SND_SOC_DAPM_PRE_PMU:
772 return configure_clock(codec);
773
774 case SND_SOC_DAPM_POST_PMD:
775 configure_clock(codec);
776 break;
777 }
778
779 return 0;
780}
781
Mark Brown4b7ed832011-08-10 17:47:33 +0900782static void vmid_reference(struct snd_soc_codec *codec)
783{
784 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
785
786 wm8994->vmid_refcount++;
787
788 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
789 wm8994->vmid_refcount);
790
791 if (wm8994->vmid_refcount == 1) {
792 /* Startup bias, VMID ramp & buffer */
793 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
794 WM8994_STARTUP_BIAS_ENA |
795 WM8994_VMID_BUF_ENA |
796 WM8994_VMID_RAMP_MASK,
797 WM8994_STARTUP_BIAS_ENA |
798 WM8994_VMID_BUF_ENA |
799 (0x11 << WM8994_VMID_RAMP_SHIFT));
800
801 /* Main bias enable, VMID=2x40k */
802 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
803 WM8994_BIAS_ENA |
804 WM8994_VMID_SEL_MASK,
805 WM8994_BIAS_ENA | 0x2);
806
807 msleep(20);
808 }
809}
810
811static void vmid_dereference(struct snd_soc_codec *codec)
812{
813 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
814
815 wm8994->vmid_refcount--;
816
817 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
818 wm8994->vmid_refcount);
819
820 if (wm8994->vmid_refcount == 0) {
821 /* Switch over to startup biases */
822 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
823 WM8994_BIAS_SRC |
824 WM8994_STARTUP_BIAS_ENA |
825 WM8994_VMID_BUF_ENA |
826 WM8994_VMID_RAMP_MASK,
827 WM8994_BIAS_SRC |
828 WM8994_STARTUP_BIAS_ENA |
829 WM8994_VMID_BUF_ENA |
830 (1 << WM8994_VMID_RAMP_SHIFT));
831
832 /* Disable main biases */
833 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
834 WM8994_BIAS_ENA |
835 WM8994_VMID_SEL_MASK, 0);
836
837 /* Discharge line */
838 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
839 WM8994_LINEOUT1_DISCH |
840 WM8994_LINEOUT2_DISCH,
841 WM8994_LINEOUT1_DISCH |
842 WM8994_LINEOUT2_DISCH);
843
844 msleep(5);
845
846 /* Switch off startup biases */
847 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
848 WM8994_BIAS_SRC |
849 WM8994_STARTUP_BIAS_ENA |
850 WM8994_VMID_BUF_ENA |
851 WM8994_VMID_RAMP_MASK, 0);
852 }
853}
854
855static int vmid_event(struct snd_soc_dapm_widget *w,
856 struct snd_kcontrol *kcontrol, int event)
857{
858 struct snd_soc_codec *codec = w->codec;
859
860 switch (event) {
861 case SND_SOC_DAPM_PRE_PMU:
862 vmid_reference(codec);
863 break;
864
865 case SND_SOC_DAPM_POST_PMD:
866 vmid_dereference(codec);
867 break;
868 }
869
870 return 0;
871}
872
Mark Brown9e6e96a2010-01-29 17:47:12 +0000873static void wm8994_update_class_w(struct snd_soc_codec *codec)
874{
Mark Brownfec6dd82010-10-27 13:48:36 -0700875 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000876 int enable = 1;
877 int source = 0; /* GCC flow analysis can't track enable */
878 int reg, reg_r;
879
880 /* Only support direct DAC->headphone paths */
881 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
882 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900883 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000884 enable = 0;
885 }
886
887 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
888 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900889 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000890 enable = 0;
891 }
892
893 /* We also need the same setting for L/R and only one path */
894 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
895 switch (reg) {
896 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900897 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000898 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
899 break;
900 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900901 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000902 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
903 break;
904 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900905 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000906 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
907 break;
908 default:
Mark Brownee839a22010-04-20 13:57:08 +0900909 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000910 enable = 0;
911 break;
912 }
913
914 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
915 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900916 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000917 enable = 0;
918 }
919
920 if (enable) {
921 dev_dbg(codec->dev, "Class W enabled\n");
922 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
923 WM8994_CP_DYN_PWR |
924 WM8994_CP_DYN_SRC_SEL_MASK,
925 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700926 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000927
928 } else {
929 dev_dbg(codec->dev, "Class W disabled\n");
930 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
931 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700932 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000933 }
934}
935
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000936static int late_enable_ev(struct snd_soc_dapm_widget *w,
937 struct snd_kcontrol *kcontrol, int event)
938{
939 struct snd_soc_codec *codec = w->codec;
940 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
941
942 switch (event) {
943 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000944 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000945 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
946 WM8994_AIF1CLK_ENA_MASK,
947 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000948 wm8994->aif1clk_enable = 0;
949 }
950 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000951 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
952 WM8994_AIF2CLK_ENA_MASK,
953 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000954 wm8994->aif2clk_enable = 0;
955 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000956 break;
957 }
958
Mark Brownc6b7b572011-03-11 18:13:12 +0000959 /* We may also have postponed startup of DSP, handle that. */
960 wm8958_aif_ev(w, kcontrol, event);
961
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000962 return 0;
963}
964
965static int late_disable_ev(struct snd_soc_dapm_widget *w,
966 struct snd_kcontrol *kcontrol, int event)
967{
968 struct snd_soc_codec *codec = w->codec;
969 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
970
971 switch (event) {
972 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000973 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000974 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
975 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000976 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000977 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000978 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000979 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
980 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000981 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000982 }
983 break;
984 }
985
986 return 0;
987}
988
989static int aif1clk_ev(struct snd_soc_dapm_widget *w,
990 struct snd_kcontrol *kcontrol, int event)
991{
992 struct snd_soc_codec *codec = w->codec;
993 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
994
995 switch (event) {
996 case SND_SOC_DAPM_PRE_PMU:
997 wm8994->aif1clk_enable = 1;
998 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000999 case SND_SOC_DAPM_POST_PMD:
1000 wm8994->aif1clk_disable = 1;
1001 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001002 }
1003
1004 return 0;
1005}
1006
1007static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1008 struct snd_kcontrol *kcontrol, int event)
1009{
1010 struct snd_soc_codec *codec = w->codec;
1011 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1012
1013 switch (event) {
1014 case SND_SOC_DAPM_PRE_PMU:
1015 wm8994->aif2clk_enable = 1;
1016 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001017 case SND_SOC_DAPM_POST_PMD:
1018 wm8994->aif2clk_disable = 1;
1019 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001020 }
1021
1022 return 0;
1023}
1024
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001025static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1026 struct snd_kcontrol *kcontrol, int event)
1027{
1028 late_enable_ev(w, kcontrol, event);
1029 return 0;
1030}
1031
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001032static int micbias_ev(struct snd_soc_dapm_widget *w,
1033 struct snd_kcontrol *kcontrol, int event)
1034{
1035 late_enable_ev(w, kcontrol, event);
1036 return 0;
1037}
1038
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001039static int dac_ev(struct snd_soc_dapm_widget *w,
1040 struct snd_kcontrol *kcontrol, int event)
1041{
1042 struct snd_soc_codec *codec = w->codec;
1043 unsigned int mask = 1 << w->shift;
1044
1045 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1046 mask, mask);
1047 return 0;
1048}
1049
Mark Brown9e6e96a2010-01-29 17:47:12 +00001050static const char *hp_mux_text[] = {
1051 "Mixer",
1052 "DAC",
1053};
1054
1055#define WM8994_HP_ENUM(xname, xenum) \
1056{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1057 .info = snd_soc_info_enum_double, \
1058 .get = snd_soc_dapm_get_enum_double, \
1059 .put = wm8994_put_hp_enum, \
1060 .private_value = (unsigned long)&xenum }
1061
1062static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1063 struct snd_ctl_elem_value *ucontrol)
1064{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001065 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1066 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001067 struct snd_soc_codec *codec = w->codec;
1068 int ret;
1069
1070 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1071
1072 wm8994_update_class_w(codec);
1073
1074 return ret;
1075}
1076
1077static const struct soc_enum hpl_enum =
1078 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1079
1080static const struct snd_kcontrol_new hpl_mux =
1081 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1082
1083static const struct soc_enum hpr_enum =
1084 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1085
1086static const struct snd_kcontrol_new hpr_mux =
1087 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1088
1089static const char *adc_mux_text[] = {
1090 "ADC",
1091 "DMIC",
1092};
1093
1094static const struct soc_enum adc_enum =
1095 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1096
1097static const struct snd_kcontrol_new adcl_mux =
1098 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1099
1100static const struct snd_kcontrol_new adcr_mux =
1101 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1102
1103static const struct snd_kcontrol_new left_speaker_mixer[] = {
1104SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1105SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1106SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1107SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1108SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1109};
1110
1111static const struct snd_kcontrol_new right_speaker_mixer[] = {
1112SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1113SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1114SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1115SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1116SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1117};
1118
1119/* Debugging; dump chip status after DAPM transitions */
1120static int post_ev(struct snd_soc_dapm_widget *w,
1121 struct snd_kcontrol *kcontrol, int event)
1122{
1123 struct snd_soc_codec *codec = w->codec;
1124 dev_dbg(codec->dev, "SRC status: %x\n",
1125 snd_soc_read(codec,
1126 WM8994_RATE_STATUS));
1127 return 0;
1128}
1129
1130static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1131SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1132 1, 1, 0),
1133SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1134 0, 1, 0),
1135};
1136
1137static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1138SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1139 1, 1, 0),
1140SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1141 0, 1, 0),
1142};
1143
Mark Browna3257ba2010-07-19 14:02:34 +01001144static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1145SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1146 1, 1, 0),
1147SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1148 0, 1, 0),
1149};
1150
1151static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1152SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1153 1, 1, 0),
1154SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1155 0, 1, 0),
1156};
1157
Mark Brown9e6e96a2010-01-29 17:47:12 +00001158static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1159SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1160 5, 1, 0),
1161SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1162 4, 1, 0),
1163SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1164 2, 1, 0),
1165SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1166 1, 1, 0),
1167SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1168 0, 1, 0),
1169};
1170
1171static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1172SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1173 5, 1, 0),
1174SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1175 4, 1, 0),
1176SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1177 2, 1, 0),
1178SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1179 1, 1, 0),
1180SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1181 0, 1, 0),
1182};
1183
1184#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1185{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1186 .info = snd_soc_info_volsw, \
1187 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1188 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1189
1190static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1191 struct snd_ctl_elem_value *ucontrol)
1192{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001193 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1194 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001195 struct snd_soc_codec *codec = w->codec;
1196 int ret;
1197
1198 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1199
1200 wm8994_update_class_w(codec);
1201
1202 return ret;
1203}
1204
1205static const struct snd_kcontrol_new dac1l_mix[] = {
1206WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1207 5, 1, 0),
1208WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1209 4, 1, 0),
1210WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1211 2, 1, 0),
1212WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1213 1, 1, 0),
1214WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1215 0, 1, 0),
1216};
1217
1218static const struct snd_kcontrol_new dac1r_mix[] = {
1219WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1220 5, 1, 0),
1221WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1222 4, 1, 0),
1223WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1224 2, 1, 0),
1225WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1226 1, 1, 0),
1227WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1228 0, 1, 0),
1229};
1230
1231static const char *sidetone_text[] = {
1232 "ADC/DMIC1", "DMIC2",
1233};
1234
1235static const struct soc_enum sidetone1_enum =
1236 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1237
1238static const struct snd_kcontrol_new sidetone1_mux =
1239 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1240
1241static const struct soc_enum sidetone2_enum =
1242 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1243
1244static const struct snd_kcontrol_new sidetone2_mux =
1245 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1246
1247static const char *aif1dac_text[] = {
1248 "AIF1DACDAT", "AIF3DACDAT",
1249};
1250
1251static const struct soc_enum aif1dac_enum =
1252 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1253
1254static const struct snd_kcontrol_new aif1dac_mux =
1255 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1256
1257static const char *aif2dac_text[] = {
1258 "AIF2DACDAT", "AIF3DACDAT",
1259};
1260
1261static const struct soc_enum aif2dac_enum =
1262 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1263
1264static const struct snd_kcontrol_new aif2dac_mux =
1265 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1266
1267static const char *aif2adc_text[] = {
1268 "AIF2ADCDAT", "AIF3DACDAT",
1269};
1270
1271static const struct soc_enum aif2adc_enum =
1272 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1273
1274static const struct snd_kcontrol_new aif2adc_mux =
1275 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1276
1277static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001278 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001279};
1280
Mark Brownc4431df2010-11-26 15:21:07 +00001281static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001282 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1283
Mark Brownc4431df2010-11-26 15:21:07 +00001284static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1285 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1286
1287static const struct soc_enum wm8958_aif3adc_enum =
1288 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1289
1290static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1291 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1292
1293static const char *mono_pcm_out_text[] = {
1294 "None", "AIF2ADCL", "AIF2ADCR",
1295};
1296
1297static const struct soc_enum mono_pcm_out_enum =
1298 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1299
1300static const struct snd_kcontrol_new mono_pcm_out_mux =
1301 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1302
1303static const char *aif2dac_src_text[] = {
1304 "AIF2", "AIF3",
1305};
1306
1307/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1308static const struct soc_enum aif2dacl_src_enum =
1309 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1310
1311static const struct snd_kcontrol_new aif2dacl_src_mux =
1312 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1313
1314static const struct soc_enum aif2dacr_src_enum =
1315 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1316
1317static const struct snd_kcontrol_new aif2dacr_src_mux =
1318 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001319
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001320static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1321SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1322 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1323SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1324 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1325
1326SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1327 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1328SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1329 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1330SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1331 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1332SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1333 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001334SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1335 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1336
1337SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1338 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1339 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1340SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1341 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1342 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1343SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1344 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1345SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1346 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001347
1348SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1349};
1350
1351static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1352SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001353SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1354SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1355SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1356 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1357SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1358 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1359SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1360SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001361};
1362
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001363static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1364SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1365 dac_ev, SND_SOC_DAPM_PRE_PMU),
1366SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1367 dac_ev, SND_SOC_DAPM_PRE_PMU),
1368SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1369 dac_ev, SND_SOC_DAPM_PRE_PMU),
1370SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1371 dac_ev, SND_SOC_DAPM_PRE_PMU),
1372};
1373
1374static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1375SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001376SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001377SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1378SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1379};
1380
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001381static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
1382SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1383 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1384SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1385 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1386};
1387
1388static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
1389SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1390SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1391};
1392
Mark Brown9e6e96a2010-01-29 17:47:12 +00001393static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1394SND_SOC_DAPM_INPUT("DMIC1DAT"),
1395SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001396SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001397
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001398SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1399 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001400SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1401 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001402
Mark Brown9e6e96a2010-01-29 17:47:12 +00001403SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1404 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1405
1406SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1407SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1408SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1409
Mark Brown7f94de42011-02-03 16:27:34 +00001410SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001411 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001412SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001413 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001414SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1415 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001416 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001417SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1418 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001419 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001420
Mark Brown7f94de42011-02-03 16:27:34 +00001421SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001422 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001423SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001424 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001425SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1426 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001427 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001428SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1429 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001430 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001431
1432SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1433 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1434SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1435 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1436
Mark Browna3257ba2010-07-19 14:02:34 +01001437SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1438 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1439SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1440 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1441
Mark Brown9e6e96a2010-01-29 17:47:12 +00001442SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1443 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1444SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1445 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1446
1447SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1448SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1449
1450SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1451 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1452SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1453 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1454
1455SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1456 WM8994_POWER_MANAGEMENT_4, 13, 0),
1457SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1458 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001459SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1460 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1461 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1462SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1463 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1464 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001465
1466SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1467SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001468SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001469SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1470
1471SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1472SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1473SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001474
1475SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
Axel Lin35024f42011-10-20 12:13:24 +08001476SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001477
1478SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1479
1480SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1481SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1482SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1483SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1484
1485/* Power is done with the muxes since the ADC power also controls the
1486 * downsampling chain, the chip will automatically manage the analogue
1487 * specific portions.
1488 */
1489SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1490SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1491
Mark Brown9e6e96a2010-01-29 17:47:12 +00001492SND_SOC_DAPM_POST("Debug log", post_ev),
1493};
1494
Mark Brownc4431df2010-11-26 15:21:07 +00001495static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1496SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1497};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001498
Mark Brownc4431df2010-11-26 15:21:07 +00001499static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1500SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1501SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1502SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1503SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1504};
1505
1506static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001507 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1508 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1509
1510 { "DSP1CLK", NULL, "CLK_SYS" },
1511 { "DSP2CLK", NULL, "CLK_SYS" },
1512 { "DSPINTCLK", NULL, "CLK_SYS" },
1513
1514 { "AIF1ADC1L", NULL, "AIF1CLK" },
1515 { "AIF1ADC1L", NULL, "DSP1CLK" },
1516 { "AIF1ADC1R", NULL, "AIF1CLK" },
1517 { "AIF1ADC1R", NULL, "DSP1CLK" },
1518 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1519
1520 { "AIF1DAC1L", NULL, "AIF1CLK" },
1521 { "AIF1DAC1L", NULL, "DSP1CLK" },
1522 { "AIF1DAC1R", NULL, "AIF1CLK" },
1523 { "AIF1DAC1R", NULL, "DSP1CLK" },
1524 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1525
1526 { "AIF1ADC2L", NULL, "AIF1CLK" },
1527 { "AIF1ADC2L", NULL, "DSP1CLK" },
1528 { "AIF1ADC2R", NULL, "AIF1CLK" },
1529 { "AIF1ADC2R", NULL, "DSP1CLK" },
1530 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1531
1532 { "AIF1DAC2L", NULL, "AIF1CLK" },
1533 { "AIF1DAC2L", NULL, "DSP1CLK" },
1534 { "AIF1DAC2R", NULL, "AIF1CLK" },
1535 { "AIF1DAC2R", NULL, "DSP1CLK" },
1536 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1537
1538 { "AIF2ADCL", NULL, "AIF2CLK" },
1539 { "AIF2ADCL", NULL, "DSP2CLK" },
1540 { "AIF2ADCR", NULL, "AIF2CLK" },
1541 { "AIF2ADCR", NULL, "DSP2CLK" },
1542 { "AIF2ADCR", NULL, "DSPINTCLK" },
1543
1544 { "AIF2DACL", NULL, "AIF2CLK" },
1545 { "AIF2DACL", NULL, "DSP2CLK" },
1546 { "AIF2DACR", NULL, "AIF2CLK" },
1547 { "AIF2DACR", NULL, "DSP2CLK" },
1548 { "AIF2DACR", NULL, "DSPINTCLK" },
1549
1550 { "DMIC1L", NULL, "DMIC1DAT" },
1551 { "DMIC1L", NULL, "CLK_SYS" },
1552 { "DMIC1R", NULL, "DMIC1DAT" },
1553 { "DMIC1R", NULL, "CLK_SYS" },
1554 { "DMIC2L", NULL, "DMIC2DAT" },
1555 { "DMIC2L", NULL, "CLK_SYS" },
1556 { "DMIC2R", NULL, "DMIC2DAT" },
1557 { "DMIC2R", NULL, "CLK_SYS" },
1558
1559 { "ADCL", NULL, "AIF1CLK" },
1560 { "ADCL", NULL, "DSP1CLK" },
1561 { "ADCL", NULL, "DSPINTCLK" },
1562
1563 { "ADCR", NULL, "AIF1CLK" },
1564 { "ADCR", NULL, "DSP1CLK" },
1565 { "ADCR", NULL, "DSPINTCLK" },
1566
1567 { "ADCL Mux", "ADC", "ADCL" },
1568 { "ADCL Mux", "DMIC", "DMIC1L" },
1569 { "ADCR Mux", "ADC", "ADCR" },
1570 { "ADCR Mux", "DMIC", "DMIC1R" },
1571
1572 { "DAC1L", NULL, "AIF1CLK" },
1573 { "DAC1L", NULL, "DSP1CLK" },
1574 { "DAC1L", NULL, "DSPINTCLK" },
1575
1576 { "DAC1R", NULL, "AIF1CLK" },
1577 { "DAC1R", NULL, "DSP1CLK" },
1578 { "DAC1R", NULL, "DSPINTCLK" },
1579
1580 { "DAC2L", NULL, "AIF2CLK" },
1581 { "DAC2L", NULL, "DSP2CLK" },
1582 { "DAC2L", NULL, "DSPINTCLK" },
1583
1584 { "DAC2R", NULL, "AIF2DACR" },
1585 { "DAC2R", NULL, "AIF2CLK" },
1586 { "DAC2R", NULL, "DSP2CLK" },
1587 { "DAC2R", NULL, "DSPINTCLK" },
1588
1589 { "TOCLK", NULL, "CLK_SYS" },
1590
1591 /* AIF1 outputs */
1592 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1593 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1594 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1595
1596 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1597 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1598 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1599
Mark Browna3257ba2010-07-19 14:02:34 +01001600 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1601 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1602 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1603
1604 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1605 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1606 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1607
Mark Brown9e6e96a2010-01-29 17:47:12 +00001608 /* Pin level routing for AIF3 */
1609 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1610 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1611 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1612 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1613
Mark Brown9e6e96a2010-01-29 17:47:12 +00001614 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1615 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1616 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1617 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1618 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1619 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1620 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1621
1622 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001623 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1624 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1625 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1626 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1627 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1628
Mark Brown9e6e96a2010-01-29 17:47:12 +00001629 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1630 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1631 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1632 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1633 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1634
1635 /* DAC2/AIF2 outputs */
1636 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001637 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1638 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1639 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1640 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1641 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1642
1643 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001644 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1645 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1646 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1647 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1648 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1649
Mark Brown7f94de42011-02-03 16:27:34 +00001650 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1651 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1652 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1653 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1654
Mark Brown9e6e96a2010-01-29 17:47:12 +00001655 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1656
1657 /* AIF3 output */
1658 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1659 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1660 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1661 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1662 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1663 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1664 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1665 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1666
1667 /* Sidetone */
1668 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1669 { "Left Sidetone", "DMIC2", "DMIC2L" },
1670 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1671 { "Right Sidetone", "DMIC2", "DMIC2R" },
1672
1673 /* Output stages */
1674 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1675 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1676
1677 { "SPKL", "DAC1 Switch", "DAC1L" },
1678 { "SPKL", "DAC2 Switch", "DAC2L" },
1679
1680 { "SPKR", "DAC1 Switch", "DAC1R" },
1681 { "SPKR", "DAC2 Switch", "DAC2R" },
1682
1683 { "Left Headphone Mux", "DAC", "DAC1L" },
1684 { "Right Headphone Mux", "DAC", "DAC1R" },
1685};
1686
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001687static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1688 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1689 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1690 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1691 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1692 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1693 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1694 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1695 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1696};
1697
1698static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1699 { "DAC1L", NULL, "DAC1L Mixer" },
1700 { "DAC1R", NULL, "DAC1R Mixer" },
1701 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1702 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1703};
1704
Mark Brown6ed8f142011-02-03 16:27:35 +00001705static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1706 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1707 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1708 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1709 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001710 { "MICBIAS1", NULL, "CLK_SYS" },
1711 { "MICBIAS1", NULL, "MICBIAS Supply" },
1712 { "MICBIAS2", NULL, "CLK_SYS" },
1713 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001714};
1715
Mark Brownc4431df2010-11-26 15:21:07 +00001716static const struct snd_soc_dapm_route wm8994_intercon[] = {
1717 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1718 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001719 { "MICBIAS1", NULL, "VMID" },
1720 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001721};
1722
1723static const struct snd_soc_dapm_route wm8958_intercon[] = {
1724 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1725 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1726
1727 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1728 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1729 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1730 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1731
1732 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1733 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1734
1735 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1736};
1737
Mark Brown9e6e96a2010-01-29 17:47:12 +00001738/* The size in bits of the FLL divide multiplied by 10
1739 * to allow rounding later */
1740#define FIXED_FLL_SIZE ((1 << 16) * 10)
1741
1742struct fll_div {
1743 u16 outdiv;
1744 u16 n;
1745 u16 k;
1746 u16 clk_ref_div;
1747 u16 fll_fratio;
1748};
1749
1750static int wm8994_get_fll_config(struct fll_div *fll,
1751 int freq_in, int freq_out)
1752{
1753 u64 Kpart;
1754 unsigned int K, Ndiv, Nmod;
1755
1756 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1757
1758 /* Scale the input frequency down to <= 13.5MHz */
1759 fll->clk_ref_div = 0;
1760 while (freq_in > 13500000) {
1761 fll->clk_ref_div++;
1762 freq_in /= 2;
1763
1764 if (fll->clk_ref_div > 3)
1765 return -EINVAL;
1766 }
1767 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1768
1769 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1770 fll->outdiv = 3;
1771 while (freq_out * (fll->outdiv + 1) < 90000000) {
1772 fll->outdiv++;
1773 if (fll->outdiv > 63)
1774 return -EINVAL;
1775 }
1776 freq_out *= fll->outdiv + 1;
1777 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1778
1779 if (freq_in > 1000000) {
1780 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001781 } else if (freq_in > 256000) {
1782 fll->fll_fratio = 1;
1783 freq_in *= 2;
1784 } else if (freq_in > 128000) {
1785 fll->fll_fratio = 2;
1786 freq_in *= 4;
1787 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001788 fll->fll_fratio = 3;
1789 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001790 } else {
1791 fll->fll_fratio = 4;
1792 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001793 }
1794 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1795
1796 /* Now, calculate N.K */
1797 Ndiv = freq_out / freq_in;
1798
1799 fll->n = Ndiv;
1800 Nmod = freq_out % freq_in;
1801 pr_debug("Nmod=%d\n", Nmod);
1802
1803 /* Calculate fractional part - scale up so we can round. */
1804 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1805
1806 do_div(Kpart, freq_in);
1807
1808 K = Kpart & 0xFFFFFFFF;
1809
1810 if ((K % 10) >= 5)
1811 K += 5;
1812
1813 /* Move down to proper range now rounding is done */
1814 fll->k = K / 10;
1815
1816 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1817
1818 return 0;
1819}
1820
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001821static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001822 unsigned int freq_in, unsigned int freq_out)
1823{
Mark Brownb2c812e2010-04-14 15:35:19 +09001824 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09001825 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001826 int reg_offset, ret;
1827 struct fll_div fll;
1828 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09001829 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001830 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001831
1832 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1833 & WM8994_AIF1CLK_ENA;
1834
1835 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1836 & WM8994_AIF2CLK_ENA;
1837
1838 switch (id) {
1839 case WM8994_FLL1:
1840 reg_offset = 0;
1841 id = 0;
1842 break;
1843 case WM8994_FLL2:
1844 reg_offset = 0x20;
1845 id = 1;
1846 break;
1847 default:
1848 return -EINVAL;
1849 }
1850
Mark Brown4b7ed832011-08-10 17:47:33 +09001851 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1852 was_enabled = reg & WM8994_FLL1_ENA;
1853
Mark Brown136ff2a2010-04-20 12:56:18 +09001854 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001855 case 0:
1856 /* Allow no source specification when stopping */
1857 if (freq_out)
1858 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001859 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001860 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001861 case WM8994_FLL_SRC_MCLK1:
1862 case WM8994_FLL_SRC_MCLK2:
1863 case WM8994_FLL_SRC_LRCLK:
1864 case WM8994_FLL_SRC_BCLK:
1865 break;
1866 default:
1867 return -EINVAL;
1868 }
1869
Mark Brown9e6e96a2010-01-29 17:47:12 +00001870 /* Are we changing anything? */
1871 if (wm8994->fll[id].src == src &&
1872 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1873 return 0;
1874
1875 /* If we're stopping the FLL redo the old config - no
1876 * registers will actually be written but we avoid GCC flow
1877 * analysis bugs spewing warnings.
1878 */
1879 if (freq_out)
1880 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1881 else
1882 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1883 wm8994->fll[id].out);
1884 if (ret < 0)
1885 return ret;
1886
1887 /* Gate the AIF clocks while we reclock */
1888 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1889 WM8994_AIF1CLK_ENA, 0);
1890 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1891 WM8994_AIF2CLK_ENA, 0);
1892
1893 /* We always need to disable the FLL while reconfiguring */
1894 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1895 WM8994_FLL1_ENA, 0);
1896
1897 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1898 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1899 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1900 WM8994_FLL1_OUTDIV_MASK |
1901 WM8994_FLL1_FRATIO_MASK, reg);
1902
1903 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1904
1905 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1906 WM8994_FLL1_N_MASK,
1907 fll.n << WM8994_FLL1_N_SHIFT);
1908
1909 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001910 WM8994_FLL1_REFCLK_DIV_MASK |
1911 WM8994_FLL1_REFCLK_SRC_MASK,
1912 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1913 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001914
Mark Brownf0f50392011-07-16 03:12:18 +09001915 /* Clear any pending completion from a previous failure */
1916 try_wait_for_completion(&wm8994->fll_locked[id]);
1917
Mark Brown9e6e96a2010-01-29 17:47:12 +00001918 /* Enable (with fractional mode if required) */
1919 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09001920 /* Enable VMID if we need it */
1921 if (!was_enabled) {
1922 switch (control->type) {
1923 case WM8994:
1924 vmid_reference(codec);
1925 break;
1926 case WM8958:
1927 if (wm8994->revision < 1)
1928 vmid_reference(codec);
1929 break;
1930 default:
1931 break;
1932 }
1933 }
1934
Mark Brown9e6e96a2010-01-29 17:47:12 +00001935 if (fll.k)
1936 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1937 else
1938 reg = WM8994_FLL1_ENA;
1939 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1940 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1941 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07001942
Mark Brownc7ebf932011-07-12 19:47:59 +09001943 if (wm8994->fll_locked_irq) {
1944 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
1945 msecs_to_jiffies(10));
1946 if (timeout == 0)
1947 dev_warn(codec->dev,
1948 "Timed out waiting for FLL lock\n");
1949 } else {
1950 msleep(5);
1951 }
Mark Brown4b7ed832011-08-10 17:47:33 +09001952 } else {
1953 if (was_enabled) {
1954 switch (control->type) {
1955 case WM8994:
1956 vmid_dereference(codec);
1957 break;
1958 case WM8958:
1959 if (wm8994->revision < 1)
1960 vmid_dereference(codec);
1961 break;
1962 default:
1963 break;
1964 }
1965 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001966 }
1967
1968 wm8994->fll[id].in = freq_in;
1969 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001970 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001971
1972 /* Enable any gated AIF clocks */
1973 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1974 WM8994_AIF1CLK_ENA, aif1);
1975 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1976 WM8994_AIF2CLK_ENA, aif2);
1977
1978 configure_clock(codec);
1979
1980 return 0;
1981}
1982
Mark Brownc7ebf932011-07-12 19:47:59 +09001983static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
1984{
1985 struct completion *completion = data;
1986
1987 complete(completion);
1988
1989 return IRQ_HANDLED;
1990}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001991
Mark Brown66b47fd2010-07-08 11:25:43 +09001992static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1993
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001994static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1995 unsigned int freq_in, unsigned int freq_out)
1996{
1997 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1998}
1999
Mark Brown9e6e96a2010-01-29 17:47:12 +00002000static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2001 int clk_id, unsigned int freq, int dir)
2002{
2003 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002004 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002005 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002006
2007 switch (dai->id) {
2008 case 1:
2009 case 2:
2010 break;
2011
2012 default:
2013 /* AIF3 shares clocking with AIF1/2 */
2014 return -EINVAL;
2015 }
2016
2017 switch (clk_id) {
2018 case WM8994_SYSCLK_MCLK1:
2019 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2020 wm8994->mclk[0] = freq;
2021 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2022 dai->id, freq);
2023 break;
2024
2025 case WM8994_SYSCLK_MCLK2:
2026 /* TODO: Set GPIO AF */
2027 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2028 wm8994->mclk[1] = freq;
2029 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2030 dai->id, freq);
2031 break;
2032
2033 case WM8994_SYSCLK_FLL1:
2034 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2035 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2036 break;
2037
2038 case WM8994_SYSCLK_FLL2:
2039 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2040 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2041 break;
2042
Mark Brown66b47fd2010-07-08 11:25:43 +09002043 case WM8994_SYSCLK_OPCLK:
2044 /* Special case - a division (times 10) is given and
2045 * no effect on main clocking.
2046 */
2047 if (freq) {
2048 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2049 if (opclk_divs[i] == freq)
2050 break;
2051 if (i == ARRAY_SIZE(opclk_divs))
2052 return -EINVAL;
2053 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2054 WM8994_OPCLK_DIV_MASK, i);
2055 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2056 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2057 } else {
2058 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2059 WM8994_OPCLK_ENA, 0);
2060 }
2061
Mark Brown9e6e96a2010-01-29 17:47:12 +00002062 default:
2063 return -EINVAL;
2064 }
2065
2066 configure_clock(codec);
2067
2068 return 0;
2069}
2070
2071static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2072 enum snd_soc_bias_level level)
2073{
Mark Brown3a423152010-11-26 15:21:06 +00002074 struct wm8994 *control = codec->control_data;
Mark Brownb6b05692010-08-13 12:58:20 +01002075 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2076
Mark Brown9e6e96a2010-01-29 17:47:12 +00002077 switch (level) {
2078 case SND_SOC_BIAS_ON:
2079 break;
2080
2081 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002082 /* MICBIAS into regulating mode */
2083 switch (control->type) {
2084 case WM8958:
2085 case WM1811:
2086 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2087 WM8958_MICB1_MODE, 0);
2088 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2089 WM8958_MICB2_MODE, 0);
2090 break;
2091 default:
2092 break;
2093 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002094 break;
2095
2096 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002097 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown39fb51a2010-11-26 17:23:43 +00002098 pm_runtime_get_sync(codec->dev);
2099
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002100 switch (control->type) {
2101 case WM8994:
2102 if (wm8994->revision < 4) {
2103 /* Tweak DC servo and DSP
2104 * configuration for improved
2105 * performance. */
2106 snd_soc_write(codec, 0x102, 0x3);
2107 snd_soc_write(codec, 0x56, 0x3);
2108 snd_soc_write(codec, 0x817, 0);
2109 snd_soc_write(codec, 0x102, 0);
2110 }
2111 break;
2112
2113 case WM8958:
2114 if (wm8994->revision == 0) {
2115 /* Optimise performance for rev A */
2116 snd_soc_write(codec, 0x102, 0x3);
2117 snd_soc_write(codec, 0xcb, 0x81);
2118 snd_soc_write(codec, 0x817, 0);
2119 snd_soc_write(codec, 0x102, 0);
2120
2121 snd_soc_update_bits(codec,
2122 WM8958_CHARGE_PUMP_2,
2123 WM8958_CP_DISCH,
2124 WM8958_CP_DISCH);
2125 }
2126 break;
Mark Brown81204c82011-05-24 17:35:53 +08002127
2128 case WM1811:
2129 if (wm8994->revision < 2) {
2130 snd_soc_write(codec, 0x102, 0x3);
2131 snd_soc_write(codec, 0x5d, 0x7e);
2132 snd_soc_write(codec, 0x5e, 0x0);
2133 snd_soc_write(codec, 0x102, 0x0);
2134 }
2135 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002136 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002137
2138 /* Discharge LINEOUT1 & 2 */
2139 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2140 WM8994_LINEOUT1_DISCH |
2141 WM8994_LINEOUT2_DISCH,
2142 WM8994_LINEOUT1_DISCH |
2143 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002144 }
2145
Mark Brown500fa302011-11-29 19:58:19 +00002146 /* MICBIAS into bypass mode on newer devices */
2147 switch (control->type) {
2148 case WM8958:
2149 case WM1811:
2150 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2151 WM8958_MICB1_MODE,
2152 WM8958_MICB1_MODE);
2153 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2154 WM8958_MICB2_MODE,
2155 WM8958_MICB2_MODE);
2156 break;
2157 default:
2158 break;
2159 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002160 break;
2161
2162 case SND_SOC_BIAS_OFF:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002163 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
Mark Brownfbbf5922011-03-11 18:09:04 +00002164 wm8994->cur_fw = NULL;
2165
Mark Brown39fb51a2010-11-26 17:23:43 +00002166 pm_runtime_put(codec->dev);
Mark Brownd522ffb2010-03-30 14:29:14 +01002167 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002168 break;
2169 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002170 codec->dapm.bias_level = level;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002171 return 0;
2172}
2173
2174static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2175{
2176 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00002177 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002178 int ms_reg;
2179 int aif1_reg;
2180 int ms = 0;
2181 int aif1 = 0;
2182
2183 switch (dai->id) {
2184 case 1:
2185 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2186 aif1_reg = WM8994_AIF1_CONTROL_1;
2187 break;
2188 case 2:
2189 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2190 aif1_reg = WM8994_AIF2_CONTROL_1;
2191 break;
2192 default:
2193 return -EINVAL;
2194 }
2195
2196 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2197 case SND_SOC_DAIFMT_CBS_CFS:
2198 break;
2199 case SND_SOC_DAIFMT_CBM_CFM:
2200 ms = WM8994_AIF1_MSTR;
2201 break;
2202 default:
2203 return -EINVAL;
2204 }
2205
2206 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2207 case SND_SOC_DAIFMT_DSP_B:
2208 aif1 |= WM8994_AIF1_LRCLK_INV;
2209 case SND_SOC_DAIFMT_DSP_A:
2210 aif1 |= 0x18;
2211 break;
2212 case SND_SOC_DAIFMT_I2S:
2213 aif1 |= 0x10;
2214 break;
2215 case SND_SOC_DAIFMT_RIGHT_J:
2216 break;
2217 case SND_SOC_DAIFMT_LEFT_J:
2218 aif1 |= 0x8;
2219 break;
2220 default:
2221 return -EINVAL;
2222 }
2223
2224 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2225 case SND_SOC_DAIFMT_DSP_A:
2226 case SND_SOC_DAIFMT_DSP_B:
2227 /* frame inversion not valid for DSP modes */
2228 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2229 case SND_SOC_DAIFMT_NB_NF:
2230 break;
2231 case SND_SOC_DAIFMT_IB_NF:
2232 aif1 |= WM8994_AIF1_BCLK_INV;
2233 break;
2234 default:
2235 return -EINVAL;
2236 }
2237 break;
2238
2239 case SND_SOC_DAIFMT_I2S:
2240 case SND_SOC_DAIFMT_RIGHT_J:
2241 case SND_SOC_DAIFMT_LEFT_J:
2242 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2243 case SND_SOC_DAIFMT_NB_NF:
2244 break;
2245 case SND_SOC_DAIFMT_IB_IF:
2246 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2247 break;
2248 case SND_SOC_DAIFMT_IB_NF:
2249 aif1 |= WM8994_AIF1_BCLK_INV;
2250 break;
2251 case SND_SOC_DAIFMT_NB_IF:
2252 aif1 |= WM8994_AIF1_LRCLK_INV;
2253 break;
2254 default:
2255 return -EINVAL;
2256 }
2257 break;
2258 default:
2259 return -EINVAL;
2260 }
2261
Mark Brownc4431df2010-11-26 15:21:07 +00002262 /* The AIF2 format configuration needs to be mirrored to AIF3
2263 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002264 switch (control->type) {
2265 case WM1811:
2266 case WM8958:
2267 if (dai->id == 2)
2268 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2269 WM8994_AIF1_LRCLK_INV |
2270 WM8958_AIF3_FMT_MASK, aif1);
2271 break;
2272
2273 default:
2274 break;
2275 }
Mark Brownc4431df2010-11-26 15:21:07 +00002276
Mark Brown9e6e96a2010-01-29 17:47:12 +00002277 snd_soc_update_bits(codec, aif1_reg,
2278 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2279 WM8994_AIF1_FMT_MASK,
2280 aif1);
2281 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2282 ms);
2283
2284 return 0;
2285}
2286
2287static struct {
2288 int val, rate;
2289} srs[] = {
2290 { 0, 8000 },
2291 { 1, 11025 },
2292 { 2, 12000 },
2293 { 3, 16000 },
2294 { 4, 22050 },
2295 { 5, 24000 },
2296 { 6, 32000 },
2297 { 7, 44100 },
2298 { 8, 48000 },
2299 { 9, 88200 },
2300 { 10, 96000 },
2301};
2302
2303static int fs_ratios[] = {
2304 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2305};
2306
2307static int bclk_divs[] = {
2308 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2309 640, 880, 960, 1280, 1760, 1920
2310};
2311
2312static int wm8994_hw_params(struct snd_pcm_substream *substream,
2313 struct snd_pcm_hw_params *params,
2314 struct snd_soc_dai *dai)
2315{
2316 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002317 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002318 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002319 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002320 int bclk_reg;
2321 int lrclk_reg;
2322 int rate_reg;
2323 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002324 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002325 int bclk = 0;
2326 int lrclk = 0;
2327 int rate_val = 0;
2328 int id = dai->id - 1;
2329
2330 int i, cur_val, best_val, bclk_rate, best;
2331
2332 switch (dai->id) {
2333 case 1:
2334 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002335 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002336 bclk_reg = WM8994_AIF1_BCLK;
2337 rate_reg = WM8994_AIF1_RATE;
2338 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002339 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002340 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002341 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002342 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002343 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2344 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002345 break;
2346 case 2:
2347 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002348 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002349 bclk_reg = WM8994_AIF2_BCLK;
2350 rate_reg = WM8994_AIF2_RATE;
2351 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002352 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002353 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002354 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002355 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002356 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2357 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002358 break;
2359 default:
2360 return -EINVAL;
2361 }
2362
2363 bclk_rate = params_rate(params) * 2;
2364 switch (params_format(params)) {
2365 case SNDRV_PCM_FORMAT_S16_LE:
2366 bclk_rate *= 16;
2367 break;
2368 case SNDRV_PCM_FORMAT_S20_3LE:
2369 bclk_rate *= 20;
2370 aif1 |= 0x20;
2371 break;
2372 case SNDRV_PCM_FORMAT_S24_LE:
2373 bclk_rate *= 24;
2374 aif1 |= 0x40;
2375 break;
2376 case SNDRV_PCM_FORMAT_S32_LE:
2377 bclk_rate *= 32;
2378 aif1 |= 0x60;
2379 break;
2380 default:
2381 return -EINVAL;
2382 }
2383
2384 /* Try to find an appropriate sample rate; look for an exact match. */
2385 for (i = 0; i < ARRAY_SIZE(srs); i++)
2386 if (srs[i].rate == params_rate(params))
2387 break;
2388 if (i == ARRAY_SIZE(srs))
2389 return -EINVAL;
2390 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2391
2392 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2393 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2394 dai->id, wm8994->aifclk[id], bclk_rate);
2395
Mark Brownb1e43d92010-12-07 17:14:56 +00002396 if (params_channels(params) == 1 &&
2397 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2398 aif2 |= WM8994_AIF1_MONO;
2399
Mark Brown9e6e96a2010-01-29 17:47:12 +00002400 if (wm8994->aifclk[id] == 0) {
2401 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2402 return -EINVAL;
2403 }
2404
2405 /* AIFCLK/fs ratio; look for a close match in either direction */
2406 best = 0;
2407 best_val = abs((fs_ratios[0] * params_rate(params))
2408 - wm8994->aifclk[id]);
2409 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2410 cur_val = abs((fs_ratios[i] * params_rate(params))
2411 - wm8994->aifclk[id]);
2412 if (cur_val >= best_val)
2413 continue;
2414 best = i;
2415 best_val = cur_val;
2416 }
2417 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2418 dai->id, fs_ratios[best]);
2419 rate_val |= best;
2420
2421 /* We may not get quite the right frequency if using
2422 * approximate clocks so look for the closest match that is
2423 * higher than the target (we need to ensure that there enough
2424 * BCLKs to clock out the samples).
2425 */
2426 best = 0;
2427 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002428 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002429 if (cur_val < 0) /* BCLK table is sorted */
2430 break;
2431 best = i;
2432 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002433 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002434 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2435 bclk_divs[best], bclk_rate);
2436 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2437
2438 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002439 if (!lrclk) {
2440 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2441 bclk_rate);
2442 return -EINVAL;
2443 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002444 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2445 lrclk, bclk_rate / lrclk);
2446
2447 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002448 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002449 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2450 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2451 lrclk);
2452 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2453 WM8994_AIF1CLK_RATE_MASK, rate_val);
2454
2455 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2456 switch (dai->id) {
2457 case 1:
2458 wm8994->dac_rates[0] = params_rate(params);
2459 wm8994_set_retune_mobile(codec, 0);
2460 wm8994_set_retune_mobile(codec, 1);
2461 break;
2462 case 2:
2463 wm8994->dac_rates[1] = params_rate(params);
2464 wm8994_set_retune_mobile(codec, 2);
2465 break;
2466 }
2467 }
2468
2469 return 0;
2470}
2471
Mark Brownc4431df2010-11-26 15:21:07 +00002472static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2473 struct snd_pcm_hw_params *params,
2474 struct snd_soc_dai *dai)
2475{
2476 struct snd_soc_codec *codec = dai->codec;
2477 struct wm8994 *control = codec->control_data;
2478 int aif1_reg;
2479 int aif1 = 0;
2480
2481 switch (dai->id) {
2482 case 3:
2483 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002484 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002485 case WM8958:
2486 aif1_reg = WM8958_AIF3_CONTROL_1;
2487 break;
2488 default:
2489 return 0;
2490 }
2491 default:
2492 return 0;
2493 }
2494
2495 switch (params_format(params)) {
2496 case SNDRV_PCM_FORMAT_S16_LE:
2497 break;
2498 case SNDRV_PCM_FORMAT_S20_3LE:
2499 aif1 |= 0x20;
2500 break;
2501 case SNDRV_PCM_FORMAT_S24_LE:
2502 aif1 |= 0x40;
2503 break;
2504 case SNDRV_PCM_FORMAT_S32_LE:
2505 aif1 |= 0x60;
2506 break;
2507 default:
2508 return -EINVAL;
2509 }
2510
2511 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2512}
2513
Mark Brown7d021732011-07-14 17:11:38 +09002514static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
2515 struct snd_soc_dai *dai)
2516{
2517 struct snd_soc_codec *codec = dai->codec;
2518 int rate_reg = 0;
2519
2520 switch (dai->id) {
2521 case 1:
2522 rate_reg = WM8994_AIF1_RATE;
2523 break;
2524 case 2:
Axel Linc527e6a2011-10-04 22:07:18 +08002525 rate_reg = WM8994_AIF2_RATE;
Mark Brown7d021732011-07-14 17:11:38 +09002526 break;
2527 default:
2528 break;
2529 }
2530
2531 /* If the DAI is idle then configure the divider tree for the
2532 * lowest output rate to save a little power if the clock is
2533 * still active (eg, because it is system clock).
2534 */
2535 if (rate_reg && !dai->playback_active && !dai->capture_active)
2536 snd_soc_update_bits(codec, rate_reg,
2537 WM8994_AIF1_SR_MASK |
2538 WM8994_AIF1CLK_RATE_MASK, 0x9);
2539}
2540
Mark Brown9e6e96a2010-01-29 17:47:12 +00002541static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2542{
2543 struct snd_soc_codec *codec = codec_dai->codec;
2544 int mute_reg;
2545 int reg;
2546
2547 switch (codec_dai->id) {
2548 case 1:
2549 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2550 break;
2551 case 2:
2552 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2553 break;
2554 default:
2555 return -EINVAL;
2556 }
2557
2558 if (mute)
2559 reg = WM8994_AIF1DAC1_MUTE;
2560 else
2561 reg = 0;
2562
2563 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2564
2565 return 0;
2566}
2567
Mark Brown778a76e2010-03-22 22:05:10 +00002568static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2569{
2570 struct snd_soc_codec *codec = codec_dai->codec;
2571 int reg, val, mask;
2572
2573 switch (codec_dai->id) {
2574 case 1:
2575 reg = WM8994_AIF1_MASTER_SLAVE;
2576 mask = WM8994_AIF1_TRI;
2577 break;
2578 case 2:
2579 reg = WM8994_AIF2_MASTER_SLAVE;
2580 mask = WM8994_AIF2_TRI;
2581 break;
2582 case 3:
2583 reg = WM8994_POWER_MANAGEMENT_6;
2584 mask = WM8994_AIF3_TRI;
2585 break;
2586 default:
2587 return -EINVAL;
2588 }
2589
2590 if (tristate)
2591 val = mask;
2592 else
2593 val = 0;
2594
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002595 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002596}
2597
Mark Brownd09f3ec2011-08-15 11:01:02 +09002598static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2599{
2600 struct snd_soc_codec *codec = dai->codec;
2601
2602 /* Disable the pulls on the AIF if we're using it to save power. */
2603 snd_soc_update_bits(codec, WM8994_GPIO_3,
2604 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2605 snd_soc_update_bits(codec, WM8994_GPIO_4,
2606 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2607 snd_soc_update_bits(codec, WM8994_GPIO_5,
2608 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2609
2610 return 0;
2611}
2612
Mark Brown9e6e96a2010-01-29 17:47:12 +00002613#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2614
2615#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002616 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002617
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002618static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002619 .set_sysclk = wm8994_set_dai_sysclk,
2620 .set_fmt = wm8994_set_dai_fmt,
2621 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002622 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002623 .digital_mute = wm8994_aif_mute,
2624 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002625 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002626};
2627
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002628static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002629 .set_sysclk = wm8994_set_dai_sysclk,
2630 .set_fmt = wm8994_set_dai_fmt,
2631 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002632 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002633 .digital_mute = wm8994_aif_mute,
2634 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002635 .set_tristate = wm8994_set_tristate,
2636};
2637
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002638static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002639 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002640 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002641};
2642
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002643static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002644 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002645 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002646 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002647 .playback = {
2648 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002649 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002650 .channels_max = 2,
2651 .rates = WM8994_RATES,
2652 .formats = WM8994_FORMATS,
2653 },
2654 .capture = {
2655 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002656 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002657 .channels_max = 2,
2658 .rates = WM8994_RATES,
2659 .formats = WM8994_FORMATS,
2660 },
2661 .ops = &wm8994_aif1_dai_ops,
2662 },
2663 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002664 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002665 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002666 .playback = {
2667 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002668 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002669 .channels_max = 2,
2670 .rates = WM8994_RATES,
2671 .formats = WM8994_FORMATS,
2672 },
2673 .capture = {
2674 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002675 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002676 .channels_max = 2,
2677 .rates = WM8994_RATES,
2678 .formats = WM8994_FORMATS,
2679 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002680 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002681 .ops = &wm8994_aif2_dai_ops,
2682 },
2683 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002684 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002685 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002686 .playback = {
2687 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002688 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002689 .channels_max = 2,
2690 .rates = WM8994_RATES,
2691 .formats = WM8994_FORMATS,
2692 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002693 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002694 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002695 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002696 .channels_max = 2,
2697 .rates = WM8994_RATES,
2698 .formats = WM8994_FORMATS,
2699 },
Mark Brown778a76e2010-03-22 22:05:10 +00002700 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002701 }
2702};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002703
2704#ifdef CONFIG_PM
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002705static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002706{
Mark Brownb2c812e2010-04-14 15:35:19 +09002707 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownca629922011-05-11 14:34:53 +02002708 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002709 int i, ret;
2710
Mark Brownca629922011-05-11 14:34:53 +02002711 switch (control->type) {
2712 case WM8994:
2713 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2714 break;
Mark Brown81204c82011-05-24 17:35:53 +08002715 case WM1811:
Mark Brownca629922011-05-11 14:34:53 +02002716 case WM8958:
2717 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2718 WM8958_MICD_ENA, 0);
2719 break;
2720 }
2721
Mark Brown9e6e96a2010-01-29 17:47:12 +00002722 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2723 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002724 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002725 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002726 if (ret < 0)
2727 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2728 i + 1, ret);
2729 }
2730
2731 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2732
2733 return 0;
2734}
2735
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002736static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002737{
Mark Brownb2c812e2010-04-14 15:35:19 +09002738 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownca629922011-05-11 14:34:53 +02002739 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002740 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002741 unsigned int val, mask;
2742
2743 if (wm8994->revision < 4) {
2744 /* force a HW read */
2745 val = wm8994_reg_read(codec->control_data,
2746 WM8994_POWER_MANAGEMENT_5);
2747
2748 /* modify the cache only */
2749 codec->cache_only = 1;
2750 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2751 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2752 val &= mask;
2753 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2754 mask, val);
2755 codec->cache_only = 0;
2756 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002757
2758 /* Restore the registers */
Mark Brownca9aef52010-11-26 17:23:41 +00002759 ret = snd_soc_cache_sync(codec);
2760 if (ret != 0)
2761 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002762
2763 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2764
2765 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002766 if (!wm8994->fll_suspend[i].out)
2767 continue;
2768
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002769 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002770 wm8994->fll_suspend[i].src,
2771 wm8994->fll_suspend[i].in,
2772 wm8994->fll_suspend[i].out);
2773 if (ret < 0)
2774 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2775 i + 1, ret);
2776 }
2777
Mark Brownca629922011-05-11 14:34:53 +02002778 switch (control->type) {
2779 case WM8994:
2780 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2781 snd_soc_update_bits(codec, WM8994_MICBIAS,
2782 WM8994_MICD_ENA, WM8994_MICD_ENA);
2783 break;
Mark Brown81204c82011-05-24 17:35:53 +08002784 case WM1811:
Mark Brownca629922011-05-11 14:34:53 +02002785 case WM8958:
2786 if (wm8994->jack_cb)
2787 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2788 WM8958_MICD_ENA, WM8958_MICD_ENA);
2789 break;
2790 }
2791
Mark Brown9e6e96a2010-01-29 17:47:12 +00002792 return 0;
2793}
2794#else
2795#define wm8994_suspend NULL
2796#define wm8994_resume NULL
2797#endif
2798
2799static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2800{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002801 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002802 struct wm8994_pdata *pdata = wm8994->pdata;
2803 struct snd_kcontrol_new controls[] = {
2804 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2805 wm8994->retune_mobile_enum,
2806 wm8994_get_retune_mobile_enum,
2807 wm8994_put_retune_mobile_enum),
2808 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2809 wm8994->retune_mobile_enum,
2810 wm8994_get_retune_mobile_enum,
2811 wm8994_put_retune_mobile_enum),
2812 SOC_ENUM_EXT("AIF2 EQ Mode",
2813 wm8994->retune_mobile_enum,
2814 wm8994_get_retune_mobile_enum,
2815 wm8994_put_retune_mobile_enum),
2816 };
2817 int ret, i, j;
2818 const char **t;
2819
2820 /* We need an array of texts for the enum API but the number
2821 * of texts is likely to be less than the number of
2822 * configurations due to the sample rate dependency of the
2823 * configurations. */
2824 wm8994->num_retune_mobile_texts = 0;
2825 wm8994->retune_mobile_texts = NULL;
2826 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2827 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2828 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2829 wm8994->retune_mobile_texts[j]) == 0)
2830 break;
2831 }
2832
2833 if (j != wm8994->num_retune_mobile_texts)
2834 continue;
2835
2836 /* Expand the array... */
2837 t = krealloc(wm8994->retune_mobile_texts,
2838 sizeof(char *) *
2839 (wm8994->num_retune_mobile_texts + 1),
2840 GFP_KERNEL);
2841 if (t == NULL)
2842 continue;
2843
2844 /* ...store the new entry... */
2845 t[wm8994->num_retune_mobile_texts] =
2846 pdata->retune_mobile_cfgs[i].name;
2847
2848 /* ...and remember the new version. */
2849 wm8994->num_retune_mobile_texts++;
2850 wm8994->retune_mobile_texts = t;
2851 }
2852
2853 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2854 wm8994->num_retune_mobile_texts);
2855
2856 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2857 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2858
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002859 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002860 ARRAY_SIZE(controls));
2861 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002862 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002863 "Failed to add ReTune Mobile controls: %d\n", ret);
2864}
2865
2866static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2867{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002868 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002869 struct wm8994_pdata *pdata = wm8994->pdata;
2870 int ret, i;
2871
2872 if (!pdata)
2873 return;
2874
2875 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2876 pdata->lineout2_diff,
2877 pdata->lineout1fb,
2878 pdata->lineout2fb,
2879 pdata->jd_scthr,
2880 pdata->jd_thr,
2881 pdata->micbias1_lvl,
2882 pdata->micbias2_lvl);
2883
2884 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2885
2886 if (pdata->num_drc_cfgs) {
2887 struct snd_kcontrol_new controls[] = {
2888 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2889 wm8994_get_drc_enum, wm8994_put_drc_enum),
2890 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2891 wm8994_get_drc_enum, wm8994_put_drc_enum),
2892 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2893 wm8994_get_drc_enum, wm8994_put_drc_enum),
2894 };
2895
2896 /* We need an array of texts for the enum API */
2897 wm8994->drc_texts = kmalloc(sizeof(char *)
2898 * pdata->num_drc_cfgs, GFP_KERNEL);
2899 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002900 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002901 "Failed to allocate %d DRC config texts\n",
2902 pdata->num_drc_cfgs);
2903 return;
2904 }
2905
2906 for (i = 0; i < pdata->num_drc_cfgs; i++)
2907 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2908
2909 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2910 wm8994->drc_enum.texts = wm8994->drc_texts;
2911
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002912 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002913 ARRAY_SIZE(controls));
2914 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002915 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002916 "Failed to add DRC mode controls: %d\n", ret);
2917
2918 for (i = 0; i < WM8994_NUM_DRC; i++)
2919 wm8994_set_drc(codec, i);
2920 }
2921
2922 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2923 pdata->num_retune_mobile_cfgs);
2924
2925 if (pdata->num_retune_mobile_cfgs)
2926 wm8994_handle_retune_mobile_pdata(wm8994);
2927 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002928 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002929 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08002930
2931 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
2932 if (pdata->micbias[i]) {
2933 snd_soc_write(codec, WM8958_MICBIAS1 + i,
2934 pdata->micbias[i] & 0xffff);
2935 }
2936 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002937}
2938
Mark Brown88766982010-03-29 20:57:12 +01002939/**
2940 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2941 *
2942 * @codec: WM8994 codec
2943 * @jack: jack to report detection events on
2944 * @micbias: microphone bias to detect on
2945 * @det: value to report for presence detection
2946 * @shrt: value to report for short detection
2947 *
2948 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2949 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002950 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002951 * be configured using snd_soc_jack_add_gpios() instead.
2952 *
2953 * Configuration of detection levels is available via the micbias1_lvl
2954 * and micbias2_lvl platform data members.
2955 */
2956int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2957 int micbias, int det, int shrt)
2958{
Mark Brownb2c812e2010-04-14 15:35:19 +09002959 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002960 struct wm8994_micdet *micdet;
Mark Brown3a423152010-11-26 15:21:06 +00002961 struct wm8994 *control = codec->control_data;
Mark Brown88766982010-03-29 20:57:12 +01002962 int reg;
2963
Mark Brown3a423152010-11-26 15:21:06 +00002964 if (control->type != WM8994)
2965 return -EINVAL;
2966
Mark Brown88766982010-03-29 20:57:12 +01002967 switch (micbias) {
2968 case 1:
2969 micdet = &wm8994->micdet[0];
2970 break;
2971 case 2:
2972 micdet = &wm8994->micdet[1];
2973 break;
2974 default:
2975 return -EINVAL;
2976 }
2977
2978 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2979 micbias, det, shrt);
2980
2981 /* Store the configuration */
2982 micdet->jack = jack;
2983 micdet->det = det;
2984 micdet->shrt = shrt;
2985
2986 /* If either of the jacks is set up then enable detection */
2987 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2988 reg = WM8994_MICD_ENA;
2989 else
2990 reg = 0;
2991
2992 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2993
2994 return 0;
2995}
2996EXPORT_SYMBOL_GPL(wm8994_mic_detect);
2997
2998static irqreturn_t wm8994_mic_irq(int irq, void *data)
2999{
3000 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003001 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003002 int reg;
3003 int report;
3004
Mark Brown7116f452010-12-29 13:05:21 +00003005#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003006 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003007#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003008
Mark Brown88766982010-03-29 20:57:12 +01003009 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3010 if (reg < 0) {
3011 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3012 reg);
3013 return IRQ_HANDLED;
3014 }
3015
3016 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3017
3018 report = 0;
3019 if (reg & WM8994_MIC1_DET_STS)
3020 report |= priv->micdet[0].det;
3021 if (reg & WM8994_MIC1_SHRT_STS)
3022 report |= priv->micdet[0].shrt;
3023 snd_soc_jack_report(priv->micdet[0].jack, report,
3024 priv->micdet[0].det | priv->micdet[0].shrt);
3025
3026 report = 0;
3027 if (reg & WM8994_MIC2_DET_STS)
3028 report |= priv->micdet[1].det;
3029 if (reg & WM8994_MIC2_SHRT_STS)
3030 report |= priv->micdet[1].shrt;
3031 snd_soc_jack_report(priv->micdet[1].jack, report,
3032 priv->micdet[1].det | priv->micdet[1].shrt);
3033
3034 return IRQ_HANDLED;
3035}
3036
Mark Brown821edd22010-11-26 15:21:09 +00003037/* Default microphone detection handler for WM8958 - the user can
3038 * override this if they wish.
3039 */
3040static void wm8958_default_micdet(u16 status, void *data)
3041{
3042 struct snd_soc_codec *codec = data;
3043 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003044
Mark Browna1691342011-11-30 14:56:40 +00003045 dev_dbg(codec->dev, "MICDET %x\n", status);
3046
Mark Brown821edd22010-11-26 15:21:09 +00003047 /* If nothing present then clear our statuses */
Mark Brownb00adf72011-08-13 11:57:18 +09003048 if (!(status & WM8958_MICD_STS)) {
3049 dev_dbg(codec->dev, "Detected open circuit\n");
3050 wm8994->jack_mic = false;
3051 wm8994->detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003052
Mark Brownb00adf72011-08-13 11:57:18 +09003053 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003054
Mark Brownb00adf72011-08-13 11:57:18 +09003055 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3056 SND_JACK_BTN_0 | SND_JACK_HEADSET);
Mark Brown821edd22010-11-26 15:21:09 +00003057
Mark Brownb00adf72011-08-13 11:57:18 +09003058 return;
3059 }
3060
3061 /* If the measurement is showing a high impedence we've got a
3062 * microphone.
3063 */
3064 if (wm8994->detecting && (status & 0x600)) {
3065 dev_dbg(codec->dev, "Detected microphone\n");
3066
3067 wm8994->detecting = false;
3068 wm8994->jack_mic = true;
3069
3070 wm8958_micd_set_rate(codec);
3071
3072 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3073 SND_JACK_HEADSET);
3074 }
3075
3076
3077 if (wm8994->detecting && status & 0x4) {
3078 dev_dbg(codec->dev, "Detected headphone\n");
3079 wm8994->detecting = false;
3080
3081 wm8958_micd_set_rate(codec);
3082
3083 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3084 SND_JACK_HEADSET);
3085 }
3086
3087 /* Report short circuit as a button */
3088 if (wm8994->jack_mic) {
3089 if (status & 0x4)
3090 snd_soc_jack_report(wm8994->micdet[0].jack,
3091 SND_JACK_BTN_0, SND_JACK_BTN_0);
3092 else
3093 snd_soc_jack_report(wm8994->micdet[0].jack,
3094 0, SND_JACK_BTN_0);
3095 }
Mark Brown821edd22010-11-26 15:21:09 +00003096}
3097
3098/**
3099 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3100 *
3101 * @codec: WM8958 codec
3102 * @jack: jack to report detection events on
3103 *
3104 * Enable microphone detection functionality for the WM8958. By
3105 * default simple detection which supports the detection of up to 6
3106 * buttons plus video and microphone functionality is supported.
3107 *
3108 * The WM8958 has an advanced jack detection facility which is able to
3109 * support complex accessory detection, especially when used in
3110 * conjunction with external circuitry. In order to provide maximum
3111 * flexiblity a callback is provided which allows a completely custom
3112 * detection algorithm.
3113 */
3114int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3115 wm8958_micdet_cb cb, void *cb_data)
3116{
3117 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
3118 struct wm8994 *control = codec->control_data;
3119
Mark Brown81204c82011-05-24 17:35:53 +08003120 switch (control->type) {
3121 case WM1811:
3122 case WM8958:
3123 break;
3124 default:
Mark Brown821edd22010-11-26 15:21:09 +00003125 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003126 }
Mark Brown821edd22010-11-26 15:21:09 +00003127
3128 if (jack) {
3129 if (!cb) {
3130 dev_dbg(codec->dev, "Using default micdet callback\n");
3131 cb = wm8958_default_micdet;
3132 cb_data = codec;
3133 }
3134
Mark Brown4cdf5e42011-11-29 14:36:17 +00003135 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
3136
Mark Brown821edd22010-11-26 15:21:09 +00003137 wm8994->micdet[0].jack = jack;
3138 wm8994->jack_cb = cb;
3139 wm8994->jack_cb_data = cb_data;
3140
Mark Brownb00adf72011-08-13 11:57:18 +09003141 wm8994->detecting = true;
3142 wm8994->jack_mic = false;
3143
3144 wm8958_micd_set_rate(codec);
3145
3146 /* Detect microphones and short circuits */
3147 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
3148 WM8958_MICD_LVL_SEL_MASK, 0x41);
3149
Mark Brown821edd22010-11-26 15:21:09 +00003150 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3151 WM8958_MICD_ENA, WM8958_MICD_ENA);
3152 } else {
3153 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3154 WM8958_MICD_ENA, 0);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003155 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown821edd22010-11-26 15:21:09 +00003156 }
3157
3158 return 0;
3159}
3160EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3161
3162static irqreturn_t wm8958_mic_irq(int irq, void *data)
3163{
3164 struct wm8994_priv *wm8994 = data;
3165 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003166 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003167
Mark Brown19940b32011-08-19 18:05:05 +09003168 /* We may occasionally read a detection without an impedence
3169 * range being provided - if that happens loop again.
3170 */
3171 count = 10;
3172 do {
3173 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3174 if (reg < 0) {
3175 dev_err(codec->dev,
3176 "Failed to read mic detect status: %d\n",
3177 reg);
3178 return IRQ_NONE;
3179 }
Mark Brown821edd22010-11-26 15:21:09 +00003180
Mark Brown19940b32011-08-19 18:05:05 +09003181 if (!(reg & WM8958_MICD_VALID)) {
3182 dev_dbg(codec->dev, "Mic detect data not valid\n");
3183 goto out;
3184 }
3185
3186 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3187 break;
3188
3189 msleep(1);
3190 } while (count--);
3191
3192 if (count == 0)
3193 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003194
Mark Brown7116f452010-12-29 13:05:21 +00003195#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003196 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003197#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003198
Mark Brown821edd22010-11-26 15:21:09 +00003199 if (wm8994->jack_cb)
3200 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3201 else
3202 dev_warn(codec->dev, "Accessory detection with no callback\n");
3203
3204out:
3205 return IRQ_HANDLED;
3206}
3207
Mark Brown3b1af3f2011-07-14 12:38:18 +09003208static irqreturn_t wm8994_fifo_error(int irq, void *data)
3209{
3210 struct snd_soc_codec *codec = data;
3211
3212 dev_err(codec->dev, "FIFO error\n");
3213
3214 return IRQ_HANDLED;
3215}
3216
Mark Brownf0b182b2011-08-16 12:01:27 +09003217static irqreturn_t wm8994_temp_warn(int irq, void *data)
3218{
3219 struct snd_soc_codec *codec = data;
3220
3221 dev_err(codec->dev, "Thermal warning\n");
3222
3223 return IRQ_HANDLED;
3224}
3225
3226static irqreturn_t wm8994_temp_shut(int irq, void *data)
3227{
3228 struct snd_soc_codec *codec = data;
3229
3230 dev_crit(codec->dev, "Thermal shutdown\n");
3231
3232 return IRQ_HANDLED;
3233}
3234
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003235static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003236{
Mark Brown3a423152010-11-26 15:21:06 +00003237 struct wm8994 *control;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003238 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003239 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownec62dbd2010-08-15 14:56:40 +01003240 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003241
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003242 codec->control_data = dev_get_drvdata(codec->dev->parent);
Mark Brown3a423152010-11-26 15:21:06 +00003243 control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003244
3245 wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003246 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003247 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09003248 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003249
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003250 wm8994->pdata = dev_get_platdata(codec->dev->parent);
3251 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003252
Mark Brownc7ebf932011-07-12 19:47:59 +09003253 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3254 init_completion(&wm8994->fll_locked[i]);
3255
Mark Brown9b7c5252011-02-17 20:05:44 -08003256 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3257 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3258 else if (wm8994->pdata && wm8994->pdata->irq_base)
3259 wm8994->micdet_irq = wm8994->pdata->irq_base +
3260 WM8994_IRQ_MIC1_DET;
3261
Mark Brown39fb51a2010-11-26 17:23:43 +00003262 pm_runtime_enable(codec->dev);
3263 pm_runtime_resume(codec->dev);
3264
Mark Brownca9aef52010-11-26 17:23:41 +00003265 /* Read our current status back from the chip - we don't want to
3266 * reset as this may interfere with the GPIO or LDO operation. */
3267 for (i = 0; i < WM8994_CACHE_SIZE; i++) {
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +00003268 if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
Mark Brownca9aef52010-11-26 17:23:41 +00003269 continue;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003270
Mark Brownca9aef52010-11-26 17:23:41 +00003271 ret = wm8994_reg_read(codec->control_data, i);
3272 if (ret <= 0)
3273 continue;
3274
3275 ret = snd_soc_cache_write(codec, i, ret);
3276 if (ret != 0) {
3277 dev_err(codec->dev,
3278 "Failed to initialise cache for 0x%x: %d\n",
3279 i, ret);
3280 goto err;
3281 }
3282 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003283
3284 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003285 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003286 switch (control->type) {
3287 case WM8994:
3288 switch (wm8994->revision) {
3289 case 2:
3290 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003291 wm8994->hubs.dcs_codes_l = -5;
3292 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003293 wm8994->hubs.hp_startup_mode = 1;
3294 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003295 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003296 break;
3297 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003298 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003299 break;
3300 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003301 break;
Mark Brown3a423152010-11-26 15:21:06 +00003302
3303 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003304 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003305 break;
Mark Brown3a423152010-11-26 15:21:06 +00003306
Mark Brown81204c82011-05-24 17:35:53 +08003307 case WM1811:
3308 wm8994->hubs.dcs_readback_mode = 2;
3309 wm8994->hubs.no_series_update = 1;
3310
3311 switch (wm8994->revision) {
3312 case 0:
3313 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003314 case 2:
3315 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003316 wm8994->hubs.dcs_codes_l = -9;
3317 wm8994->hubs.dcs_codes_r = -5;
Mark Brown81204c82011-05-24 17:35:53 +08003318 break;
3319 default:
3320 break;
3321 }
3322
3323 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3324 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3325 break;
3326
Mark Brown9e6e96a2010-01-29 17:47:12 +00003327 default:
3328 break;
3329 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003330
Mark Brown3b1af3f2011-07-14 12:38:18 +09003331 wm8994_request_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR,
3332 wm8994_fifo_error, "FIFO error", codec);
Mark Brown5a3ad6b2011-11-04 15:53:48 +00003333 wm8994_request_irq(codec->control_data, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003334 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown5a3ad6b2011-11-04 15:53:48 +00003335 wm8994_request_irq(codec->control_data, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003336 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003337
Mark Brownb30ead52011-07-12 15:47:17 +09003338 ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
3339 wm_hubs_dcs_done, "DC servo done",
3340 &wm8994->hubs);
3341 if (ret == 0)
3342 wm8994->hubs.dcs_done_irq = true;
3343
Mark Brown3a423152010-11-26 15:21:06 +00003344 switch (control->type) {
3345 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003346 if (wm8994->micdet_irq) {
3347 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3348 wm8994_mic_irq,
3349 IRQF_TRIGGER_RISING,
3350 "Mic1 detect",
3351 wm8994);
3352 if (ret != 0)
3353 dev_warn(codec->dev,
3354 "Failed to request Mic1 detect IRQ: %d\n",
3355 ret);
3356 }
Mark Brown88766982010-03-29 20:57:12 +01003357
Mark Brown3a423152010-11-26 15:21:06 +00003358 ret = wm8994_request_irq(codec->control_data,
3359 WM8994_IRQ_MIC1_SHRT,
3360 wm8994_mic_irq, "Mic 1 short",
3361 wm8994);
3362 if (ret != 0)
3363 dev_warn(codec->dev,
3364 "Failed to request Mic1 short IRQ: %d\n",
3365 ret);
Mark Brown88766982010-03-29 20:57:12 +01003366
Mark Brown3a423152010-11-26 15:21:06 +00003367 ret = wm8994_request_irq(codec->control_data,
3368 WM8994_IRQ_MIC2_DET,
3369 wm8994_mic_irq, "Mic 2 detect",
3370 wm8994);
3371 if (ret != 0)
3372 dev_warn(codec->dev,
3373 "Failed to request Mic2 detect IRQ: %d\n",
3374 ret);
Mark Brown88766982010-03-29 20:57:12 +01003375
Mark Brown3a423152010-11-26 15:21:06 +00003376 ret = wm8994_request_irq(codec->control_data,
3377 WM8994_IRQ_MIC2_SHRT,
3378 wm8994_mic_irq, "Mic 2 short",
3379 wm8994);
3380 if (ret != 0)
3381 dev_warn(codec->dev,
3382 "Failed to request Mic2 short IRQ: %d\n",
3383 ret);
3384 break;
Mark Brown821edd22010-11-26 15:21:09 +00003385
3386 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003387 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003388 if (wm8994->micdet_irq) {
3389 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3390 wm8958_mic_irq,
3391 IRQF_TRIGGER_RISING,
3392 "Mic detect",
3393 wm8994);
3394 if (ret != 0)
3395 dev_warn(codec->dev,
3396 "Failed to request Mic detect IRQ: %d\n",
3397 ret);
3398 }
Mark Brown3a423152010-11-26 15:21:06 +00003399 }
Mark Brown88766982010-03-29 20:57:12 +01003400
Mark Brownc7ebf932011-07-12 19:47:59 +09003401 wm8994->fll_locked_irq = true;
3402 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
3403 ret = wm8994_request_irq(codec->control_data,
3404 WM8994_IRQ_FLL1_LOCK + i,
3405 wm8994_fll_locked_irq, "FLL lock",
3406 &wm8994->fll_locked[i]);
3407 if (ret != 0)
3408 wm8994->fll_locked_irq = false;
3409 }
3410
Mark Brown9e6e96a2010-01-29 17:47:12 +00003411 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3412 * configured on init - if a system wants to do this dynamically
3413 * at runtime we can deal with that then.
3414 */
3415 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
3416 if (ret < 0) {
3417 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003418 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003419 }
3420 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3421 wm8994->lrclk_shared[0] = 1;
3422 wm8994_dai[0].symmetric_rates = 1;
3423 } else {
3424 wm8994->lrclk_shared[0] = 0;
3425 }
3426
3427 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
3428 if (ret < 0) {
3429 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003430 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003431 }
3432 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3433 wm8994->lrclk_shared[1] = 1;
3434 wm8994_dai[1].symmetric_rates = 1;
3435 } else {
3436 wm8994->lrclk_shared[1] = 0;
3437 }
3438
Mark Brown9e6e96a2010-01-29 17:47:12 +00003439 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
3440
Mark Brown9e6e96a2010-01-29 17:47:12 +00003441 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003442 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3443 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003444 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3445 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003446 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3447 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003448 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3449 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003450 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3451 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003452 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3453 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003454 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3455 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003456 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3457 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003458 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3459 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003460 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3461 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003462 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3463 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003464 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3465 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003466 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3467 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003468 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3469 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003470 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3471 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003472 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3473 WM8994_DAC2_VU, WM8994_DAC2_VU);
3474
3475 /* Set the low bit of the 3D stereo depth so TLV matches */
3476 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3477 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3478 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3479 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3480 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3481 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3482 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3483 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3484 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3485
Mark Brown5b739672011-07-06 00:08:43 -07003486 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3487 * use this; it only affects behaviour on idle TDM clock
3488 * cycles. */
3489 switch (control->type) {
3490 case WM8994:
3491 case WM8958:
3492 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3493 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3494 break;
3495 default:
3496 break;
3497 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003498
Mark Brown500fa302011-11-29 19:58:19 +00003499 /* Put MICBIAS into bypass mode by default on newer devices */
3500 switch (control->type) {
3501 case WM8958:
3502 case WM1811:
3503 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3504 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3505 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3506 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3507 break;
3508 default:
3509 break;
3510 }
3511
Mark Brown9e6e96a2010-01-29 17:47:12 +00003512 wm8994_update_class_w(codec);
3513
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003514 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003515
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003516 wm_hubs_add_analogue_controls(codec);
3517 snd_soc_add_controls(codec, wm8994_snd_controls,
3518 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003519 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003520 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003521
3522 switch (control->type) {
3523 case WM8994:
3524 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3525 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003526 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003527 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3528 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003529 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3530 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003531 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3532 ARRAY_SIZE(wm8994_dac_revd_widgets));
3533 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003534 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3535 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003536 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3537 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003538 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3539 ARRAY_SIZE(wm8994_dac_widgets));
3540 }
Mark Brownc4431df2010-11-26 15:21:07 +00003541 break;
3542 case WM8958:
3543 snd_soc_add_controls(codec, wm8958_snd_controls,
3544 ARRAY_SIZE(wm8958_snd_controls));
3545 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3546 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003547 if (wm8994->revision < 1) {
3548 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3549 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3550 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3551 ARRAY_SIZE(wm8994_adc_revd_widgets));
3552 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3553 ARRAY_SIZE(wm8994_dac_revd_widgets));
3554 } else {
3555 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3556 ARRAY_SIZE(wm8994_lateclk_widgets));
3557 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3558 ARRAY_SIZE(wm8994_adc_widgets));
3559 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3560 ARRAY_SIZE(wm8994_dac_widgets));
3561 }
Mark Brownc4431df2010-11-26 15:21:07 +00003562 break;
Mark Brown81204c82011-05-24 17:35:53 +08003563
3564 case WM1811:
3565 snd_soc_add_controls(codec, wm8958_snd_controls,
3566 ARRAY_SIZE(wm8958_snd_controls));
3567 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3568 ARRAY_SIZE(wm8958_dapm_widgets));
3569 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3570 ARRAY_SIZE(wm8994_lateclk_widgets));
3571 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3572 ARRAY_SIZE(wm8994_adc_widgets));
3573 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3574 ARRAY_SIZE(wm8994_dac_widgets));
3575 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003576 }
3577
3578
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003579 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003580 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003581
Mark Brownc4431df2010-11-26 15:21:07 +00003582 switch (control->type) {
3583 case WM8994:
3584 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3585 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003586
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003587 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003588 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3589 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003590 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3591 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3592 } else {
3593 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3594 ARRAY_SIZE(wm8994_lateclk_intercon));
3595 }
Mark Brownc4431df2010-11-26 15:21:07 +00003596 break;
3597 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003598 if (wm8994->revision < 1) {
3599 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3600 ARRAY_SIZE(wm8994_revd_intercon));
3601 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3602 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3603 } else {
3604 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3605 ARRAY_SIZE(wm8994_lateclk_intercon));
3606 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3607 ARRAY_SIZE(wm8958_intercon));
3608 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003609
3610 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003611 break;
Mark Brown81204c82011-05-24 17:35:53 +08003612 case WM1811:
3613 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3614 ARRAY_SIZE(wm8994_lateclk_intercon));
3615 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3616 ARRAY_SIZE(wm8958_intercon));
3617 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003618 }
3619
Mark Brown9e6e96a2010-01-29 17:47:12 +00003620 return 0;
3621
Mark Brown88766982010-03-29 20:57:12 +01003622err_irq:
3623 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
3624 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
3625 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003626 if (wm8994->micdet_irq)
3627 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003628 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3629 wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
3630 &wm8994->fll_locked[i]);
Mark Brownb30ead52011-07-12 15:47:17 +09003631 wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
3632 &wm8994->hubs);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003633 wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
Mark Brownf0b182b2011-08-16 12:01:27 +09003634 wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_SHUT, codec);
3635 wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_WARN, codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003636err:
3637 kfree(wm8994);
3638 return ret;
3639}
3640
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003641static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003642{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003643 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown3a423152010-11-26 15:21:06 +00003644 struct wm8994 *control = codec->control_data;
Mark Brownc7ebf932011-07-12 19:47:59 +09003645 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003646
3647 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003648
Mark Brown39fb51a2010-11-26 17:23:43 +00003649 pm_runtime_disable(codec->dev);
3650
Mark Brownc7ebf932011-07-12 19:47:59 +09003651 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3652 wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
3653 &wm8994->fll_locked[i]);
3654
Mark Brownb30ead52011-07-12 15:47:17 +09003655 wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
3656 &wm8994->hubs);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003657 wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
Mark Brownf0b182b2011-08-16 12:01:27 +09003658 wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_SHUT, codec);
3659 wm8994_free_irq(codec->control_data, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003660
Mark Brown3a423152010-11-26 15:21:06 +00003661 switch (control->type) {
3662 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003663 if (wm8994->micdet_irq)
3664 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown3a423152010-11-26 15:21:06 +00003665 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
3666 wm8994);
3667 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
3668 wm8994);
3669 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3670 wm8994);
3671 break;
Mark Brown821edd22010-11-26 15:21:09 +00003672
Mark Brown81204c82011-05-24 17:35:53 +08003673 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00003674 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003675 if (wm8994->micdet_irq)
3676 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003677 break;
Mark Brown3a423152010-11-26 15:21:06 +00003678 }
Mark Brownfbbf5922011-03-11 18:09:04 +00003679 if (wm8994->mbc)
3680 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00003681 if (wm8994->mbc_vss)
3682 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00003683 if (wm8994->enh_eq)
3684 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08003685 kfree(wm8994->retune_mobile_texts);
3686 kfree(wm8994->drc_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003687 kfree(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003688
3689 return 0;
3690}
3691
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003692static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3693 .probe = wm8994_codec_probe,
3694 .remove = wm8994_codec_remove,
3695 .suspend = wm8994_suspend,
3696 .resume = wm8994_resume,
Mark Brownca9aef52010-11-26 17:23:41 +00003697 .read = wm8994_read,
3698 .write = wm8994_write,
Mark Browneba19fd2010-11-19 16:09:15 +00003699 .readable_register = wm8994_readable,
3700 .volatile_register = wm8994_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003701 .set_bias_level = wm8994_set_bias_level,
Mark Brownca9aef52010-11-26 17:23:41 +00003702
3703 .reg_cache_size = WM8994_CACHE_SIZE,
3704 .reg_cache_default = wm8994_reg_defaults,
3705 .reg_word_size = 2,
Mark Brown2e19b0c2010-11-26 17:23:42 +00003706 .compress_type = SND_SOC_RBTREE_COMPRESSION,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003707};
3708
3709static int __devinit wm8994_probe(struct platform_device *pdev)
3710{
3711 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3712 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3713}
3714
3715static int __devexit wm8994_remove(struct platform_device *pdev)
3716{
3717 snd_soc_unregister_codec(&pdev->dev);
3718 return 0;
3719}
3720
Mark Brown9e6e96a2010-01-29 17:47:12 +00003721static struct platform_driver wm8994_codec_driver = {
3722 .driver = {
3723 .name = "wm8994-codec",
3724 .owner = THIS_MODULE,
3725 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003726 .probe = wm8994_probe,
3727 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003728};
3729
Mark Brown5bbcc3c2011-11-23 22:52:08 +00003730module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003731
3732MODULE_DESCRIPTION("ASoC WM8994 driver");
3733MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3734MODULE_LICENSE("GPL");
3735MODULE_ALIAS("platform:wm8994-codec");