blob: a1e05853afcd583c15da3ad259c8f715992b2d7f [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
17 interrupt-parent = <&gic>;
18
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Benoit Cousson476b6792011-08-16 11:49:08 +020039 };
40 cpu@1 {
41 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053043 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020045 };
46 };
47
Benoit Cousson56351212012-09-03 17:56:32 +020048 gic: interrupt-controller@48241000 {
49 compatible = "arm,cortex-a9-gic";
50 interrupt-controller;
51 #interrupt-cells = <3>;
52 reg = <0x48241000 0x1000>,
53 <0x48240100 0x0100>;
54 };
55
Santosh Shilimkar926fd452012-07-04 17:57:34 +053056 L2: l2-cache-controller@48242000 {
57 compatible = "arm,pl310-cache";
58 reg = <0x48242000 0x1000>;
59 cache-unified;
60 cache-level = <2>;
61 };
62
Lee Jones75d71d42013-07-22 11:52:36 +010063 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053064 compatible = "arm,cortex-a9-twd-timer";
65 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020066 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053067 };
68
Benoit Coussond9fda072011-08-09 17:15:17 +020069 /*
70 * The soc node represents the soc top level view. It is uses for IPs
71 * that are not memory mapped in the MPU view or for the MPU itself.
72 */
73 soc {
74 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020075 mpu {
76 compatible = "ti,omap4-mpu";
77 ti,hwmods = "mpu";
78 };
79
80 dsp {
81 compatible = "ti,omap3-c64";
82 ti,hwmods = "dsp";
83 };
84
85 iva {
86 compatible = "ti,ivahd";
87 ti,hwmods = "iva";
88 };
Benoit Coussond9fda072011-08-09 17:15:17 +020089 };
90
91 /*
92 * XXX: Use a flat representation of the OMAP4 interconnect.
93 * The real OMAP interconnect network is quite complex.
Benoit Coussond9fda072011-08-09 17:15:17 +020094 * Since that will not bring real advantage to represent that in DT for
95 * the moment, just use a fake OCP bus entry to represent the whole bus
96 * hierarchy.
97 */
98 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +020099 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200100 #address-cells = <1>;
101 #size-cells = <1>;
102 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200103 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530104 reg = <0x44000000 0x1000>,
105 <0x44800000 0x2000>,
106 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200107 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
108 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200109
Jon Hunter510c0ff2012-10-25 14:24:14 -0500110 counter32k: counter@4a304000 {
111 compatible = "ti,omap-counter32k";
112 reg = <0x4a304000 0x20>;
113 ti,hwmods = "counter_32k";
114 };
115
Tony Lindgren679e3312012-09-10 10:34:51 -0700116 omap4_pmx_core: pinmux@4a100040 {
117 compatible = "ti,omap4-padconf", "pinctrl-single";
118 reg = <0x4a100040 0x0196>;
119 #address-cells = <1>;
120 #size-cells = <0>;
Tony Lindgren30a69ef2013-10-10 15:45:13 -0700121 #interrupt-cells = <1>;
122 interrupt-controller;
Tony Lindgren679e3312012-09-10 10:34:51 -0700123 pinctrl-single,register-width = <16>;
124 pinctrl-single,function-mask = <0x7fff>;
125 };
126 omap4_pmx_wkup: pinmux@4a31e040 {
127 compatible = "ti,omap4-padconf", "pinctrl-single";
128 reg = <0x4a31e040 0x0038>;
129 #address-cells = <1>;
130 #size-cells = <0>;
Tony Lindgren30a69ef2013-10-10 15:45:13 -0700131 #interrupt-cells = <1>;
132 interrupt-controller;
Tony Lindgren679e3312012-09-10 10:34:51 -0700133 pinctrl-single,register-width = <16>;
134 pinctrl-single,function-mask = <0x7fff>;
135 };
136
Jon Hunter2c2dc542012-04-26 13:47:59 -0500137 sdma: dma-controller@4a056000 {
138 compatible = "ti,omap4430-sdma";
139 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200140 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
141 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
142 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
143 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500144 #dma-cells = <1>;
145 #dma-channels = <32>;
146 #dma-requests = <127>;
147 };
148
Benoit Coussone3e5a922011-08-16 11:51:54 +0200149 gpio1: gpio@4a310000 {
150 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200151 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200152 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200153 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500154 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200155 gpio-controller;
156 #gpio-cells = <2>;
157 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600158 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200159 };
160
161 gpio2: gpio@48055000 {
162 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200163 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200164 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200165 ti,hwmods = "gpio2";
166 gpio-controller;
167 #gpio-cells = <2>;
168 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600169 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200170 };
171
172 gpio3: gpio@48057000 {
173 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200174 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200175 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200176 ti,hwmods = "gpio3";
177 gpio-controller;
178 #gpio-cells = <2>;
179 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600180 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200181 };
182
183 gpio4: gpio@48059000 {
184 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200185 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200186 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200187 ti,hwmods = "gpio4";
188 gpio-controller;
189 #gpio-cells = <2>;
190 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600191 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200192 };
193
194 gpio5: gpio@4805b000 {
195 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200196 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200197 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200198 ti,hwmods = "gpio5";
199 gpio-controller;
200 #gpio-cells = <2>;
201 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600202 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200203 };
204
205 gpio6: gpio@4805d000 {
206 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200207 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200208 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200209 ti,hwmods = "gpio6";
210 gpio-controller;
211 #gpio-cells = <2>;
212 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600213 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200214 };
215
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600216 gpmc: gpmc@50000000 {
217 compatible = "ti,omap4430-gpmc";
218 reg = <0x50000000 0x1000>;
219 #address-cells = <2>;
220 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200221 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600222 gpmc,num-cs = <8>;
223 gpmc,num-waitpins = <4>;
224 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530225 ti,no-idle-on-init;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600226 };
227
Benoit Cousson19bfb762012-02-16 11:55:27 +0100228 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530229 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200230 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200231 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530232 ti,hwmods = "uart1";
233 clock-frequency = <48000000>;
234 };
235
Benoit Cousson19bfb762012-02-16 11:55:27 +0100236 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530237 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200238 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200239 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530240 ti,hwmods = "uart2";
241 clock-frequency = <48000000>;
242 };
243
Benoit Cousson19bfb762012-02-16 11:55:27 +0100244 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530245 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200246 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200247 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530248 ti,hwmods = "uart3";
249 clock-frequency = <48000000>;
250 };
251
Benoit Cousson19bfb762012-02-16 11:55:27 +0100252 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530253 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200254 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200255 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530256 ti,hwmods = "uart4";
257 clock-frequency = <48000000>;
258 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530259
Suman Anna04c7d922013-10-10 16:15:33 -0500260 hwspinlock: spinlock@4a0f6000 {
261 compatible = "ti,omap4-hwspinlock";
262 reg = <0x4a0f6000 0x1000>;
263 ti,hwmods = "spinlock";
264 };
265
Benoit Cousson58e778f2011-08-17 19:00:03 +0530266 i2c1: i2c@48070000 {
267 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200268 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200269 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530270 #address-cells = <1>;
271 #size-cells = <0>;
272 ti,hwmods = "i2c1";
273 };
274
275 i2c2: i2c@48072000 {
276 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200277 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200278 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530279 #address-cells = <1>;
280 #size-cells = <0>;
281 ti,hwmods = "i2c2";
282 };
283
284 i2c3: i2c@48060000 {
285 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200286 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200287 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530288 #address-cells = <1>;
289 #size-cells = <0>;
290 ti,hwmods = "i2c3";
291 };
292
293 i2c4: i2c@48350000 {
294 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200295 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200296 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530297 #address-cells = <1>;
298 #size-cells = <0>;
299 ti,hwmods = "i2c4";
300 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100301
302 mcspi1: spi@48098000 {
303 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200304 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200305 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100306 #address-cells = <1>;
307 #size-cells = <0>;
308 ti,hwmods = "mcspi1";
309 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500310 dmas = <&sdma 35>,
311 <&sdma 36>,
312 <&sdma 37>,
313 <&sdma 38>,
314 <&sdma 39>,
315 <&sdma 40>,
316 <&sdma 41>,
317 <&sdma 42>;
318 dma-names = "tx0", "rx0", "tx1", "rx1",
319 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100320 };
321
322 mcspi2: spi@4809a000 {
323 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200324 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200325 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100326 #address-cells = <1>;
327 #size-cells = <0>;
328 ti,hwmods = "mcspi2";
329 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500330 dmas = <&sdma 43>,
331 <&sdma 44>,
332 <&sdma 45>,
333 <&sdma 46>;
334 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100335 };
336
337 mcspi3: spi@480b8000 {
338 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200339 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200340 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100341 #address-cells = <1>;
342 #size-cells = <0>;
343 ti,hwmods = "mcspi3";
344 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500345 dmas = <&sdma 15>, <&sdma 16>;
346 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100347 };
348
349 mcspi4: spi@480ba000 {
350 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200351 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200352 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100353 #address-cells = <1>;
354 #size-cells = <0>;
355 ti,hwmods = "mcspi4";
356 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500357 dmas = <&sdma 70>, <&sdma 71>;
358 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100359 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530360
361 mmc1: mmc@4809c000 {
362 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200363 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200364 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530365 ti,hwmods = "mmc1";
366 ti,dual-volt;
367 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500368 dmas = <&sdma 61>, <&sdma 62>;
369 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530370 };
371
372 mmc2: mmc@480b4000 {
373 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200374 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200375 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530376 ti,hwmods = "mmc2";
377 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500378 dmas = <&sdma 47>, <&sdma 48>;
379 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530380 };
381
382 mmc3: mmc@480ad000 {
383 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200384 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200385 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530386 ti,hwmods = "mmc3";
387 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500388 dmas = <&sdma 77>, <&sdma 78>;
389 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530390 };
391
392 mmc4: mmc@480d1000 {
393 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200394 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200395 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530396 ti,hwmods = "mmc4";
397 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500398 dmas = <&sdma 57>, <&sdma 58>;
399 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530400 };
401
402 mmc5: mmc@480d5000 {
403 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200404 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200405 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530406 ti,hwmods = "mmc5";
407 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500408 dmas = <&sdma 59>, <&sdma 60>;
409 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530410 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800411
412 wdt2: wdt@4a314000 {
413 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200414 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200415 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800416 ti,hwmods = "wd_timer2";
417 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300418
419 mcpdm: mcpdm@40132000 {
420 compatible = "ti,omap4-mcpdm";
421 reg = <0x40132000 0x7f>, /* MPU private access */
422 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300423 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200424 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300425 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100426 dmas = <&sdma 65>,
427 <&sdma 66>;
428 dma-names = "up_link", "dn_link";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300429 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300430
431 dmic: dmic@4012e000 {
432 compatible = "ti,omap4-dmic";
433 reg = <0x4012e000 0x7f>, /* MPU private access */
434 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300435 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200436 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300437 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100438 dmas = <&sdma 67>;
439 dma-names = "up_link";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300440 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530441
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300442 mcbsp1: mcbsp@40122000 {
443 compatible = "ti,omap4-mcbsp";
444 reg = <0x40122000 0xff>, /* MPU private access */
445 <0x49022000 0xff>; /* L3 Interconnect */
446 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200447 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300448 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300449 ti,buffer-size = <128>;
450 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100451 dmas = <&sdma 33>,
452 <&sdma 34>;
453 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300454 };
455
456 mcbsp2: mcbsp@40124000 {
457 compatible = "ti,omap4-mcbsp";
458 reg = <0x40124000 0xff>, /* MPU private access */
459 <0x49024000 0xff>; /* L3 Interconnect */
460 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200461 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300462 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300463 ti,buffer-size = <128>;
464 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100465 dmas = <&sdma 17>,
466 <&sdma 18>;
467 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300468 };
469
470 mcbsp3: mcbsp@40126000 {
471 compatible = "ti,omap4-mcbsp";
472 reg = <0x40126000 0xff>, /* MPU private access */
473 <0x49026000 0xff>; /* L3 Interconnect */
474 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200475 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300476 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300477 ti,buffer-size = <128>;
478 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100479 dmas = <&sdma 19>,
480 <&sdma 20>;
481 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300482 };
483
484 mcbsp4: mcbsp@48096000 {
485 compatible = "ti,omap4-mcbsp";
486 reg = <0x48096000 0xff>; /* L4 Interconnect */
487 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200488 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300489 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300490 ti,buffer-size = <128>;
491 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100492 dmas = <&sdma 31>,
493 <&sdma 32>;
494 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300495 };
496
Sourav Poddar61bc3542012-08-14 16:45:37 +0530497 keypad: keypad@4a31c000 {
498 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200499 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200500 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200501 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530502 ti,hwmods = "kbd";
503 };
Aneesh V11c27062012-01-20 20:35:26 +0530504
505 emif1: emif@4c000000 {
506 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200507 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200508 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530509 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530510 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530511 phy-type = <1>;
512 hw-caps-read-idle-ctrl;
513 hw-caps-ll-interface;
514 hw-caps-temp-alert;
515 };
516
517 emif2: emif@4d000000 {
518 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200519 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200520 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530521 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530522 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530523 phy-type = <1>;
524 hw-caps-read-idle-ctrl;
525 hw-caps-ll-interface;
526 hw-caps-temp-alert;
527 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700528
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530529 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530530 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530531 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530532 #address-cells = <1>;
533 #size-cells = <1>;
534 ranges;
535 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530536 usb2_phy: usb2phy@4a0ad080 {
537 compatible = "ti,omap-usb2";
538 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300539 ctrl-module = <&omap_control_usb2phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530540 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530541 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530542 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500543
544 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500545 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500546 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200547 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500548 ti,hwmods = "timer1";
549 ti,timer-alwon;
550 };
551
552 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500553 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500554 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200555 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500556 ti,hwmods = "timer2";
557 };
558
559 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500560 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500561 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200562 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500563 ti,hwmods = "timer3";
564 };
565
566 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500567 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500568 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200569 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500570 ti,hwmods = "timer4";
571 };
572
Jon Hunterd03a93b2012-11-01 08:57:08 -0500573 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500574 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500575 reg = <0x40138000 0x80>,
576 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200577 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500578 ti,hwmods = "timer5";
579 ti,timer-dsp;
580 };
581
Jon Hunterd03a93b2012-11-01 08:57:08 -0500582 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500583 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500584 reg = <0x4013a000 0x80>,
585 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200586 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500587 ti,hwmods = "timer6";
588 ti,timer-dsp;
589 };
590
Jon Hunterd03a93b2012-11-01 08:57:08 -0500591 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500592 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500593 reg = <0x4013c000 0x80>,
594 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200595 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500596 ti,hwmods = "timer7";
597 ti,timer-dsp;
598 };
599
Jon Hunterd03a93b2012-11-01 08:57:08 -0500600 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500601 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500602 reg = <0x4013e000 0x80>,
603 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200604 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500605 ti,hwmods = "timer8";
606 ti,timer-pwm;
607 ti,timer-dsp;
608 };
609
610 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500611 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500612 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200613 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500614 ti,hwmods = "timer9";
615 ti,timer-pwm;
616 };
617
618 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500619 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500620 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200621 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500622 ti,hwmods = "timer10";
623 ti,timer-pwm;
624 };
625
626 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500627 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500628 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200629 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500630 ti,hwmods = "timer11";
631 ti,timer-pwm;
632 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200633
634 usbhstll: usbhstll@4a062000 {
635 compatible = "ti,usbhs-tll";
636 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200637 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200638 ti,hwmods = "usb_tll_hs";
639 };
640
641 usbhshost: usbhshost@4a064000 {
642 compatible = "ti,usbhs-host";
643 reg = <0x4a064000 0x800>;
644 ti,hwmods = "usb_host_hs";
645 #address-cells = <1>;
646 #size-cells = <1>;
647 ranges;
648
649 usbhsohci: ohci@4a064800 {
650 compatible = "ti,ohci-omap3", "usb-ohci";
651 reg = <0x4a064800 0x400>;
652 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200653 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200654 };
655
656 usbhsehci: ehci@4a064c00 {
657 compatible = "ti,ehci-omap", "usb-ehci";
658 reg = <0x4a064c00 0x400>;
659 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200660 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200661 };
662 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530663
Roger Quadros470019a2013-10-03 18:12:36 +0300664 omap_control_usb2phy: control-phy@4a002300 {
665 compatible = "ti,control-phy-usb2";
666 reg = <0x4a002300 0x4>;
667 reg-names = "power";
668 };
669
670 omap_control_usbotg: control-phy@4a00233c {
671 compatible = "ti,control-phy-otghs";
672 reg = <0x4a00233c 0x4>;
673 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530674 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530675
676 usb_otg_hs: usb_otg_hs@4a0ab000 {
677 compatible = "ti,omap4-musb";
678 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200679 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530680 interrupt-names = "mc", "dma";
681 ti,hwmods = "usb_otg_hs";
682 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530683 phys = <&usb2_phy>;
684 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530685 multipoint = <1>;
686 num-eps = <16>;
687 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300688 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530689 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500690
691 aes: aes@4b501000 {
692 compatible = "ti,omap4-aes";
693 ti,hwmods = "aes";
694 reg = <0x4b501000 0xa0>;
695 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
696 dmas = <&sdma 111>, <&sdma 110>;
697 dma-names = "tx", "rx";
698 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500699
700 des: des@480a5000 {
701 compatible = "ti,omap4-des";
702 ti,hwmods = "des";
703 reg = <0x480a5000 0xa0>;
704 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
705 dmas = <&sdma 117>, <&sdma 116>;
706 dma-names = "tx", "rx";
707 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200708 };
709};