blob: 58277878889eb14ba90c63817107ca76e02dbfe8 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2500pci
23 Abstract: rt2500pci device specific routines.
24 Supported chipsets: RT2560.
25 */
26
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/delay.h>
28#include <linux/etherdevice.h>
29#include <linux/init.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/eeprom_93cx6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070035
36#include "rt2x00.h"
37#include "rt2x00pci.h"
38#include "rt2500pci.h"
39
40/*
41 * Register access.
42 * All access to the CSR registers will go through the methods
43 * rt2x00pci_register_read and rt2x00pci_register_write.
44 * BBP and RF register require indirect register access,
45 * and use the CSR registers BBPCSR and RFCSR to achieve this.
46 * These indirect registers work with busy bits,
47 * and we will try maximal REGISTER_BUSY_COUNT times to access
48 * the register while taking a REGISTER_BUSY_DELAY us delay
49 * between each attampt. When the busy bit is still set at that time,
50 * the access attempt is considered to have failed,
51 * and we will print an error.
52 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010053#define WAIT_FOR_BBP(__dev, __reg) \
54 rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
55#define WAIT_FOR_RF(__dev, __reg) \
56 rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
Ivo van Doorn95ea3622007-09-25 17:57:13 -070057
Adam Baker0e14f6d2007-10-27 13:41:25 +020058static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070059 const unsigned int word, const u8 value)
60{
61 u32 reg;
62
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010063 mutex_lock(&rt2x00dev->csr_mutex);
64
Ivo van Doorn95ea3622007-09-25 17:57:13 -070065 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010066 * Wait until the BBP becomes available, afterwards we
67 * can safely write the new data into the register.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070068 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010069 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
70 reg = 0;
71 rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
72 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
73 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
74 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070075
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010076 rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
77 }
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010078
79 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070080}
81
Adam Baker0e14f6d2007-10-27 13:41:25 +020082static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070083 const unsigned int word, u8 *value)
84{
85 u32 reg;
86
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010087 mutex_lock(&rt2x00dev->csr_mutex);
88
Ivo van Doorn95ea3622007-09-25 17:57:13 -070089 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010090 * Wait until the BBP becomes available, afterwards we
91 * can safely write the read request into the register.
92 * After the data has been written, we wait until hardware
93 * returns the correct value, if at any time the register
94 * doesn't become available in time, reg will be 0xffffffff
95 * which means we return 0xff to the caller.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070096 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010097 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
98 reg = 0;
99 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
100 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
101 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700102
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100103 rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700104
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100105 WAIT_FOR_BBP(rt2x00dev, &reg);
106 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700107
108 *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100109
110 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700111}
112
Adam Baker0e14f6d2007-10-27 13:41:25 +0200113static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700114 const unsigned int word, const u32 value)
115{
116 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700117
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100118 mutex_lock(&rt2x00dev->csr_mutex);
119
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100120 /*
121 * Wait until the RF becomes available, afterwards we
122 * can safely write the new data into the register.
123 */
124 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
125 reg = 0;
126 rt2x00_set_field32(&reg, RFCSR_VALUE, value);
127 rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
128 rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
129 rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
130
131 rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
132 rt2x00_rf_write(rt2x00dev, word, value);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700133 }
134
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100135 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700136}
137
138static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
139{
140 struct rt2x00_dev *rt2x00dev = eeprom->data;
141 u32 reg;
142
143 rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
144
145 eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
146 eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
147 eeprom->reg_data_clock =
148 !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
149 eeprom->reg_chip_select =
150 !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
151}
152
153static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
154{
155 struct rt2x00_dev *rt2x00dev = eeprom->data;
156 u32 reg = 0;
157
158 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
159 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
160 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
161 !!eeprom->reg_data_clock);
162 rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
163 !!eeprom->reg_chip_select);
164
165 rt2x00pci_register_write(rt2x00dev, CSR21, reg);
166}
167
168#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700169static const struct rt2x00debug rt2500pci_rt2x00debug = {
170 .owner = THIS_MODULE,
171 .csr = {
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100172 .read = rt2x00pci_register_read,
173 .write = rt2x00pci_register_write,
174 .flags = RT2X00DEBUGFS_OFFSET,
175 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700176 .word_size = sizeof(u32),
177 .word_count = CSR_REG_SIZE / sizeof(u32),
178 },
179 .eeprom = {
180 .read = rt2x00_eeprom_read,
181 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100182 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700183 .word_size = sizeof(u16),
184 .word_count = EEPROM_SIZE / sizeof(u16),
185 },
186 .bbp = {
187 .read = rt2500pci_bbp_read,
188 .write = rt2500pci_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100189 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700190 .word_size = sizeof(u8),
191 .word_count = BBP_SIZE / sizeof(u8),
192 },
193 .rf = {
194 .read = rt2x00_rf_read,
195 .write = rt2500pci_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100196 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700197 .word_size = sizeof(u32),
198 .word_count = RF_SIZE / sizeof(u32),
199 },
200};
201#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
202
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700203static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
204{
205 u32 reg;
206
207 rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
208 return rt2x00_get_field32(reg, GPIOCSR_BIT0);
209}
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700210
Ivo van Doorn771fd562008-09-08 19:07:15 +0200211#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200212static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100213 enum led_brightness brightness)
214{
215 struct rt2x00_led *led =
216 container_of(led_cdev, struct rt2x00_led, led_dev);
217 unsigned int enabled = brightness != LED_OFF;
Ivo van Doorna9450b72008-02-03 15:53:40 +0100218 u32 reg;
219
220 rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
221
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200222 if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
Ivo van Doorna9450b72008-02-03 15:53:40 +0100223 rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200224 else if (led->type == LED_TYPE_ACTIVITY)
225 rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100226
227 rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
228}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200229
230static int rt2500pci_blink_set(struct led_classdev *led_cdev,
231 unsigned long *delay_on,
232 unsigned long *delay_off)
233{
234 struct rt2x00_led *led =
235 container_of(led_cdev, struct rt2x00_led, led_dev);
236 u32 reg;
237
238 rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
239 rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
240 rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
241 rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
242
243 return 0;
244}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200245
246static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
247 struct rt2x00_led *led,
248 enum led_type type)
249{
250 led->rt2x00dev = rt2x00dev;
251 led->type = type;
252 led->led_dev.brightness_set = rt2500pci_brightness_set;
253 led->led_dev.blink_set = rt2500pci_blink_set;
254 led->flags = LED_INITIALIZED;
255}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200256#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100257
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700258/*
259 * Configuration handlers.
260 */
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100261static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
262 const unsigned int filter_flags)
263{
264 u32 reg;
265
266 /*
267 * Start configuration steps.
268 * Note that the version error will always be dropped
269 * and broadcast frames will always be accepted since
270 * there is no filter for it at this time.
271 */
272 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
273 rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
274 !(filter_flags & FIF_FCSFAIL));
275 rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
276 !(filter_flags & FIF_PLCPFAIL));
277 rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
278 !(filter_flags & FIF_CONTROL));
279 rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
280 !(filter_flags & FIF_PROMISC_IN_BSS));
281 rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200282 !(filter_flags & FIF_PROMISC_IN_BSS) &&
283 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100284 rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
285 rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
286 !(filter_flags & FIF_ALLMULTI));
287 rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
288 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
289}
290
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100291static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
292 struct rt2x00_intf *intf,
293 struct rt2x00intf_conf *conf,
294 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700295{
Gertjan van Wingerdea2440832011-03-03 19:46:55 +0100296 struct data_queue *queue = rt2x00dev->bcn;
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100297 unsigned int bcn_preload;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700298 u32 reg;
299
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100300 if (flags & CONFIG_UPDATE_TYPE) {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100301 /*
302 * Enable beacon config
303 */
Ivo van Doornbad13632008-11-09 20:47:00 +0100304 bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100305 rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
306 rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
307 rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
308 rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700309
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100310 /*
311 * Enable synchronisation.
312 */
313 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100314 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
315 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
316 }
317
318 if (flags & CONFIG_UPDATE_MAC)
319 rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
320 conf->mac, sizeof(conf->mac));
321
322 if (flags & CONFIG_UPDATE_BSSID)
323 rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
324 conf->bssid, sizeof(conf->bssid));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700325}
326
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100327static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
Helmut Schaa02044642010-09-08 20:56:32 +0200328 struct rt2x00lib_erp *erp,
329 u32 changed)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700330{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200331 int preamble_mask;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700332 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700333
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200334 /*
335 * When short preamble is enabled, we should set bit 0x08
336 */
Helmut Schaa02044642010-09-08 20:56:32 +0200337 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
338 preamble_mask = erp->short_preamble << 3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700339
Helmut Schaa02044642010-09-08 20:56:32 +0200340 rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
341 rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x162);
342 rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0xa2);
343 rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
344 rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
345 rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700346
Helmut Schaa02044642010-09-08 20:56:32 +0200347 rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
348 rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
349 rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
350 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
351 GET_DURATION(ACK_SIZE, 10));
352 rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700353
Helmut Schaa02044642010-09-08 20:56:32 +0200354 rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
355 rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
356 rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
357 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
358 GET_DURATION(ACK_SIZE, 20));
359 rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700360
Helmut Schaa02044642010-09-08 20:56:32 +0200361 rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
362 rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
363 rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
364 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
365 GET_DURATION(ACK_SIZE, 55));
366 rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700367
Helmut Schaa02044642010-09-08 20:56:32 +0200368 rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
369 rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
370 rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
371 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
372 GET_DURATION(ACK_SIZE, 110));
373 rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
374 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100375
Helmut Schaa02044642010-09-08 20:56:32 +0200376 if (changed & BSS_CHANGED_BASIC_RATES)
377 rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100378
Helmut Schaa02044642010-09-08 20:56:32 +0200379 if (changed & BSS_CHANGED_ERP_SLOT) {
380 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
381 rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
382 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100383
Helmut Schaa02044642010-09-08 20:56:32 +0200384 rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
385 rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
386 rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
387 rt2x00pci_register_write(rt2x00dev, CSR18, reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200388
Helmut Schaa02044642010-09-08 20:56:32 +0200389 rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
390 rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
391 rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
392 rt2x00pci_register_write(rt2x00dev, CSR19, reg);
393 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100394
Helmut Schaa02044642010-09-08 20:56:32 +0200395 if (changed & BSS_CHANGED_BEACON_INT) {
396 rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
397 rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
398 erp->beacon_int * 16);
399 rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
400 erp->beacon_int * 16);
401 rt2x00pci_register_write(rt2x00dev, CSR12, reg);
402 }
403
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700404}
405
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100406static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
407 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700408{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100409 u32 reg;
410 u8 r14;
411 u8 r2;
412
413 /*
414 * We should never come here because rt2x00lib is supposed
415 * to catch this and send us the correct antenna explicitely.
416 */
417 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
418 ant->tx == ANTENNA_SW_DIVERSITY);
419
420 rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
421 rt2500pci_bbp_read(rt2x00dev, 14, &r14);
422 rt2500pci_bbp_read(rt2x00dev, 2, &r2);
423
424 /*
425 * Configure the TX antenna.
426 */
427 switch (ant->tx) {
428 case ANTENNA_A:
429 rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
430 rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
431 rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
432 break;
433 case ANTENNA_B:
434 default:
435 rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
436 rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
437 rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
438 break;
439 }
440
441 /*
442 * Configure the RX antenna.
443 */
444 switch (ant->rx) {
445 case ANTENNA_A:
446 rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
447 break;
448 case ANTENNA_B:
449 default:
450 rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
451 break;
452 }
453
454 /*
455 * RT2525E and RT5222 need to flip TX I/Q
456 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100457 if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) {
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100458 rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
459 rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
460 rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
461
462 /*
463 * RT2525E does not need RX I/Q Flip.
464 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100465 if (rt2x00_rf(rt2x00dev, RF2525E))
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100466 rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
467 } else {
468 rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
469 rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
470 }
471
472 rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
473 rt2500pci_bbp_write(rt2x00dev, 14, r14);
474 rt2500pci_bbp_write(rt2x00dev, 2, r2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700475}
476
477static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200478 struct rf_channel *rf, const int txpower)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700479{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700480 u8 r70;
481
482 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700483 * Set TXpower.
484 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200485 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700486
487 /*
488 * Switch on tuning bits.
489 * For RT2523 devices we do not need to update the R1 register.
490 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100491 if (!rt2x00_rf(rt2x00dev, RF2523))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200492 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
493 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700494
495 /*
496 * For RT2525 we should first set the channel to half band higher.
497 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100498 if (rt2x00_rf(rt2x00dev, RF2525)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700499 static const u32 vals[] = {
500 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
501 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
502 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
503 0x00080d2e, 0x00080d3a
504 };
505
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200506 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
507 rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
508 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
509 if (rf->rf4)
510 rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700511 }
512
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200513 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
514 rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
515 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
516 if (rf->rf4)
517 rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700518
519 /*
520 * Channel 14 requires the Japan filter bit to be set.
521 */
522 r70 = 0x46;
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200523 rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700524 rt2500pci_bbp_write(rt2x00dev, 70, r70);
525
526 msleep(1);
527
528 /*
529 * Switch off tuning bits.
530 * For RT2523 devices we do not need to update the R1 register.
531 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100532 if (!rt2x00_rf(rt2x00dev, RF2523)) {
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200533 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
534 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700535 }
536
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200537 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
538 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700539
540 /*
541 * Clear false CRC during channel switch.
542 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200543 rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700544}
545
546static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
547 const int txpower)
548{
549 u32 rf3;
550
551 rt2x00_rf_read(rt2x00dev, 3, &rf3);
552 rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
553 rt2500pci_rf_write(rt2x00dev, 3, rf3);
554}
555
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100556static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
557 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700558{
559 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700560
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100561 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
562 rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
563 libconf->conf->long_frame_max_tx_count);
564 rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
565 libconf->conf->short_frame_max_tx_count);
566 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700567}
568
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100569static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev,
570 struct rt2x00lib_conf *libconf)
571{
572 enum dev_state state =
573 (libconf->conf->flags & IEEE80211_CONF_PS) ?
574 STATE_SLEEP : STATE_AWAKE;
575 u32 reg;
576
577 if (state == STATE_SLEEP) {
578 rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
579 rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
Ivo van Doorn6b347bf2009-05-23 21:09:28 +0200580 (rt2x00dev->beacon_int - 20) * 16);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100581 rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
582 libconf->conf->listen_interval - 1);
583
584 /* We must first disable autowake before it can be enabled */
585 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
586 rt2x00pci_register_write(rt2x00dev, CSR20, reg);
587
588 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
589 rt2x00pci_register_write(rt2x00dev, CSR20, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200590 } else {
591 rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
592 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
593 rt2x00pci_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100594 }
595
596 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
597}
598
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700599static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100600 struct rt2x00lib_conf *libconf,
601 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700602{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100603 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200604 rt2500pci_config_channel(rt2x00dev, &libconf->rf,
605 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100606 if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
607 !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200608 rt2500pci_config_txpower(rt2x00dev,
609 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100610 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
611 rt2500pci_config_retry_limit(rt2x00dev, libconf);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100612 if (flags & IEEE80211_CONF_CHANGE_PS)
613 rt2500pci_config_ps(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700614}
615
616/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700617 * Link tuning
618 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200619static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
620 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700621{
622 u32 reg;
623
624 /*
625 * Update FCS error count from register.
626 */
627 rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200628 qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700629
630 /*
631 * Update False CCA count from register.
632 */
633 rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200634 qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700635}
636
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100637static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev,
638 struct link_qual *qual, u8 vgc_level)
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100639{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100640 if (qual->vgc_level_reg != vgc_level) {
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100641 rt2500pci_bbp_write(rt2x00dev, 17, vgc_level);
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200642 qual->vgc_level = vgc_level;
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100643 qual->vgc_level_reg = vgc_level;
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100644 }
645}
646
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100647static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
648 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700649{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100650 rt2500pci_set_vgc(rt2x00dev, qual, 0x48);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700651}
652
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100653static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev,
654 struct link_qual *qual, const u32 count)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700655{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700656 /*
657 * To prevent collisions with MAC ASIC on chipsets
658 * up to version C the link tuning should halt after 20
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100659 * seconds while being associated.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700660 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100661 if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D &&
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100662 rt2x00dev->intf_associated && count > 20)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700663 return;
664
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700665 /*
666 * Chipset versions C and lower should directly continue
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100667 * to the dynamic CCA tuning. Chipset version D and higher
668 * should go straight to dynamic CCA tuning when they
669 * are not associated.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700670 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100671 if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D ||
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100672 !rt2x00dev->intf_associated)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700673 goto dynamic_cca_tune;
674
675 /*
676 * A too low RSSI will cause too much false CCA which will
677 * then corrupt the R17 tuning. To remidy this the tuning should
678 * be stopped (While making sure the R17 value will not exceed limits)
679 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100680 if (qual->rssi < -80 && count > 20) {
681 if (qual->vgc_level_reg >= 0x41)
682 rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700683 return;
684 }
685
686 /*
687 * Special big-R17 for short distance
688 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100689 if (qual->rssi >= -58) {
690 rt2500pci_set_vgc(rt2x00dev, qual, 0x50);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700691 return;
692 }
693
694 /*
695 * Special mid-R17 for middle distance
696 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100697 if (qual->rssi >= -74) {
698 rt2500pci_set_vgc(rt2x00dev, qual, 0x41);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700699 return;
700 }
701
702 /*
703 * Leave short or middle distance condition, restore r17
704 * to the dynamic tuning range.
705 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100706 if (qual->vgc_level_reg >= 0x41) {
707 rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700708 return;
709 }
710
711dynamic_cca_tune:
712
713 /*
714 * R17 is inside the dynamic tuning range,
715 * start tuning the link based on the false cca counter.
716 */
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200717 if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40)
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100718 rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg);
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200719 else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32)
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100720 rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700721}
722
723/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100724 * Queue handlers.
725 */
726static void rt2500pci_start_queue(struct data_queue *queue)
727{
728 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
729 u32 reg;
730
731 switch (queue->qid) {
732 case QID_RX:
733 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
734 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 0);
735 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
736 break;
737 case QID_BEACON:
Helmut Schaa16222a02011-01-30 13:19:37 +0100738 /*
739 * Allow the tbtt tasklet to be scheduled.
740 */
741 tasklet_enable(&rt2x00dev->tbtt_tasklet);
742
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100743 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
744 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
745 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
746 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
747 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
748 break;
749 default:
750 break;
751 }
752}
753
754static void rt2500pci_kick_queue(struct data_queue *queue)
755{
756 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
757 u32 reg;
758
759 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100760 case QID_AC_VO:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100761 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
762 rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
763 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
764 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100765 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100766 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
767 rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
768 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
769 break;
770 case QID_ATIM:
771 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
772 rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
773 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
774 break;
775 default:
776 break;
777 }
778}
779
780static void rt2500pci_stop_queue(struct data_queue *queue)
781{
782 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
783 u32 reg;
784
785 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100786 case QID_AC_VO:
787 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100788 case QID_ATIM:
789 rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
790 rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
791 rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
792 break;
793 case QID_RX:
794 rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
795 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 1);
796 rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
797 break;
798 case QID_BEACON:
799 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
800 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
801 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
802 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
803 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +0100804
805 /*
806 * Wait for possibly running tbtt tasklets.
807 */
808 tasklet_disable(&rt2x00dev->tbtt_tasklet);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100809 break;
810 default:
811 break;
812 }
813}
814
815/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700816 * Initialization functions.
817 */
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100818static bool rt2500pci_get_entry_state(struct queue_entry *entry)
819{
820 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
821 u32 word;
822
823 if (entry->queue->qid == QID_RX) {
824 rt2x00_desc_read(entry_priv->desc, 0, &word);
825
826 return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
827 } else {
828 rt2x00_desc_read(entry_priv->desc, 0, &word);
829
830 return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
831 rt2x00_get_field32(word, TXD_W0_VALID));
832 }
833}
834
835static void rt2500pci_clear_entry(struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700836{
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200837 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200838 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700839 u32 word;
840
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100841 if (entry->queue->qid == QID_RX) {
842 rt2x00_desc_read(entry_priv->desc, 1, &word);
843 rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
844 rt2x00_desc_write(entry_priv->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700845
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100846 rt2x00_desc_read(entry_priv->desc, 0, &word);
847 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
848 rt2x00_desc_write(entry_priv->desc, 0, word);
849 } else {
850 rt2x00_desc_read(entry_priv->desc, 0, &word);
851 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
852 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
853 rt2x00_desc_write(entry_priv->desc, 0, word);
854 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700855}
856
Ivo van Doorn181d6902008-02-05 16:42:23 -0500857static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700858{
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200859 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700860 u32 reg;
861
862 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700863 * Initialize registers.
864 */
865 rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500866 rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
867 rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100868 rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500869 rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700870 rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
871
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200872 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700873 rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100874 rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200875 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700876 rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
877
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200878 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700879 rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100880 rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200881 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700882 rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
883
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100884 entry_priv = rt2x00dev->atim->entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700885 rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100886 rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200887 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700888 rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
889
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100890 entry_priv = rt2x00dev->bcn->entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700891 rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100892 rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200893 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700894 rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
895
896 rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
897 rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500898 rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700899 rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
900
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200901 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700902 rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200903 rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
904 entry_priv->desc_dma);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700905 rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
906
907 return 0;
908}
909
910static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
911{
912 u32 reg;
913
914 rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
915 rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
916 rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
917 rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
918
919 rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
920 rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
921 rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
922 rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
923 rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
924
925 rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
926 rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
927 rt2x00dev->rx->data_size / 128);
928 rt2x00pci_register_write(rt2x00dev, CSR9, reg);
929
930 /*
931 * Always use CWmin and CWmax set in descriptor.
932 */
933 rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
934 rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
935 rt2x00pci_register_write(rt2x00dev, CSR11, reg);
936
Ivo van Doorn1f909162008-07-08 13:45:20 +0200937 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
938 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
939 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
940 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
941 rt2x00_set_field32(&reg, CSR14_TCFP, 0);
942 rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
943 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
944 rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
945 rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
946 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
947
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700948 rt2x00pci_register_write(rt2x00dev, CNT3, 0);
949
950 rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
951 rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
952 rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
953 rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
954 rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
955 rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
956 rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
957 rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
958 rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
959 rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
960
961 rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
962 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
963 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
964 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
965 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
966 rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
967
968 rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
969 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
970 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
971 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
972 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
973 rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
974
975 rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
976 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
977 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
978 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
979 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
980 rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
981
982 rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
983 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
984 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
985 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
986 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
987 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
988 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
989 rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
990 rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
991 rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
992
993 rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
994 rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
995 rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
996 rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
997 rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
998 rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
999 rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
1000 rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
1001 rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
1002
1003 rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
1004
1005 rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
1006 rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
1007
1008 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1009 return -EBUSY;
1010
1011 rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
1012 rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
1013
1014 rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
1015 rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
1016 rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
1017
1018 rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
1019 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
1020 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
1021 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
1022 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
1023 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
1024 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
1025 rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
1026
1027 rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
1028
1029 rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
1030
1031 rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
1032 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
1033 rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
1034 rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
1035 rt2x00pci_register_write(rt2x00dev, CSR1, reg);
1036
1037 rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
1038 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
1039 rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
1040 rt2x00pci_register_write(rt2x00dev, CSR1, reg);
1041
1042 /*
1043 * We must clear the FCS and FIFO error count.
1044 * These registers are cleared on read,
1045 * so we may pass a useless variable to store the value.
1046 */
1047 rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
1048 rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
1049
1050 return 0;
1051}
1052
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001053static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1054{
1055 unsigned int i;
1056 u8 value;
1057
1058 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1059 rt2500pci_bbp_read(rt2x00dev, 0, &value);
1060 if ((value != 0xff) && (value != 0x00))
1061 return 0;
1062 udelay(REGISTER_BUSY_DELAY);
1063 }
1064
1065 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1066 return -EACCES;
1067}
1068
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001069static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1070{
1071 unsigned int i;
1072 u16 eeprom;
1073 u8 reg_id;
1074 u8 value;
1075
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001076 if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
1077 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001078
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001079 rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
1080 rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
1081 rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
1082 rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
1083 rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
1084 rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
1085 rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
1086 rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
1087 rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
1088 rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
1089 rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
1090 rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
1091 rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
1092 rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
1093 rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
1094 rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
1095 rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
1096 rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
1097 rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
1098 rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
1099 rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
1100 rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
1101 rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
1102 rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
1103 rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
1104 rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
1105 rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
1106 rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
1107 rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
1108 rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
1109
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001110 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1111 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1112
1113 if (eeprom != 0xffff && eeprom != 0x0000) {
1114 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1115 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001116 rt2500pci_bbp_write(rt2x00dev, reg_id, value);
1117 }
1118 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001119
1120 return 0;
1121}
1122
1123/*
1124 * Device state switch handlers.
1125 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001126static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1127 enum dev_state state)
1128{
Helmut Schaab5509112011-01-30 13:20:52 +01001129 int mask = (state == STATE_RADIO_IRQ_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001130 u32 reg;
Helmut Schaa16222a02011-01-30 13:19:37 +01001131 unsigned long flags;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001132
1133 /*
1134 * When interrupts are being enabled, the interrupt registers
1135 * should clear the register to assure a clean state.
1136 */
1137 if (state == STATE_RADIO_IRQ_ON) {
1138 rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
1139 rt2x00pci_register_write(rt2x00dev, CSR7, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001140
1141 /*
1142 * Enable tasklets.
1143 */
1144 tasklet_enable(&rt2x00dev->txstatus_tasklet);
1145 tasklet_enable(&rt2x00dev->rxdone_tasklet);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001146 }
1147
1148 /*
1149 * Only toggle the interrupts bits we are going to use.
1150 * Non-checked interrupt bits are disabled by default.
1151 */
Helmut Schaa16222a02011-01-30 13:19:37 +01001152 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
1153
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001154 rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
1155 rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
1156 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
1157 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
1158 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
1159 rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
1160 rt2x00pci_register_write(rt2x00dev, CSR8, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001161
1162 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
1163
1164 if (state == STATE_RADIO_IRQ_OFF) {
1165 /*
1166 * Ensure that all tasklets are finished.
1167 */
1168 tasklet_disable(&rt2x00dev->txstatus_tasklet);
1169 tasklet_disable(&rt2x00dev->rxdone_tasklet);
1170 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001171}
1172
1173static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1174{
1175 /*
1176 * Initialize all registers.
1177 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001178 if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
1179 rt2500pci_init_registers(rt2x00dev) ||
1180 rt2500pci_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001181 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001182
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001183 return 0;
1184}
1185
1186static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1187{
Ivo van Doorna2c9b652009-01-28 00:32:33 +01001188 /*
1189 * Disable power
1190 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001191 rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001192}
1193
1194static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
1195 enum dev_state state)
1196{
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001197 u32 reg, reg2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001198 unsigned int i;
1199 char put_to_sleep;
1200 char bbp_state;
1201 char rf_state;
1202
1203 put_to_sleep = (state != STATE_AWAKE);
1204
1205 rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
1206 rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
1207 rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
1208 rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
1209 rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
1210 rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
1211
1212 /*
1213 * Device is not guaranteed to be in the requested state yet.
1214 * We must wait until the register indicates that the
1215 * device has entered the correct state.
1216 */
1217 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001218 rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg2);
1219 bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
1220 rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001221 if (bbp_state == state && rf_state == state)
1222 return 0;
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001223 rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001224 msleep(10);
1225 }
1226
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001227 return -EBUSY;
1228}
1229
1230static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1231 enum dev_state state)
1232{
1233 int retval = 0;
1234
1235 switch (state) {
1236 case STATE_RADIO_ON:
1237 retval = rt2500pci_enable_radio(rt2x00dev);
1238 break;
1239 case STATE_RADIO_OFF:
1240 rt2500pci_disable_radio(rt2x00dev);
1241 break;
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001242 case STATE_RADIO_IRQ_ON:
1243 case STATE_RADIO_IRQ_OFF:
1244 rt2500pci_toggle_irq(rt2x00dev, state);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001245 break;
1246 case STATE_DEEP_SLEEP:
1247 case STATE_SLEEP:
1248 case STATE_STANDBY:
1249 case STATE_AWAKE:
1250 retval = rt2500pci_set_state(rt2x00dev, state);
1251 break;
1252 default:
1253 retval = -ENOTSUPP;
1254 break;
1255 }
1256
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001257 if (unlikely(retval))
1258 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1259 state, retval);
1260
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001261 return retval;
1262}
1263
1264/*
1265 * TX descriptor initialization
1266 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001267static void rt2500pci_write_tx_desc(struct queue_entry *entry,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001268 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001269{
Ivo van Doorn93331452010-08-23 19:53:39 +02001270 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1271 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001272 __le32 *txd = entry_priv->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001273 u32 word;
1274
1275 /*
1276 * Start writing the descriptor words.
1277 */
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001278 rt2x00_desc_read(txd, 1, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001279 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001280 rt2x00_desc_write(txd, 1, word);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001281
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001282 rt2x00_desc_read(txd, 2, &word);
1283 rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
Helmut Schaa2b23cda2010-11-04 20:38:15 +01001284 rt2x00_set_field32(&word, TXD_W2_AIFS, entry->queue->aifs);
1285 rt2x00_set_field32(&word, TXD_W2_CWMIN, entry->queue->cw_min);
1286 rt2x00_set_field32(&word, TXD_W2_CWMAX, entry->queue->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001287 rt2x00_desc_write(txd, 2, word);
1288
1289 rt2x00_desc_read(txd, 3, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001290 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal);
1291 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service);
1292 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW,
1293 txdesc->u.plcp.length_low);
1294 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH,
1295 txdesc->u.plcp.length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001296 rt2x00_desc_write(txd, 3, word);
1297
1298 rt2x00_desc_read(txd, 10, &word);
1299 rt2x00_set_field32(&word, TXD_W10_RTS,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001300 test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001301 rt2x00_desc_write(txd, 10, word);
1302
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001303 /*
1304 * Writing TXD word 0 must the last to prevent a race condition with
1305 * the device, whereby the device may take hold of the TXD before we
1306 * finished updating it.
1307 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001308 rt2x00_desc_read(txd, 0, &word);
1309 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1310 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1311 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001312 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001313 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001314 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001315 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001316 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001317 rt2x00_set_field32(&word, TXD_W0_OFDM,
Ivo van Doorn076f9582008-12-20 10:59:02 +01001318 (txdesc->rate_mode == RATE_MODE_OFDM));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001319 rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
Helmut Schaa25177942011-03-03 19:43:25 +01001320 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001321 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001322 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Gertjan van Wingerdedf624ca2010-05-03 22:43:05 +02001323 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001324 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
1325 rt2x00_desc_write(txd, 0, word);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001326
1327 /*
1328 * Register descriptor details in skb frame descriptor.
1329 */
1330 skbdesc->desc = txd;
1331 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001332}
1333
1334/*
1335 * TX data initialization
1336 */
Gertjan van Wingerdef224f4e2010-05-08 23:40:25 +02001337static void rt2500pci_write_beacon(struct queue_entry *entry,
1338 struct txentry_desc *txdesc)
Ivo van Doornbd88a782008-07-09 15:12:44 +02001339{
1340 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001341 u32 reg;
1342
1343 /*
1344 * Disable beaconing while we are reloading the beacon data,
1345 * otherwise we might be sending out invalid data.
1346 */
1347 rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001348 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
1349 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
1350
Ivo van Doornfa695602010-10-11 15:37:25 +02001351 rt2x00queue_map_txskb(entry);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001352
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001353 /*
1354 * Write the TX descriptor for the beacon.
1355 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001356 rt2500pci_write_tx_desc(entry, txdesc);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001357
1358 /*
1359 * Dump beacon to userspace through debugfs.
1360 */
1361 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001362
1363 /*
1364 * Enable beaconing again.
1365 */
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001366 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
1367 rt2x00pci_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001368}
1369
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001370/*
1371 * RX control handlers
1372 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001373static void rt2500pci_fill_rxdone(struct queue_entry *entry,
1374 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001375{
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001376 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001377 u32 word0;
1378 u32 word2;
1379
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001380 rt2x00_desc_read(entry_priv->desc, 0, &word0);
1381 rt2x00_desc_read(entry_priv->desc, 2, &word2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001382
Johannes Berg4150c572007-09-17 01:29:23 -04001383 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001384 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Johannes Berg4150c572007-09-17 01:29:23 -04001385 if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001386 rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001387
Ivo van Doorn89993892008-03-09 22:49:04 +01001388 /*
1389 * Obtain the status about this packet.
1390 * When frame was received with an OFDM bitrate,
1391 * the signal is the PLCP value. If it was received with
1392 * a CCK bitrate the signal is the rate in 100kbit/s.
1393 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001394 rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
1395 rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
1396 entry->queue->rt2x00dev->rssi_offset;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001397 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001398
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001399 if (rt2x00_get_field32(word0, RXD_W0_OFDM))
1400 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn6c6aa3c2008-08-29 21:07:16 +02001401 else
1402 rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001403 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1404 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001405}
1406
1407/*
1408 * Interrupt functions.
1409 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001410static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001411 const enum data_queue_qid queue_idx)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001412{
Gertjan van Wingerde61c6e482011-03-03 19:46:29 +01001413 struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001414 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001415 struct queue_entry *entry;
1416 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001417 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001418
Ivo van Doorn181d6902008-02-05 16:42:23 -05001419 while (!rt2x00queue_empty(queue)) {
1420 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001421 entry_priv = entry->priv_data;
1422 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001423
1424 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1425 !rt2x00_get_field32(word, TXD_W0_VALID))
1426 break;
1427
1428 /*
1429 * Obtain the status about this packet.
1430 */
Ivo van Doornfb55f4d12008-05-10 13:42:06 +02001431 txdesc.flags = 0;
1432 switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
1433 case 0: /* Success */
1434 case 1: /* Success with retry */
1435 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
1436 break;
1437 case 2: /* Failure, excessive retries */
1438 __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
1439 /* Don't break, this is a failed frame! */
1440 default: /* Failure */
1441 __set_bit(TXDONE_FAILURE, &txdesc.flags);
1442 }
Ivo van Doorn181d6902008-02-05 16:42:23 -05001443 txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001444
Gertjan van Wingerdee513a0b2010-06-29 21:41:40 +02001445 rt2x00lib_txdone(entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001446 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001447}
1448
Helmut Schaa16222a02011-01-30 13:19:37 +01001449static void rt2500pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
1450 struct rt2x00_field32 irq_field)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001451{
Helmut Schaa16222a02011-01-30 13:19:37 +01001452 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001453
1454 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001455 * Enable a single interrupt. The interrupt mask register
1456 * access needs locking.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001457 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001458 spin_lock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001459
1460 rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
1461 rt2x00_set_field32(&reg, irq_field, 0);
1462 rt2x00pci_register_write(rt2x00dev, CSR8, reg);
1463
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001464 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001465}
1466
1467static void rt2500pci_txstatus_tasklet(unsigned long data)
1468{
1469 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1470 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001471
1472 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001473 * Handle all tx queues.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001474 */
Helmut Schaa16222a02011-01-30 13:19:37 +01001475 rt2500pci_txdone(rt2x00dev, QID_ATIM);
1476 rt2500pci_txdone(rt2x00dev, QID_AC_VO);
1477 rt2500pci_txdone(rt2x00dev, QID_AC_VI);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001478
1479 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001480 * Enable all TXDONE interrupts again.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001481 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001482 spin_lock_irq(&rt2x00dev->irqmask_lock);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001483
Helmut Schaa16222a02011-01-30 13:19:37 +01001484 rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
1485 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, 0);
1486 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, 0);
1487 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, 0);
1488 rt2x00pci_register_write(rt2x00dev, CSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001489
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001490 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001491}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001492
Helmut Schaa16222a02011-01-30 13:19:37 +01001493static void rt2500pci_tbtt_tasklet(unsigned long data)
1494{
1495 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1496 rt2x00lib_beacondone(rt2x00dev);
1497 rt2500pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE);
1498}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001499
Helmut Schaa16222a02011-01-30 13:19:37 +01001500static void rt2500pci_rxdone_tasklet(unsigned long data)
1501{
1502 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1503 rt2x00pci_rxdone(rt2x00dev);
1504 rt2500pci_enable_interrupt(rt2x00dev, CSR8_RXDONE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001505}
1506
Helmut Schaa78e256c2010-07-11 12:26:48 +02001507static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
1508{
1509 struct rt2x00_dev *rt2x00dev = dev_instance;
Helmut Schaa16222a02011-01-30 13:19:37 +01001510 u32 reg, mask;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001511
1512 /*
1513 * Get the interrupt sources & saved to local variable.
1514 * Write register value back to clear pending interrupts.
1515 */
1516 rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
1517 rt2x00pci_register_write(rt2x00dev, CSR7, reg);
1518
1519 if (!reg)
1520 return IRQ_NONE;
1521
1522 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1523 return IRQ_HANDLED;
1524
Helmut Schaa16222a02011-01-30 13:19:37 +01001525 mask = reg;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001526
Helmut Schaa16222a02011-01-30 13:19:37 +01001527 /*
1528 * Schedule tasklets for interrupt handling.
1529 */
1530 if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1531 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001532
Helmut Schaa16222a02011-01-30 13:19:37 +01001533 if (rt2x00_get_field32(reg, CSR7_RXDONE))
1534 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
1535
1536 if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) ||
1537 rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) ||
1538 rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) {
1539 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
1540 /*
1541 * Mask out all txdone interrupts.
1542 */
1543 rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1);
1544 rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1);
1545 rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1);
1546 }
1547
1548 /*
1549 * Disable all interrupts for which a tasklet was scheduled right now,
1550 * the tasklet will reenable the appropriate interrupts.
1551 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001552 spin_lock(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001553
1554 rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
1555 reg |= mask;
1556 rt2x00pci_register_write(rt2x00dev, CSR8, reg);
1557
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001558 spin_unlock(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001559
1560 return IRQ_HANDLED;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001561}
1562
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001563/*
1564 * Device probe functions.
1565 */
1566static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1567{
1568 struct eeprom_93cx6 eeprom;
1569 u32 reg;
1570 u16 word;
1571 u8 *mac;
1572
1573 rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
1574
1575 eeprom.data = rt2x00dev;
1576 eeprom.register_read = rt2500pci_eepromregister_read;
1577 eeprom.register_write = rt2500pci_eepromregister_write;
1578 eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1579 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1580 eeprom.reg_data_in = 0;
1581 eeprom.reg_data_out = 0;
1582 eeprom.reg_data_clock = 0;
1583 eeprom.reg_chip_select = 0;
1584
1585 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1586 EEPROM_SIZE / sizeof(u16));
1587
1588 /*
1589 * Start validation of the data that has been read.
1590 */
1591 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1592 if (!is_valid_ether_addr(mac)) {
1593 random_ether_addr(mac);
Johannes Berge1749612008-10-27 15:59:26 -07001594 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001595 }
1596
1597 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1598 if (word == 0xffff) {
1599 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001600 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1601 ANTENNA_SW_DIVERSITY);
1602 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1603 ANTENNA_SW_DIVERSITY);
1604 rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
1605 LED_MODE_DEFAULT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001606 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1607 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1608 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
1609 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1610 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
1611 }
1612
1613 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1614 if (word == 0xffff) {
1615 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
1616 rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
1617 rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
1618 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1619 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1620 }
1621
1622 rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
1623 if (word == 0xffff) {
1624 rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
1625 DEFAULT_RSSI_OFFSET);
1626 rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
1627 EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
1628 }
1629
1630 return 0;
1631}
1632
1633static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1634{
1635 u32 reg;
1636 u16 value;
1637 u16 eeprom;
1638
1639 /*
1640 * Read EEPROM word for configuration.
1641 */
1642 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1643
1644 /*
1645 * Identify RF chipset.
1646 */
1647 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1648 rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001649 rt2x00_set_chip(rt2x00dev, RT2560, value,
1650 rt2x00_get_field32(reg, CSR0_REVISION));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001651
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001652 if (!rt2x00_rf(rt2x00dev, RF2522) &&
1653 !rt2x00_rf(rt2x00dev, RF2523) &&
1654 !rt2x00_rf(rt2x00dev, RF2524) &&
1655 !rt2x00_rf(rt2x00dev, RF2525) &&
1656 !rt2x00_rf(rt2x00dev, RF2525E) &&
1657 !rt2x00_rf(rt2x00dev, RF5222)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001658 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1659 return -ENODEV;
1660 }
1661
1662 /*
1663 * Identify default antenna configuration.
1664 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001665 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001666 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001667 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001668 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1669
1670 /*
1671 * Store led mode, for correct led behaviour.
1672 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02001673#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna9450b72008-02-03 15:53:40 +01001674 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1675
Ivo van Doorn475433b2008-06-03 20:30:01 +02001676 rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
Ivo van Doorn3d3e4512009-01-17 20:44:08 +01001677 if (value == LED_MODE_TXRX_ACTIVITY ||
1678 value == LED_MODE_DEFAULT ||
1679 value == LED_MODE_ASUS)
Ivo van Doorn475433b2008-06-03 20:30:01 +02001680 rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
1681 LED_TYPE_ACTIVITY);
Ivo van Doorn771fd562008-09-08 19:07:15 +02001682#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001683
1684 /*
1685 * Detect if this device has an hardware controlled radio.
1686 */
1687 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn066cb632007-09-25 20:55:39 +02001688 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001689
1690 /*
1691 * Check if the BBP tuning should be enabled.
1692 */
1693 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
Ivo van Doorn27df2a92010-07-11 12:24:22 +02001694 if (!rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
1695 __set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001696
1697 /*
1698 * Read the RSSI <-> dBm offset information.
1699 */
1700 rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
1701 rt2x00dev->rssi_offset =
1702 rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
1703
1704 return 0;
1705}
1706
1707/*
1708 * RF value list for RF2522
1709 * Supports: 2.4 GHz
1710 */
1711static const struct rf_channel rf_vals_bg_2522[] = {
1712 { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
1713 { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
1714 { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
1715 { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
1716 { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
1717 { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
1718 { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
1719 { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
1720 { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
1721 { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
1722 { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
1723 { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
1724 { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
1725 { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
1726};
1727
1728/*
1729 * RF value list for RF2523
1730 * Supports: 2.4 GHz
1731 */
1732static const struct rf_channel rf_vals_bg_2523[] = {
1733 { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
1734 { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
1735 { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
1736 { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
1737 { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
1738 { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
1739 { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
1740 { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
1741 { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
1742 { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
1743 { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
1744 { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
1745 { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
1746 { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
1747};
1748
1749/*
1750 * RF value list for RF2524
1751 * Supports: 2.4 GHz
1752 */
1753static const struct rf_channel rf_vals_bg_2524[] = {
1754 { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
1755 { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
1756 { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
1757 { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
1758 { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
1759 { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
1760 { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
1761 { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
1762 { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
1763 { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
1764 { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
1765 { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
1766 { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
1767 { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
1768};
1769
1770/*
1771 * RF value list for RF2525
1772 * Supports: 2.4 GHz
1773 */
1774static const struct rf_channel rf_vals_bg_2525[] = {
1775 { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
1776 { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
1777 { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
1778 { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
1779 { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
1780 { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
1781 { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
1782 { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
1783 { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
1784 { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
1785 { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
1786 { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
1787 { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
1788 { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
1789};
1790
1791/*
1792 * RF value list for RF2525e
1793 * Supports: 2.4 GHz
1794 */
1795static const struct rf_channel rf_vals_bg_2525e[] = {
1796 { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
1797 { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
1798 { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
1799 { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
1800 { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
1801 { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
1802 { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
1803 { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
1804 { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
1805 { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
1806 { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
1807 { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
1808 { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
1809 { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
1810};
1811
1812/*
1813 * RF value list for RF5222
1814 * Supports: 2.4 GHz & 5.2 GHz
1815 */
1816static const struct rf_channel rf_vals_5222[] = {
1817 { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
1818 { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
1819 { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
1820 { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
1821 { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
1822 { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
1823 { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
1824 { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
1825 { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
1826 { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
1827 { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
1828 { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
1829 { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
1830 { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
1831
1832 /* 802.11 UNI / HyperLan 2 */
1833 { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
1834 { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
1835 { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
1836 { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
1837 { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
1838 { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
1839 { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
1840 { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
1841
1842 /* 802.11 HyperLan 2 */
1843 { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
1844 { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
1845 { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
1846 { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
1847 { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
1848 { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
1849 { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
1850 { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
1851 { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
1852 { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
1853
1854 /* 802.11 UNII */
1855 { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
1856 { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
1857 { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
1858 { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
1859 { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
1860};
1861
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001862static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001863{
1864 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001865 struct channel_info *info;
1866 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001867 unsigned int i;
1868
1869 /*
1870 * Initialize all hw fields.
1871 */
Bruno Randolf566bfe52008-05-08 19:15:40 +02001872 rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Johannes Berg4be8c382009-01-07 18:28:20 +01001873 IEEE80211_HW_SIGNAL_DBM |
1874 IEEE80211_HW_SUPPORTS_PS |
1875 IEEE80211_HW_PS_NULLFUNC_STACK;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001876
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02001877 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001878 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1879 rt2x00_eeprom_addr(rt2x00dev,
1880 EEPROM_MAC_ADDR_0));
1881
1882 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001883 * Initialize hw_mode information.
1884 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001885 spec->supported_bands = SUPPORT_BAND_2GHZ;
1886 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001887
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001888 if (rt2x00_rf(rt2x00dev, RF2522)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001889 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
1890 spec->channels = rf_vals_bg_2522;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001891 } else if (rt2x00_rf(rt2x00dev, RF2523)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001892 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
1893 spec->channels = rf_vals_bg_2523;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001894 } else if (rt2x00_rf(rt2x00dev, RF2524)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001895 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
1896 spec->channels = rf_vals_bg_2524;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001897 } else if (rt2x00_rf(rt2x00dev, RF2525)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001898 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
1899 spec->channels = rf_vals_bg_2525;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001900 } else if (rt2x00_rf(rt2x00dev, RF2525E)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001901 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
1902 spec->channels = rf_vals_bg_2525e;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001903 } else if (rt2x00_rf(rt2x00dev, RF5222)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01001904 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001905 spec->num_channels = ARRAY_SIZE(rf_vals_5222);
1906 spec->channels = rf_vals_5222;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001907 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001908
1909 /*
1910 * Create channel information array
1911 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00001912 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001913 if (!info)
1914 return -ENOMEM;
1915
1916 spec->channels_info = info;
1917
1918 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001919 for (i = 0; i < 14; i++) {
1920 info[i].max_power = MAX_TXPOWER;
1921 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
1922 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001923
1924 if (spec->num_channels > 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001925 for (i = 14; i < spec->num_channels; i++) {
1926 info[i].max_power = MAX_TXPOWER;
1927 info[i].default_power1 = DEFAULT_TXPOWER;
1928 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001929 }
1930
1931 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001932}
1933
1934static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1935{
1936 int retval;
1937
1938 /*
1939 * Allocate eeprom data.
1940 */
1941 retval = rt2500pci_validate_eeprom(rt2x00dev);
1942 if (retval)
1943 return retval;
1944
1945 retval = rt2500pci_init_eeprom(rt2x00dev);
1946 if (retval)
1947 return retval;
1948
1949 /*
1950 * Initialize hw specifications.
1951 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001952 retval = rt2500pci_probe_hw_mode(rt2x00dev);
1953 if (retval)
1954 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001955
1956 /*
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001957 * This device requires the atim queue and DMA-mapped skbs.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001958 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001959 __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001960 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
Helmut Schaa7fe7ee72011-03-03 19:42:01 +01001961 __set_bit(DRIVER_REQUIRE_SW_SEQNO, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001962
1963 /*
1964 * Set the rssi offset.
1965 */
1966 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1967
1968 return 0;
1969}
1970
1971/*
1972 * IEEE80211 stack callback functions.
1973 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001974static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
1975{
1976 struct rt2x00_dev *rt2x00dev = hw->priv;
1977 u64 tsf;
1978 u32 reg;
1979
1980 rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
1981 tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
1982 rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
1983 tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1984
1985 return tsf;
1986}
1987
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001988static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
1989{
1990 struct rt2x00_dev *rt2x00dev = hw->priv;
1991 u32 reg;
1992
1993 rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
1994 return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
1995}
1996
1997static const struct ieee80211_ops rt2500pci_mac80211_ops = {
1998 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04001999 .start = rt2x00mac_start,
2000 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002001 .add_interface = rt2x00mac_add_interface,
2002 .remove_interface = rt2x00mac_remove_interface,
2003 .config = rt2x00mac_config,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002004 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doornd8147f92010-07-11 12:24:47 +02002005 .sw_scan_start = rt2x00mac_sw_scan_start,
2006 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002007 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002008 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002009 .conf_tx = rt2x00mac_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002010 .get_tsf = rt2500pci_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002011 .tx_last_beacon = rt2500pci_tx_last_beacon,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002012 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornf44df182010-11-04 20:40:11 +01002013 .flush = rt2x00mac_flush,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002014};
2015
2016static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
2017 .irq_handler = rt2500pci_interrupt,
Helmut Schaa16222a02011-01-30 13:19:37 +01002018 .txstatus_tasklet = rt2500pci_txstatus_tasklet,
2019 .tbtt_tasklet = rt2500pci_tbtt_tasklet,
2020 .rxdone_tasklet = rt2500pci_rxdone_tasklet,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002021 .probe_hw = rt2500pci_probe_hw,
2022 .initialize = rt2x00pci_initialize,
2023 .uninitialize = rt2x00pci_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01002024 .get_entry_state = rt2500pci_get_entry_state,
2025 .clear_entry = rt2500pci_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002026 .set_device_state = rt2500pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002027 .rfkill_poll = rt2500pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002028 .link_stats = rt2500pci_link_stats,
2029 .reset_tuner = rt2500pci_reset_tuner,
2030 .link_tuner = rt2500pci_link_tuner,
Ivo van Doorndbba3062010-12-13 12:34:54 +01002031 .start_queue = rt2500pci_start_queue,
2032 .kick_queue = rt2500pci_kick_queue,
2033 .stop_queue = rt2500pci_stop_queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002034 .write_tx_desc = rt2500pci_write_tx_desc,
Ivo van Doornbd88a782008-07-09 15:12:44 +02002035 .write_beacon = rt2500pci_write_beacon,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002036 .fill_rxdone = rt2500pci_fill_rxdone,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002037 .config_filter = rt2500pci_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002038 .config_intf = rt2500pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01002039 .config_erp = rt2500pci_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01002040 .config_ant = rt2500pci_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002041 .config = rt2500pci_config,
2042};
2043
Ivo van Doorn181d6902008-02-05 16:42:23 -05002044static const struct data_queue_desc rt2500pci_queue_rx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002045 .entry_num = 32,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002046 .data_size = DATA_FRAME_SIZE,
2047 .desc_size = RXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002048 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002049};
2050
2051static const struct data_queue_desc rt2500pci_queue_tx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002052 .entry_num = 32,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002053 .data_size = DATA_FRAME_SIZE,
2054 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002055 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002056};
2057
2058static const struct data_queue_desc rt2500pci_queue_bcn = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002059 .entry_num = 1,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002060 .data_size = MGMT_FRAME_SIZE,
2061 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002062 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002063};
2064
2065static const struct data_queue_desc rt2500pci_queue_atim = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01002066 .entry_num = 8,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002067 .data_size = DATA_FRAME_SIZE,
2068 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002069 .priv_size = sizeof(struct queue_entry_priv_pci),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002070};
2071
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002072static const struct rt2x00_ops rt2500pci_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002073 .name = KBUILD_MODNAME,
2074 .max_sta_intf = 1,
2075 .max_ap_intf = 1,
2076 .eeprom_size = EEPROM_SIZE,
2077 .rf_size = RF_SIZE,
2078 .tx_queues = NUM_TX_QUEUES,
Gertjan van Wingerdee6218cc2009-11-23 22:44:52 +01002079 .extra_tx_headroom = 0,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002080 .rx = &rt2500pci_queue_rx,
2081 .tx = &rt2500pci_queue_tx,
2082 .bcn = &rt2500pci_queue_bcn,
2083 .atim = &rt2500pci_queue_atim,
2084 .lib = &rt2500pci_rt2x00_ops,
2085 .hw = &rt2500pci_mac80211_ops,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002086#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002087 .debugfs = &rt2500pci_rt2x00debug,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002088#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2089};
2090
2091/*
2092 * RT2500pci module information.
2093 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002094static DEFINE_PCI_DEVICE_TABLE(rt2500pci_device_table) = {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002095 { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
2096 { 0, }
2097};
2098
2099MODULE_AUTHOR(DRV_PROJECT);
2100MODULE_VERSION(DRV_VERSION);
2101MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
2102MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
2103MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
2104MODULE_LICENSE("GPL");
2105
2106static struct pci_driver rt2500pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002107 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002108 .id_table = rt2500pci_device_table,
2109 .probe = rt2x00pci_probe,
2110 .remove = __devexit_p(rt2x00pci_remove),
2111 .suspend = rt2x00pci_suspend,
2112 .resume = rt2x00pci_resume,
2113};
2114
2115static int __init rt2500pci_init(void)
2116{
2117 return pci_register_driver(&rt2500pci_driver);
2118}
2119
2120static void __exit rt2500pci_exit(void)
2121{
2122 pci_unregister_driver(&rt2500pci_driver);
2123}
2124
2125module_init(rt2500pci_init);
2126module_exit(rt2500pci_exit);