blob: 6599f2aa91b75315ff30595ec47d94d7eb9c0353 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _I386_PGTABLE_H
2#define _I386_PGTABLE_H
3
Linus Torvalds1da177e2005-04-16 15:20:36 -07004
5/*
6 * The Linux memory management assumes a three-level page table setup. On
7 * the i386, we use that, but "fold" the mid level into the top-level page
8 * table, so that we physically have the same two-level page table as the
9 * i386 mmu expects.
10 *
11 * This file contains the functions and defines necessary to modify and use
12 * the i386 page table tree.
13 */
14#ifndef __ASSEMBLY__
15#include <asm/processor.h>
16#include <asm/fixmap.h>
17#include <linux/threads.h>
Rusty Russellda181a82006-12-07 02:14:08 +010018#include <asm/paravirt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#ifndef _I386_BITOPS_H
21#include <asm/bitops.h>
22#endif
23
24#include <linux/slab.h>
25#include <linux/list.h>
26#include <linux/spinlock.h>
27
Tim Schmielau8c65b4a2005-11-07 00:59:43 -080028struct mm_struct;
29struct vm_area_struct;
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/*
32 * ZERO_PAGE is a global shared page that is always zero: used
33 * for zero-mapped memory areas etc..
34 */
35#define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
36extern unsigned long empty_zero_page[1024];
37extern pgd_t swapper_pg_dir[1024];
Christoph Lametere18b8902006-12-06 20:33:20 -080038extern struct kmem_cache *pgd_cache;
39extern struct kmem_cache *pmd_cache;
Linus Torvalds1da177e2005-04-16 15:20:36 -070040extern spinlock_t pgd_lock;
41extern struct page *pgd_list;
42
Christoph Lametere18b8902006-12-06 20:33:20 -080043void pmd_ctor(void *, struct kmem_cache *, unsigned long);
44void pgd_ctor(void *, struct kmem_cache *, unsigned long);
45void pgd_dtor(void *, struct kmem_cache *, unsigned long);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046void pgtable_cache_init(void);
47void paging_init(void);
48
49/*
50 * The Linux x86 paging architecture is 'compile-time dual-mode', it
51 * implements both the traditional 2-level x86 page tables and the
52 * newer 3-level PAE-mode page tables.
53 */
54#ifdef CONFIG_X86_PAE
55# include <asm/pgtable-3level-defs.h>
56# define PMD_SIZE (1UL << PMD_SHIFT)
57# define PMD_MASK (~(PMD_SIZE-1))
58#else
59# include <asm/pgtable-2level-defs.h>
60#endif
61
62#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
63#define PGDIR_MASK (~(PGDIR_SIZE-1))
64
65#define USER_PTRS_PER_PGD (TASK_SIZE/PGDIR_SIZE)
Hugh Dickinsd455a362005-04-19 13:29:23 -070066#define FIRST_USER_ADDRESS 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68#define USER_PGD_PTRS (PAGE_OFFSET >> PGDIR_SHIFT)
69#define KERNEL_PGD_PTRS (PTRS_PER_PGD-USER_PGD_PTRS)
70
71#define TWOLEVEL_PGDIR_SHIFT 22
72#define BOOT_USER_PGD_PTRS (__PAGE_OFFSET >> TWOLEVEL_PGDIR_SHIFT)
73#define BOOT_KERNEL_PGD_PTRS (1024-BOOT_USER_PGD_PTRS)
74
75/* Just any arbitrary offset to the start of the vmalloc VM area: the
76 * current 8MB value just means that there will be a 8MB "hole" after the
77 * physical memory until the kernel virtual memory starts. That means that
78 * any out-of-bounds memory accesses will hopefully be caught.
79 * The vmalloc() routines leaves a hole of 4kB between each vmalloced
80 * area for the same reason. ;)
81 */
82#define VMALLOC_OFFSET (8*1024*1024)
83#define VMALLOC_START (((unsigned long) high_memory + vmalloc_earlyreserve + \
84 2*VMALLOC_OFFSET-1) & ~(VMALLOC_OFFSET-1))
85#ifdef CONFIG_HIGHMEM
86# define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
87#else
88# define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
89#endif
90
91/*
Paolo 'Blaisorblade' Giarrusso9b4ee402005-09-03 15:54:57 -070092 * _PAGE_PSE set in the page directory entry just means that
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 * the page directory entry points directly to a 4MB-aligned block of
94 * memory.
95 */
96#define _PAGE_BIT_PRESENT 0
97#define _PAGE_BIT_RW 1
98#define _PAGE_BIT_USER 2
99#define _PAGE_BIT_PWT 3
100#define _PAGE_BIT_PCD 4
101#define _PAGE_BIT_ACCESSED 5
102#define _PAGE_BIT_DIRTY 6
103#define _PAGE_BIT_PSE 7 /* 4 MB (or 2MB) page, Pentium+, if present.. */
104#define _PAGE_BIT_GLOBAL 8 /* Global TLB entry PPro+ */
105#define _PAGE_BIT_UNUSED1 9 /* available for programmer */
106#define _PAGE_BIT_UNUSED2 10
107#define _PAGE_BIT_UNUSED3 11
108#define _PAGE_BIT_NX 63
109
110#define _PAGE_PRESENT 0x001
111#define _PAGE_RW 0x002
112#define _PAGE_USER 0x004
113#define _PAGE_PWT 0x008
114#define _PAGE_PCD 0x010
115#define _PAGE_ACCESSED 0x020
116#define _PAGE_DIRTY 0x040
117#define _PAGE_PSE 0x080 /* 4 MB (or 2MB) page, Pentium+, if present.. */
118#define _PAGE_GLOBAL 0x100 /* Global TLB entry PPro+ */
119#define _PAGE_UNUSED1 0x200 /* available for programmer */
120#define _PAGE_UNUSED2 0x400
121#define _PAGE_UNUSED3 0x800
122
Paolo 'Blaisorblade' Giarrusso9b4ee402005-09-03 15:54:57 -0700123/* If _PAGE_PRESENT is clear, we use these: */
124#define _PAGE_FILE 0x040 /* nonlinear file mapping, saved PTE; unset:swap */
125#define _PAGE_PROTNONE 0x080 /* if the user mapped it with PROT_NONE;
126 pte_present gives true */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#ifdef CONFIG_X86_PAE
128#define _PAGE_NX (1ULL<<_PAGE_BIT_NX)
129#else
130#define _PAGE_NX 0
131#endif
132
133#define _PAGE_TABLE (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER | _PAGE_ACCESSED | _PAGE_DIRTY)
134#define _KERNPG_TABLE (_PAGE_PRESENT | _PAGE_RW | _PAGE_ACCESSED | _PAGE_DIRTY)
135#define _PAGE_CHG_MASK (PTE_MASK | _PAGE_ACCESSED | _PAGE_DIRTY)
136
137#define PAGE_NONE \
138 __pgprot(_PAGE_PROTNONE | _PAGE_ACCESSED)
139#define PAGE_SHARED \
140 __pgprot(_PAGE_PRESENT | _PAGE_RW | _PAGE_USER | _PAGE_ACCESSED)
141
142#define PAGE_SHARED_EXEC \
143 __pgprot(_PAGE_PRESENT | _PAGE_RW | _PAGE_USER | _PAGE_ACCESSED)
144#define PAGE_COPY_NOEXEC \
145 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_ACCESSED | _PAGE_NX)
146#define PAGE_COPY_EXEC \
147 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_ACCESSED)
148#define PAGE_COPY \
149 PAGE_COPY_NOEXEC
150#define PAGE_READONLY \
151 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_ACCESSED | _PAGE_NX)
152#define PAGE_READONLY_EXEC \
153 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_ACCESSED)
154
155#define _PAGE_KERNEL \
156 (_PAGE_PRESENT | _PAGE_RW | _PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_NX)
157#define _PAGE_KERNEL_EXEC \
158 (_PAGE_PRESENT | _PAGE_RW | _PAGE_DIRTY | _PAGE_ACCESSED)
159
160extern unsigned long long __PAGE_KERNEL, __PAGE_KERNEL_EXEC;
161#define __PAGE_KERNEL_RO (__PAGE_KERNEL & ~_PAGE_RW)
Jan Beulichd01ad8d2007-05-02 19:27:10 +0200162#define __PAGE_KERNEL_RX (__PAGE_KERNEL_EXEC & ~_PAGE_RW)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163#define __PAGE_KERNEL_NOCACHE (__PAGE_KERNEL | _PAGE_PCD)
164#define __PAGE_KERNEL_LARGE (__PAGE_KERNEL | _PAGE_PSE)
165#define __PAGE_KERNEL_LARGE_EXEC (__PAGE_KERNEL_EXEC | _PAGE_PSE)
166
167#define PAGE_KERNEL __pgprot(__PAGE_KERNEL)
168#define PAGE_KERNEL_RO __pgprot(__PAGE_KERNEL_RO)
169#define PAGE_KERNEL_EXEC __pgprot(__PAGE_KERNEL_EXEC)
Jan Beulichd01ad8d2007-05-02 19:27:10 +0200170#define PAGE_KERNEL_RX __pgprot(__PAGE_KERNEL_RX)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define PAGE_KERNEL_NOCACHE __pgprot(__PAGE_KERNEL_NOCACHE)
172#define PAGE_KERNEL_LARGE __pgprot(__PAGE_KERNEL_LARGE)
173#define PAGE_KERNEL_LARGE_EXEC __pgprot(__PAGE_KERNEL_LARGE_EXEC)
174
175/*
176 * The i386 can't do page protection for execute, and considers that
177 * the same are read. Also, write permissions imply read permissions.
178 * This is the closest we can get..
179 */
180#define __P000 PAGE_NONE
181#define __P001 PAGE_READONLY
182#define __P010 PAGE_COPY
183#define __P011 PAGE_COPY
184#define __P100 PAGE_READONLY_EXEC
185#define __P101 PAGE_READONLY_EXEC
186#define __P110 PAGE_COPY_EXEC
187#define __P111 PAGE_COPY_EXEC
188
189#define __S000 PAGE_NONE
190#define __S001 PAGE_READONLY
191#define __S010 PAGE_SHARED
192#define __S011 PAGE_SHARED
193#define __S100 PAGE_READONLY_EXEC
194#define __S101 PAGE_READONLY_EXEC
195#define __S110 PAGE_SHARED_EXEC
196#define __S111 PAGE_SHARED_EXEC
197
198/*
199 * Define this if things work differently on an i386 and an i486:
200 * it will (on an i486) warn about kernel memory accesses that are
Jesper Juhle49332b2005-05-01 08:59:08 -0700201 * done without a 'access_ok(VERIFY_WRITE,..)'
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 */
Jesper Juhle49332b2005-05-01 08:59:08 -0700203#undef TEST_ACCESS_OK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205/* The boot page tables (all created as a single array) */
206extern unsigned long pg0[];
207
208#define pte_present(x) ((x).pte_low & (_PAGE_PRESENT | _PAGE_PROTNONE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Hugh Dickins705e87c2005-10-29 18:16:27 -0700210/* To avoid harmful races, pmd_none(x) should check only the lower when PAE */
211#define pmd_none(x) (!(unsigned long)pmd_val(x))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#define pmd_present(x) (pmd_val(x) & _PAGE_PRESENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define pmd_bad(x) ((pmd_val(x) & (~PAGE_MASK & ~_PAGE_USER)) != _KERNPG_TABLE)
214
215
216#define pages_to_mb(x) ((x) >> (20-PAGE_SHIFT))
217
218/*
219 * The following only work if pte_present() is true.
220 * Undefined behaviour if not..
221 */
222static inline int pte_user(pte_t pte) { return (pte).pte_low & _PAGE_USER; }
223static inline int pte_read(pte_t pte) { return (pte).pte_low & _PAGE_USER; }
224static inline int pte_dirty(pte_t pte) { return (pte).pte_low & _PAGE_DIRTY; }
225static inline int pte_young(pte_t pte) { return (pte).pte_low & _PAGE_ACCESSED; }
226static inline int pte_write(pte_t pte) { return (pte).pte_low & _PAGE_RW; }
Zhang, Yanmin8f860592006-03-22 00:08:50 -0800227static inline int pte_huge(pte_t pte) { return (pte).pte_low & _PAGE_PSE; }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229/*
230 * The following only works if pte_present() is not true.
231 */
232static inline int pte_file(pte_t pte) { return (pte).pte_low & _PAGE_FILE; }
233
234static inline pte_t pte_rdprotect(pte_t pte) { (pte).pte_low &= ~_PAGE_USER; return pte; }
235static inline pte_t pte_exprotect(pte_t pte) { (pte).pte_low &= ~_PAGE_USER; return pte; }
236static inline pte_t pte_mkclean(pte_t pte) { (pte).pte_low &= ~_PAGE_DIRTY; return pte; }
237static inline pte_t pte_mkold(pte_t pte) { (pte).pte_low &= ~_PAGE_ACCESSED; return pte; }
238static inline pte_t pte_wrprotect(pte_t pte) { (pte).pte_low &= ~_PAGE_RW; return pte; }
239static inline pte_t pte_mkread(pte_t pte) { (pte).pte_low |= _PAGE_USER; return pte; }
240static inline pte_t pte_mkexec(pte_t pte) { (pte).pte_low |= _PAGE_USER; return pte; }
241static inline pte_t pte_mkdirty(pte_t pte) { (pte).pte_low |= _PAGE_DIRTY; return pte; }
242static inline pte_t pte_mkyoung(pte_t pte) { (pte).pte_low |= _PAGE_ACCESSED; return pte; }
243static inline pte_t pte_mkwrite(pte_t pte) { (pte).pte_low |= _PAGE_RW; return pte; }
Zhang, Yanmin8f860592006-03-22 00:08:50 -0800244static inline pte_t pte_mkhuge(pte_t pte) { (pte).pte_low |= _PAGE_PSE; return pte; }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Jeremy Fitzhardinge5311ab62007-05-02 19:27:13 +0200246extern void vmalloc_sync_all(void);
247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248#ifdef CONFIG_X86_PAE
249# include <asm/pgtable-3level.h>
250#else
251# include <asm/pgtable-2level.h>
252#endif
253
Rusty Russellda181a82006-12-07 02:14:08 +0100254#ifndef CONFIG_PARAVIRT
Rusty Russell2965a0e2006-09-25 23:32:31 -0700255/*
Zachary Amsden789e6ac2006-09-30 23:29:38 -0700256 * Rules for using pte_update - it must be called after any PTE update which
257 * has not been done using the set_pte / clear_pte interfaces. It is used by
258 * shadow mode hypervisors to resynchronize the shadow page tables. Kernel PTE
259 * updates should either be sets, clears, or set_pte_atomic for P->P
260 * transitions, which means this hook should only be called for user PTEs.
261 * This hook implies a P->P protection or access change has taken place, which
262 * requires a subsequent TLB flush. The notification can optionally be delayed
263 * until the TLB flush event by using the pte_update_defer form of the
264 * interface, but care must be taken to assure that the flush happens while
265 * still holding the same page table lock so that the shadow and primary pages
266 * do not become out of sync on SMP.
267 */
268#define pte_update(mm, addr, ptep) do { } while (0)
269#define pte_update_defer(mm, addr, ptep) do { } while (0)
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +0200270
271#define raw_ptep_get_and_clear(xp) native_ptep_get_and_clear(xp)
Rusty Russellda181a82006-12-07 02:14:08 +0100272#endif
Zachary Amsden789e6ac2006-09-30 23:29:38 -0700273
274/*
Rusty Russell2965a0e2006-09-25 23:32:31 -0700275 * We only update the dirty/accessed state if we set
276 * the dirty bit by hand in the kernel, since the hardware
277 * will do the accessed bit for us, and we don't want to
278 * race with other CPU's that might be updating the dirty
279 * bit at the same time.
280 */
281#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
282#define ptep_set_access_flags(vma, address, ptep, entry, dirty) \
283do { \
284 if (dirty) { \
285 (ptep)->pte_low = (entry).pte_low; \
Zachary Amsdendfbea0a2006-12-07 02:14:08 +0100286 pte_update_defer((vma)->vm_mm, (address), (ptep)); \
Rusty Russell2965a0e2006-09-25 23:32:31 -0700287 flush_tlb_page(vma, address); \
288 } \
289} while (0)
290
Zachary Amsden25e4df52006-09-30 23:29:34 -0700291/*
292 * We don't actually have these, but we want to advertise them so that
293 * we can encompass the flush here.
294 */
Rusty Russell60497422006-09-25 23:32:30 -0700295#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_DIRTY
Rusty Russell60497422006-09-25 23:32:30 -0700296#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
Zachary Amsden25e4df52006-09-30 23:29:34 -0700297
Zachary Amsdend6d861e2006-09-30 23:29:36 -0700298/*
299 * Rules for using ptep_establish: the pte MUST be a user pte, and
300 * must be a present->present transition.
301 */
302#define __HAVE_ARCH_PTEP_ESTABLISH
303#define ptep_establish(vma, address, ptep, pteval) \
304do { \
305 set_pte_present((vma)->vm_mm, address, ptep, pteval); \
306 flush_tlb_page(vma, address); \
307} while (0)
308
Zachary Amsden25e4df52006-09-30 23:29:34 -0700309#define __HAVE_ARCH_PTEP_CLEAR_DIRTY_FLUSH
310#define ptep_clear_flush_dirty(vma, address, ptep) \
311({ \
312 int __dirty; \
313 __dirty = pte_dirty(*(ptep)); \
314 if (__dirty) { \
315 clear_bit(_PAGE_BIT_DIRTY, &(ptep)->pte_low); \
Zachary Amsdendfbea0a2006-12-07 02:14:08 +0100316 pte_update_defer((vma)->vm_mm, (address), (ptep)); \
Zachary Amsden25e4df52006-09-30 23:29:34 -0700317 flush_tlb_page(vma, address); \
318 } \
319 __dirty; \
320})
321
322#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
323#define ptep_clear_flush_young(vma, address, ptep) \
324({ \
325 int __young; \
326 __young = pte_young(*(ptep)); \
327 if (__young) { \
328 clear_bit(_PAGE_BIT_ACCESSED, &(ptep)->pte_low); \
Zachary Amsdendfbea0a2006-12-07 02:14:08 +0100329 pte_update_defer((vma)->vm_mm, (address), (ptep)); \
Zachary Amsden25e4df52006-09-30 23:29:34 -0700330 flush_tlb_page(vma, address); \
331 } \
332 __young; \
333})
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Zachary Amsden8ecb8952006-12-07 02:14:09 +0100335#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
336static inline pte_t ptep_get_and_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
337{
338 pte_t pte = raw_ptep_get_and_clear(ptep);
339 pte_update(mm, addr, ptep);
340 return pte;
341}
342
Rusty Russell60497422006-09-25 23:32:30 -0700343#define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
Zachary Amsdena6003882005-09-03 15:55:04 -0700344static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm, unsigned long addr, pte_t *ptep, int full)
345{
346 pte_t pte;
347 if (full) {
348 pte = *ptep;
Zachary Amsden6e5882c2006-04-27 11:32:29 -0700349 pte_clear(mm, addr, ptep);
Zachary Amsdena6003882005-09-03 15:55:04 -0700350 } else {
351 pte = ptep_get_and_clear(mm, addr, ptep);
352 }
353 return pte;
354}
355
Rusty Russell60497422006-09-25 23:32:30 -0700356#define __HAVE_ARCH_PTEP_SET_WRPROTECT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
358{
359 clear_bit(_PAGE_BIT_RW, &ptep->pte_low);
Zachary Amsden789e6ac2006-09-30 23:29:38 -0700360 pte_update(mm, addr, ptep);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361}
362
363/*
Zachary Amsdend7271b12005-09-03 15:56:50 -0700364 * clone_pgd_range(pgd_t *dst, pgd_t *src, int count);
365 *
366 * dst - pointer to pgd range anwhere on a pgd page
367 * src - ""
368 * count - the number of pgds to copy.
369 *
370 * dst and src can be on the same page, but the range must not overlap,
371 * and must not cross a page boundary.
372 */
373static inline void clone_pgd_range(pgd_t *dst, pgd_t *src, int count)
374{
375 memcpy(dst, src, count * sizeof(pgd_t));
376}
377
378/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 * Macro to mark a page protection value as "uncacheable". On processors which do not support
380 * it, this is a no-op.
381 */
382#define pgprot_noncached(prot) ((boot_cpu_data.x86 > 3) \
383 ? (__pgprot(pgprot_val(prot) | _PAGE_PCD | _PAGE_PWT)) : (prot))
384
385/*
386 * Conversion functions: convert a page and protection to a page entry,
387 * and a page entry and page directory to the page they refer to.
388 */
389
390#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
393{
394 pte.pte_low &= _PAGE_CHG_MASK;
395 pte.pte_low |= pgprot_val(newprot);
396#ifdef CONFIG_X86_PAE
397 /*
398 * Chop off the NX bit (if present), and add the NX portion of
399 * the newprot (if present):
400 */
401 pte.pte_high &= ~(1 << (_PAGE_BIT_NX - 32));
402 pte.pte_high |= (pgprot_val(newprot) >> 32) & \
403 (__supported_pte_mask >> 32);
404#endif
405 return pte;
406}
407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408#define pmd_large(pmd) \
409((pmd_val(pmd) & (_PAGE_PSE|_PAGE_PRESENT)) == (_PAGE_PSE|_PAGE_PRESENT))
410
411/*
412 * the pgd page can be thought of an array like this: pgd_t[PTRS_PER_PGD]
413 *
414 * this macro returns the index of the entry in the pgd page which would
415 * control the given virtual address
416 */
417#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
418#define pgd_index_k(addr) pgd_index(addr)
419
420/*
421 * pgd_offset() returns a (pgd_t *)
422 * pgd_index() is used get the offset into the pgd page's array of pgd_t's;
423 */
424#define pgd_offset(mm, address) ((mm)->pgd+pgd_index(address))
425
426/*
427 * a shortcut which implies the use of the kernel's pgd, instead
428 * of a process's
429 */
430#define pgd_offset_k(address) pgd_offset(&init_mm, address)
431
432/*
433 * the pmd page can be thought of an array like this: pmd_t[PTRS_PER_PMD]
434 *
435 * this macro returns the index of the entry in the pmd page which would
436 * control the given virtual address
437 */
438#define pmd_index(address) \
439 (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
440
441/*
442 * the pte page can be thought of an array like this: pte_t[PTRS_PER_PTE]
443 *
444 * this macro returns the index of the entry in the pte page which would
445 * control the given virtual address
446 */
447#define pte_index(address) \
448 (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
449#define pte_offset_kernel(dir, address) \
Dave McCracken46a82b22006-09-25 23:31:48 -0700450 ((pte_t *) pmd_page_vaddr(*(dir)) + pte_index(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Paolo 'Blaisorblade' Giarrussoca140fd2005-10-30 14:59:31 -0800452#define pmd_page(pmd) (pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT))
453
Dave McCracken46a82b22006-09-25 23:31:48 -0700454#define pmd_page_vaddr(pmd) \
Paolo 'Blaisorblade' Giarrussoca140fd2005-10-30 14:59:31 -0800455 ((unsigned long) __va(pmd_val(pmd) & PAGE_MASK))
456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457/*
458 * Helper function that returns the kernel pagetable entry controlling
459 * the virtual address 'address'. NULL means no pagetable entry present.
460 * NOTE: the return type is pte_t but if the pmd is PSE then we return it
461 * as a pte too.
462 */
463extern pte_t *lookup_address(unsigned long address);
464
465/*
466 * Make a given kernel text page executable/non-executable.
467 * Returns the previous executability setting of that page (which
468 * is used to restore the previous state). Used by the SMP bootup code.
469 * NOTE: this is an __init function for security reasons.
470 */
471#ifdef CONFIG_X86_PAE
472 extern int set_kernel_exec(unsigned long vaddr, int enable);
473#else
474 static inline int set_kernel_exec(unsigned long vaddr, int enable) { return 0;}
475#endif
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477#if defined(CONFIG_HIGHPTE)
Jeremy Fitzhardingea27fe802007-05-02 19:27:15 +0200478#define pte_offset_map(dir, address) \
479 ((pte_t *)kmap_atomic(pmd_page(*(dir)),KM_PTE0) + pte_index(address))
480#define pte_offset_map_nested(dir, address) \
481 ((pte_t *)kmap_atomic(pmd_page(*(dir)),KM_PTE1) + pte_index(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482#define pte_unmap(pte) kunmap_atomic(pte, KM_PTE0)
483#define pte_unmap_nested(pte) kunmap_atomic(pte, KM_PTE1)
484#else
485#define pte_offset_map(dir, address) \
486 ((pte_t *)page_address(pmd_page(*(dir))) + pte_index(address))
487#define pte_offset_map_nested(dir, address) pte_offset_map(dir, address)
488#define pte_unmap(pte) do { } while (0)
489#define pte_unmap_nested(pte) do { } while (0)
490#endif
491
Zachary Amsden23002d82006-09-30 23:29:35 -0700492/* Clear a kernel PTE and flush it from the TLB */
493#define kpte_clear_flush(ptep, vaddr) \
494do { \
495 pte_clear(&init_mm, vaddr, ptep); \
496 __flush_tlb_one(vaddr); \
497} while (0)
498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499/*
500 * The i386 doesn't have any external MMU info: the kernel page
501 * tables contain all the necessary information.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
503#define update_mmu_cache(vma,address,pte) do { } while (0)
Jeremy Fitzhardingeb239fb22007-05-02 19:27:13 +0200504
505void native_pagetable_setup_start(pgd_t *base);
506void native_pagetable_setup_done(pgd_t *base);
507
508#ifndef CONFIG_PARAVIRT
509static inline void paravirt_pagetable_setup_start(pgd_t *base)
510{
511 native_pagetable_setup_start(base);
512}
513
514static inline void paravirt_pagetable_setup_done(pgd_t *base)
515{
516 native_pagetable_setup_done(base);
517}
518#endif /* !CONFIG_PARAVIRT */
519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520#endif /* !__ASSEMBLY__ */
521
Andy Whitcroft05b79bd2005-06-23 00:07:57 -0700522#ifdef CONFIG_FLATMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523#define kern_addr_valid(addr) (1)
Andy Whitcroft05b79bd2005-06-23 00:07:57 -0700524#endif /* CONFIG_FLATMEM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526#define io_remap_pfn_range(vma, vaddr, pfn, size, prot) \
527 remap_pfn_range(vma, vaddr, pfn, size, prot)
528
529#define MK_IOSPACE_PFN(space, pfn) (pfn)
530#define GET_IOSPACE(pfn) 0
531#define GET_PFN(pfn) (pfn)
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533#include <asm-generic/pgtable.h>
534
535#endif /* _I386_PGTABLE_H */