blob: b8fbc4a1ee4a53e46f78f157a0474c2d7387dc3a [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030024#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050032#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030033
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053034#include <linux/phy/phy.h>
35
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -050036#define DWC3_MSG_MAX 500
37
Felipe Balbi72246da2011-08-19 18:10:58 +030038/* Global constants */
Felipe Balbi3ef35fa2012-05-04 12:58:14 +030039#define DWC3_EP0_BOUNCE_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030040#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030041#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030042
Felipe Balbi0ffcaf32013-12-19 13:04:28 -060043#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
Felipe Balbi5da93472012-12-07 21:42:03 +020044#define DWC3_EVENT_SIZE 4 /* bytes */
45#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
46#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
Felipe Balbi72246da2011-08-19 18:10:58 +030047#define DWC3_EVENT_TYPE_MASK 0xfe
48
49#define DWC3_EVENT_TYPE_DEV 0
50#define DWC3_EVENT_TYPE_CARKIT 3
51#define DWC3_EVENT_TYPE_I2C 4
52
53#define DWC3_DEVICE_EVENT_DISCONNECT 0
54#define DWC3_DEVICE_EVENT_RESET 1
55#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
56#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
57#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080058#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030059#define DWC3_DEVICE_EVENT_EOPF 6
60#define DWC3_DEVICE_EVENT_SOF 7
61#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
62#define DWC3_DEVICE_EVENT_CMD_CMPL 10
63#define DWC3_DEVICE_EVENT_OVERFLOW 11
64
65#define DWC3_GEVNTCOUNT_MASK 0xfffc
66#define DWC3_GSNPSID_MASK 0xffff0000
67#define DWC3_GSNPSREV_MASK 0xffff
68
Ido Shayevitz51249dc2012-04-24 14:18:39 +030069/* DWC3 registers memory space boundries */
70#define DWC3_XHCI_REGS_START 0x0
71#define DWC3_XHCI_REGS_END 0x7fff
72#define DWC3_GLOBALS_REGS_START 0xc100
73#define DWC3_GLOBALS_REGS_END 0xc6ff
74#define DWC3_DEVICE_REGS_START 0xc700
75#define DWC3_DEVICE_REGS_END 0xcbff
76#define DWC3_OTG_REGS_START 0xcc00
77#define DWC3_OTG_REGS_END 0xccff
78
Felipe Balbi72246da2011-08-19 18:10:58 +030079/* Global Registers */
80#define DWC3_GSBUSCFG0 0xc100
81#define DWC3_GSBUSCFG1 0xc104
82#define DWC3_GTXTHRCFG 0xc108
83#define DWC3_GRXTHRCFG 0xc10c
84#define DWC3_GCTL 0xc110
85#define DWC3_GEVTEN 0xc114
86#define DWC3_GSTS 0xc118
87#define DWC3_GSNPSID 0xc120
88#define DWC3_GGPIO 0xc124
89#define DWC3_GUID 0xc128
90#define DWC3_GUCTL 0xc12c
91#define DWC3_GBUSERRADDR0 0xc130
92#define DWC3_GBUSERRADDR1 0xc134
93#define DWC3_GPRTBIMAP0 0xc138
94#define DWC3_GPRTBIMAP1 0xc13c
95#define DWC3_GHWPARAMS0 0xc140
96#define DWC3_GHWPARAMS1 0xc144
97#define DWC3_GHWPARAMS2 0xc148
98#define DWC3_GHWPARAMS3 0xc14c
99#define DWC3_GHWPARAMS4 0xc150
100#define DWC3_GHWPARAMS5 0xc154
101#define DWC3_GHWPARAMS6 0xc158
102#define DWC3_GHWPARAMS7 0xc15c
103#define DWC3_GDBGFIFOSPACE 0xc160
104#define DWC3_GDBGLTSSM 0xc164
105#define DWC3_GPRTBIMAP_HS0 0xc180
106#define DWC3_GPRTBIMAP_HS1 0xc184
107#define DWC3_GPRTBIMAP_FS0 0xc188
108#define DWC3_GPRTBIMAP_FS1 0xc18c
109
110#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
111#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
112
113#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
114
115#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
116
117#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
118#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
119
120#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
121#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
122#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
123#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
124
125#define DWC3_GHWPARAMS8 0xc600
126
127/* Device Registers */
128#define DWC3_DCFG 0xc700
129#define DWC3_DCTL 0xc704
130#define DWC3_DEVTEN 0xc708
131#define DWC3_DSTS 0xc70c
132#define DWC3_DGCMDPAR 0xc710
133#define DWC3_DGCMD 0xc714
134#define DWC3_DALEPENA 0xc720
135#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
136#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
137#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
138#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
139
140/* OTG Registers */
141#define DWC3_OCFG 0xcc00
142#define DWC3_OCTL 0xcc04
George Cheriand4436c32013-03-14 16:05:24 +0530143#define DWC3_OEVT 0xcc08
144#define DWC3_OEVTEN 0xcc0C
145#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300146
147/* Bit fields */
148
149/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800150#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300151#define DWC3_GCTL_U2RSTECN (1 << 16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800152#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300153#define DWC3_GCTL_CLK_BUS (0)
154#define DWC3_GCTL_CLK_PIPE (1)
155#define DWC3_GCTL_CLK_PIPEHALF (2)
156#define DWC3_GCTL_CLK_MASK (3)
157
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300158#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800159#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300160#define DWC3_GCTL_PRTCAP_HOST 1
161#define DWC3_GCTL_PRTCAP_DEVICE 2
162#define DWC3_GCTL_PRTCAP_OTG 3
163
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800164#define DWC3_GCTL_CORESOFTRESET (1 << 11)
Felipe Balbi183ca112014-02-25 14:08:51 -0600165#define DWC3_GCTL_SOFITPSYNC (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800166#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
167#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
168#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
Huang Rui9a5b2f32014-10-28 19:54:27 +0800169#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800170#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
171#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300172
173/* Global USB2 PHY Configuration Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800174#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
175#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300176
177/* Global USB3 PIPE Control Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800178#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
Huang Ruib5a65c42014-10-28 19:54:28 +0800179#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
Huang Ruidf31f5b2014-10-28 19:54:29 +0800180#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800181#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
182#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
183#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800184#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Felipe Balbi72246da2011-08-19 18:10:58 +0300185
Felipe Balbi457e84b2012-01-18 18:04:09 +0200186/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800187#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
188#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200189
Felipe Balbi68d6a012013-06-12 21:09:26 +0300190/* Global Event Size Registers */
191#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
192#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
193
Felipe Balbiaabb7072011-09-30 10:58:50 +0300194/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800195#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300196#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
197#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800198#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
199#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
200#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
201
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700202/* Global HWPARAMS3 Register */
203#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
204#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
205#define DWC3_GHWPARAMS3_SSPHY_IFC_ENA 1
206#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
207#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
208#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
209#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
210#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
211#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
212#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
213#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
214
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800215/* Global HWPARAMS4 Register */
216#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
217#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300218
Huang Rui946bd572014-10-28 19:54:23 +0800219/* Global HWPARAMS6 Register */
220#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
221
Felipe Balbi72246da2011-08-19 18:10:58 +0300222/* Device Configuration Register */
223#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
224#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
225
226#define DWC3_DCFG_SPEED_MASK (7 << 0)
227#define DWC3_DCFG_SUPERSPEED (4 << 0)
228#define DWC3_DCFG_HIGHSPEED (0 << 0)
229#define DWC3_DCFG_FULLSPEED2 (1 << 0)
230#define DWC3_DCFG_LOWSPEED (2 << 0)
231#define DWC3_DCFG_FULLSPEED1 (3 << 0)
232
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800233#define DWC3_DCFG_LPM_CAP (1 << 22)
234
Felipe Balbi72246da2011-08-19 18:10:58 +0300235/* Device Control Register */
236#define DWC3_DCTL_RUN_STOP (1 << 31)
237#define DWC3_DCTL_CSFTRST (1 << 30)
238#define DWC3_DCTL_LSFTRST (1 << 29)
239
240#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530241#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
243#define DWC3_DCTL_APPL1RES (1 << 23)
244
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800245/* These apply for core versions 1.87a and earlier */
246#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
247#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
248#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
249#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
250#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
251#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
252#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200253
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800254/* These apply for core versions 1.94a and later */
Huang Rui80caf7d2014-10-28 19:54:26 +0800255#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
256#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200257
Huang Rui80caf7d2014-10-28 19:54:26 +0800258#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
259#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
260#define DWC3_DCTL_CRS (1 << 17)
261#define DWC3_DCTL_CSS (1 << 16)
262
263#define DWC3_DCTL_INITU2ENA (1 << 12)
264#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
265#define DWC3_DCTL_INITU1ENA (1 << 10)
266#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
267#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300268
269#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
270#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
271
272#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
273#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
274#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
275#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
276#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
277#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
278#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
279
280/* Device Event Enable Register */
281#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
282#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
283#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
284#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
285#define DWC3_DEVTEN_SOFEN (1 << 7)
286#define DWC3_DEVTEN_EOPFEN (1 << 6)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800287#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300288#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
289#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
290#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
291#define DWC3_DEVTEN_USBRSTEN (1 << 1)
292#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
293
294/* Device Status Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800295#define DWC3_DSTS_DCNRD (1 << 29)
296
297/* This applies for core versions 1.87a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300298#define DWC3_DSTS_PWRUPREQ (1 << 24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800299
300/* These apply for core versions 1.94a and later */
301#define DWC3_DSTS_RSS (1 << 25)
302#define DWC3_DSTS_SSS (1 << 24)
303
Felipe Balbi72246da2011-08-19 18:10:58 +0300304#define DWC3_DSTS_COREIDLE (1 << 23)
305#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
306
307#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
308#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
309
310#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
311
Pratyush Anandd05b8182012-05-21 14:51:30 +0530312#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300313#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
314
315#define DWC3_DSTS_CONNECTSPD (7 << 0)
316
317#define DWC3_DSTS_SUPERSPEED (4 << 0)
318#define DWC3_DSTS_HIGHSPEED (0 << 0)
319#define DWC3_DSTS_FULLSPEED2 (1 << 0)
320#define DWC3_DSTS_LOWSPEED (2 << 0)
321#define DWC3_DSTS_FULLSPEED1 (3 << 0)
322
323/* Device Generic Command Register */
324#define DWC3_DGCMD_SET_LMP 0x01
325#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
326#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800327
328/* These apply for core versions 1.94a and later */
329#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
330#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
331
Felipe Balbi72246da2011-08-19 18:10:58 +0300332#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
333#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
334#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
335#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
336
Felipe Balbib09bb642012-04-24 16:19:11 +0300337#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
338#define DWC3_DGCMD_CMDACT (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800339#define DWC3_DGCMD_CMDIOC (1 << 8)
340
341/* Device Generic Command Parameter Register */
342#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
343#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
344#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
345#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
346#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
347#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300348
Felipe Balbi72246da2011-08-19 18:10:58 +0300349/* Device Endpoint Command Register */
350#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800351#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
Felipe Balbi835fadb2013-12-19 14:02:53 -0600352#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Felipe Balbib09bb642012-04-24 16:19:11 +0300353#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300354#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
355#define DWC3_DEPCMD_CMDACT (1 << 10)
356#define DWC3_DEPCMD_CMDIOC (1 << 8)
357
358#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
359#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
360#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
361#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
362#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
363#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800364/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300365#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800366/* This applies for core versions 1.94a and later */
367#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300368#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
369#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
370
371/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
372#define DWC3_DALEPENA_EP(n) (1 << n)
373
374#define DWC3_DEPCMD_TYPE_CONTROL 0
375#define DWC3_DEPCMD_TYPE_ISOC 1
376#define DWC3_DEPCMD_TYPE_BULK 2
377#define DWC3_DEPCMD_TYPE_INTR 3
378
379/* Structures */
380
Felipe Balbif6bafc62012-02-06 11:04:53 +0200381struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300382
383/**
384 * struct dwc3_event_buffer - Software event buffer representation
Felipe Balbi72246da2011-08-19 18:10:58 +0300385 * @buf: _THE_ buffer
386 * @length: size of this buffer
Felipe Balbiabed4112011-07-04 20:20:04 +0300387 * @lpos: event offset
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300388 * @count: cache of last read event count register
Felipe Balbiabed4112011-07-04 20:20:04 +0300389 * @flags: flags related to this event buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300390 * @dma: dma_addr_t
391 * @dwc: pointer to DWC controller
392 */
393struct dwc3_event_buffer {
394 void *buf;
395 unsigned length;
396 unsigned int lpos;
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300397 unsigned int count;
Felipe Balbiabed4112011-07-04 20:20:04 +0300398 unsigned int flags;
399
400#define DWC3_EVENT_PENDING BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300401
402 dma_addr_t dma;
403
404 struct dwc3 *dwc;
405};
406
407#define DWC3_EP_FLAG_STALLED (1 << 0)
408#define DWC3_EP_FLAG_WEDGED (1 << 1)
409
410#define DWC3_EP_DIRECTION_TX true
411#define DWC3_EP_DIRECTION_RX false
412
413#define DWC3_TRB_NUM 32
414#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
415
416/**
417 * struct dwc3_ep - device side endpoint representation
418 * @endpoint: usb endpoint
419 * @request_list: list of requests for this endpoint
420 * @req_queued: list of requests on this ep which have TRBs setup
421 * @trb_pool: array of transaction buffers
422 * @trb_pool_dma: dma address of @trb_pool
423 * @free_slot: next slot which is going to be used
424 * @busy_slot: first slot which is owned by HW
425 * @desc: usb_endpoint_descriptor pointer
426 * @dwc: pointer to DWC controller
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300427 * @saved_state: ep state saved during hibernation
Felipe Balbi72246da2011-08-19 18:10:58 +0300428 * @flags: endpoint flags (wedged, stalled, ...)
429 * @current_trb: index of current used trb
430 * @number: endpoint number (1 - 15)
431 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300432 * @resource_index: Resource transfer index
Huang Ruic75f52f2013-06-12 23:43:11 +0800433 * @interval: the interval on which the ISOC transfer is started
Felipe Balbi72246da2011-08-19 18:10:58 +0300434 * @name: a human readable name e.g. ep1out-bulk
435 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300436 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300437 */
438struct dwc3_ep {
439 struct usb_ep endpoint;
440 struct list_head request_list;
441 struct list_head req_queued;
442
Felipe Balbif6bafc62012-02-06 11:04:53 +0200443 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300444 dma_addr_t trb_pool_dma;
445 u32 free_slot;
446 u32 busy_slot;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200447 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300448 struct dwc3 *dwc;
449
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300450 u32 saved_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300451 unsigned flags;
452#define DWC3_EP_ENABLED (1 << 0)
453#define DWC3_EP_STALL (1 << 1)
454#define DWC3_EP_WEDGE (1 << 2)
455#define DWC3_EP_BUSY (1 << 4)
456#define DWC3_EP_PENDING_REQUEST (1 << 5)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +0530457#define DWC3_EP_MISSED_ISOC (1 << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300458
Felipe Balbi984f66a2011-08-27 22:26:00 +0300459 /* This last one is specific to EP0 */
460#define DWC3_EP0_DIR_IN (1 << 31)
461
Felipe Balbi72246da2011-08-19 18:10:58 +0300462 unsigned current_trb;
463
464 u8 number;
465 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300466 u8 resource_index;
Felipe Balbi72246da2011-08-19 18:10:58 +0300467 u32 interval;
468
469 char name[20];
470
471 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300472 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300473};
474
475enum dwc3_phy {
476 DWC3_PHY_UNKNOWN = 0,
477 DWC3_PHY_USB3,
478 DWC3_PHY_USB2,
479};
480
Felipe Balbib53c7722011-08-30 15:50:40 +0300481enum dwc3_ep0_next {
482 DWC3_EP0_UNKNOWN = 0,
483 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300484 DWC3_EP0_NRDY_DATA,
485 DWC3_EP0_NRDY_STATUS,
486};
487
Felipe Balbi72246da2011-08-19 18:10:58 +0300488enum dwc3_ep0_state {
489 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300490 EP0_SETUP_PHASE,
491 EP0_DATA_PHASE,
492 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300493};
494
495enum dwc3_link_state {
496 /* In SuperSpeed */
497 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
498 DWC3_LINK_STATE_U1 = 0x01,
499 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
500 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
501 DWC3_LINK_STATE_SS_DIS = 0x04,
502 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
503 DWC3_LINK_STATE_SS_INACT = 0x06,
504 DWC3_LINK_STATE_POLL = 0x07,
505 DWC3_LINK_STATE_RECOV = 0x08,
506 DWC3_LINK_STATE_HRESET = 0x09,
507 DWC3_LINK_STATE_CMPLY = 0x0a,
508 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800509 DWC3_LINK_STATE_RESET = 0x0e,
510 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300511 DWC3_LINK_STATE_MASK = 0x0f,
512};
513
Felipe Balbif6bafc62012-02-06 11:04:53 +0200514/* TRB Length, PCM and Status */
515#define DWC3_TRB_SIZE_MASK (0x00ffffff)
516#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
517#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530518#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300519
Felipe Balbif6bafc62012-02-06 11:04:53 +0200520#define DWC3_TRBSTS_OK 0
521#define DWC3_TRBSTS_MISSED_ISOC 1
522#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800523#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300524
Felipe Balbif6bafc62012-02-06 11:04:53 +0200525/* TRB Control */
526#define DWC3_TRB_CTRL_HWO (1 << 0)
527#define DWC3_TRB_CTRL_LST (1 << 1)
528#define DWC3_TRB_CTRL_CHN (1 << 2)
529#define DWC3_TRB_CTRL_CSP (1 << 3)
530#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
531#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
532#define DWC3_TRB_CTRL_IOC (1 << 11)
533#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
534
535#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
536#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
537#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
538#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
539#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
540#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
541#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
542#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300543
544/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200545 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300546 * @bpl: DW0-3
547 * @bph: DW4-7
548 * @size: DW8-B
549 * @trl: DWC-F
550 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200551struct dwc3_trb {
552 u32 bpl;
553 u32 bph;
554 u32 size;
555 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300556} __packed;
557
Felipe Balbi72246da2011-08-19 18:10:58 +0300558/**
Felipe Balbia3299492011-09-30 10:58:48 +0300559 * dwc3_hwparams - copy of HWPARAMS registers
560 * @hwparams0 - GHWPARAMS0
561 * @hwparams1 - GHWPARAMS1
562 * @hwparams2 - GHWPARAMS2
563 * @hwparams3 - GHWPARAMS3
564 * @hwparams4 - GHWPARAMS4
565 * @hwparams5 - GHWPARAMS5
566 * @hwparams6 - GHWPARAMS6
567 * @hwparams7 - GHWPARAMS7
568 * @hwparams8 - GHWPARAMS8
569 */
570struct dwc3_hwparams {
571 u32 hwparams0;
572 u32 hwparams1;
573 u32 hwparams2;
574 u32 hwparams3;
575 u32 hwparams4;
576 u32 hwparams5;
577 u32 hwparams6;
578 u32 hwparams7;
579 u32 hwparams8;
580};
581
Felipe Balbi0949e992011-10-12 10:44:56 +0300582/* HWPARAMS0 */
583#define DWC3_MODE(n) ((n) & 0x7)
584
Felipe Balbi457e84b2012-01-18 18:04:09 +0200585#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
586
Felipe Balbi0949e992011-10-12 10:44:56 +0300587/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200588#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
589
Felipe Balbi789451f62011-05-05 15:53:10 +0300590/* HWPARAMS3 */
591#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
592#define DWC3_NUM_EPS_MASK (0x3f << 12)
593#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
594 (DWC3_NUM_EPS_MASK)) >> 12)
595#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
596 (DWC3_NUM_IN_EPS_MASK)) >> 18)
597
Felipe Balbi457e84b2012-01-18 18:04:09 +0200598/* HWPARAMS7 */
599#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300600
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100601struct dwc3_request {
602 struct usb_request request;
603 struct list_head list;
604 struct dwc3_ep *dep;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530605 u32 start_slot;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100606
607 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200608 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100609 dma_addr_t trb_dma;
610
611 unsigned direction:1;
612 unsigned mapped:1;
613 unsigned queued:1;
614};
615
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800616/*
617 * struct dwc3_scratchpad_array - hibernation scratchpad array
618 * (format defined by hw)
619 */
620struct dwc3_scratchpad_array {
621 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
622};
623
Felipe Balbia3299492011-09-30 10:58:48 +0300624/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300626 * @ctrl_req: usb control request which is used for ep0
627 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300628 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi91db07d2011-08-27 01:40:52 +0300629 * @setup_buf: used while precessing STD USB requests
630 * @ctrl_req_addr: dma address of ctrl_req
631 * @ep0_trb: dma address of ep0_trb
632 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300633 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600634 * @scratch_addr: dma address of scratchbuf
Felipe Balbi72246da2011-08-19 18:10:58 +0300635 * @lock: for synchronizing
636 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300637 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300638 * @event_buffer_list: a list of event buffers
639 * @gadget: device side representation of the peripheral controller
640 * @gadget_driver: pointer to the gadget driver
641 * @regs: base address for our registers
642 * @regs_size: address space size
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600643 * @nr_scratch: number of scratch buffers
Felipe Balbi9f622b22011-10-12 10:31:04 +0300644 * @num_event_buffers: calculated number of event buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300645 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300646 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300647 * @revision: revision register contents
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500648 * @dr_mode: requested mode of operation
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300649 * @usb2_phy: pointer to USB2 PHY
650 * @usb3_phy: pointer to USB3 PHY
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530651 * @usb2_generic_phy: pointer to USB2 PHY
652 * @usb3_generic_phy: pointer to USB3 PHY
Felipe Balbi7415f172012-04-30 14:56:33 +0300653 * @dcfg: saved contents of DCFG register
654 * @gctl: saved contents of GCTL register
Felipe Balbic12a0d82012-04-25 10:45:05 +0300655 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300656 * @u2sel: parameter from Set SEL request.
657 * @u2pel: parameter from Set SEL request.
658 * @u1sel: parameter from Set SEL request.
659 * @u1pel: parameter from Set SEL request.
Felipe Balbi789451f62011-05-05 15:53:10 +0300660 * @num_out_eps: number of out endpoints
661 * @num_in_eps: number of in endpoints
Felipe Balbib53c7722011-08-30 15:50:40 +0300662 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 * @ep0state: state of endpoint zero
664 * @link_state: link state
665 * @speed: device speed (super, high, full, low)
666 * @mem: points to start of memory which is used for this struct.
Felipe Balbia3299492011-09-30 10:58:48 +0300667 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300668 * @root: debugfs root folder pointer
Felipe Balbif2b685d2013-12-19 12:12:37 -0600669 * @regset: debugfs pointer to regdump file
670 * @test_mode: true when we're entering a USB test mode
671 * @test_mode_nr: test feature selector
Huang Rui80caf7d2014-10-28 19:54:26 +0800672 * @lpm_nyet_threshold: LPM NYET response threshold
Felipe Balbif2b685d2013-12-19 12:12:37 -0600673 * @delayed_status: true when gadget driver asks for delayed status
674 * @ep0_bounced: true when we used bounce buffer
675 * @ep0_expect_in: true when we expect a DATA IN transfer
Felipe Balbi81bc5592013-12-19 12:14:29 -0600676 * @has_hibernation: true when dwc3 was configured with Hibernation
Huang Rui80caf7d2014-10-28 19:54:26 +0800677 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
678 * there's now way for software to detect this in runtime.
Felipe Balbif2b685d2013-12-19 12:12:37 -0600679 * @is_selfpowered: true when we are selfpowered
Huang Rui946bd572014-10-28 19:54:23 +0800680 * @is_fpga: true when we are using the FPGA board
Felipe Balbif2b685d2013-12-19 12:12:37 -0600681 * @needs_fifo_resize: not all users might want fifo resizing, flag it
682 * @pullups_connected: true when Run/Stop bit is set
683 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
684 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
685 * @start_config_issued: true when StartConfig command has been issued
686 * @three_stage_setup: set if we perform a three phase setup
Huang Rui3b812212014-10-28 19:54:25 +0800687 * @disable_scramble_quirk: set if we enable the disable scramble quirk
Huang Rui9a5b2f32014-10-28 19:54:27 +0800688 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
Huang Ruib5a65c42014-10-28 19:54:28 +0800689 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
Huang Ruidf31f5b2014-10-28 19:54:29 +0800690 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800691 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
Felipe Balbi72246da2011-08-19 18:10:58 +0300692 */
693struct dwc3 {
694 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200695 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300696 void *ep0_bounce;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600697 void *scratchbuf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300698 u8 *setup_buf;
699 dma_addr_t ctrl_req_addr;
700 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300701 dma_addr_t ep0_bounce_addr;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600702 dma_addr_t scratch_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100703 struct dwc3_request ep0_usb_req;
Felipe Balbi789451f62011-05-05 15:53:10 +0300704
Felipe Balbi72246da2011-08-19 18:10:58 +0300705 /* device lock */
706 spinlock_t lock;
Felipe Balbi789451f62011-05-05 15:53:10 +0300707
Felipe Balbi72246da2011-08-19 18:10:58 +0300708 struct device *dev;
709
Felipe Balbid07e8812011-10-12 14:08:26 +0300710 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300711 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300712
Felipe Balbi457d3f22011-10-24 12:03:13 +0300713 struct dwc3_event_buffer **ev_buffs;
Felipe Balbi72246da2011-08-19 18:10:58 +0300714 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
715
716 struct usb_gadget gadget;
717 struct usb_gadget_driver *gadget_driver;
718
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300719 struct usb_phy *usb2_phy;
720 struct usb_phy *usb3_phy;
721
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530722 struct phy *usb2_generic_phy;
723 struct phy *usb3_generic_phy;
724
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 void __iomem *regs;
726 size_t regs_size;
727
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500728 enum usb_dr_mode dr_mode;
729
Felipe Balbi7415f172012-04-30 14:56:33 +0300730 /* used for suspend/resume */
731 u32 dcfg;
732 u32 gctl;
733
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600734 u32 nr_scratch;
Felipe Balbi9f622b22011-10-12 10:31:04 +0300735 u32 num_event_buffers;
Felipe Balbifae2b902011-10-14 13:00:30 +0300736 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300737 u32 maximum_speed;
Felipe Balbi72246da2011-08-19 18:10:58 +0300738 u32 revision;
739
740#define DWC3_REVISION_173A 0x5533173a
741#define DWC3_REVISION_175A 0x5533175a
742#define DWC3_REVISION_180A 0x5533180a
743#define DWC3_REVISION_183A 0x5533183a
744#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800745#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +0300746#define DWC3_REVISION_188A 0x5533188a
747#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800748#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +0200749#define DWC3_REVISION_200A 0x5533200a
750#define DWC3_REVISION_202A 0x5533202a
751#define DWC3_REVISION_210A 0x5533210a
752#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi7ac6a592012-09-18 21:22:32 +0300753#define DWC3_REVISION_230A 0x5533230a
754#define DWC3_REVISION_240A 0x5533240a
755#define DWC3_REVISION_250A 0x5533250a
Felipe Balbidbf5aaf2014-03-04 09:35:02 -0600756#define DWC3_REVISION_260A 0x5533260a
757#define DWC3_REVISION_270A 0x5533270a
758#define DWC3_REVISION_280A 0x5533280a
Felipe Balbi72246da2011-08-19 18:10:58 +0300759
Felipe Balbib53c7722011-08-30 15:50:40 +0300760 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 enum dwc3_ep0_state ep0state;
762 enum dwc3_link_state link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300763
Felipe Balbic12a0d82012-04-25 10:45:05 +0300764 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300765 u16 u2sel;
766 u16 u2pel;
767 u8 u1sel;
768 u8 u1pel;
769
Felipe Balbi72246da2011-08-19 18:10:58 +0300770 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300771
Felipe Balbi789451f62011-05-05 15:53:10 +0300772 u8 num_out_eps;
773 u8 num_in_eps;
774
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 void *mem;
776
Felipe Balbia3299492011-09-30 10:58:48 +0300777 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300778 struct dentry *root;
Felipe Balbid7668022013-01-18 10:21:34 +0200779 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200780
781 u8 test_mode;
782 u8 test_mode_nr;
Huang Rui80caf7d2014-10-28 19:54:26 +0800783 u8 lpm_nyet_threshold;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600784
785 unsigned delayed_status:1;
786 unsigned ep0_bounced:1;
787 unsigned ep0_expect_in:1;
Felipe Balbi81bc5592013-12-19 12:14:29 -0600788 unsigned has_hibernation:1;
Huang Rui80caf7d2014-10-28 19:54:26 +0800789 unsigned has_lpm_erratum:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600790 unsigned is_selfpowered:1;
Huang Rui946bd572014-10-28 19:54:23 +0800791 unsigned is_fpga:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600792 unsigned needs_fifo_resize:1;
793 unsigned pullups_connected:1;
794 unsigned resize_fifos:1;
795 unsigned setup_packet_pending:1;
796 unsigned start_config_issued:1;
797 unsigned three_stage_setup:1;
Huang Rui3b812212014-10-28 19:54:25 +0800798
799 unsigned disable_scramble_quirk:1;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800800 unsigned u2exit_lfps_quirk:1;
Huang Ruib5a65c42014-10-28 19:54:28 +0800801 unsigned u2ss_inp3_quirk:1;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800802 unsigned req_p1p2p3_quirk:1;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800803 unsigned del_p1p2p3_quirk:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300804};
805
806/* -------------------------------------------------------------------------- */
807
Felipe Balbi72246da2011-08-19 18:10:58 +0300808/* -------------------------------------------------------------------------- */
809
810struct dwc3_event_type {
811 u32 is_devspec:1;
Huang Rui1974d492013-06-27 01:08:11 +0800812 u32 type:7;
813 u32 reserved8_31:24;
Felipe Balbi72246da2011-08-19 18:10:58 +0300814} __packed;
815
816#define DWC3_DEPEVT_XFERCOMPLETE 0x01
817#define DWC3_DEPEVT_XFERINPROGRESS 0x02
818#define DWC3_DEPEVT_XFERNOTREADY 0x03
819#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
820#define DWC3_DEPEVT_STREAMEVT 0x06
821#define DWC3_DEPEVT_EPCMDCMPLT 0x07
822
823/**
824 * struct dwc3_event_depvt - Device Endpoint Events
825 * @one_bit: indicates this is an endpoint event (not used)
826 * @endpoint_number: number of the endpoint
827 * @endpoint_event: The event we have:
828 * 0x00 - Reserved
829 * 0x01 - XferComplete
830 * 0x02 - XferInProgress
831 * 0x03 - XferNotReady
832 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
833 * 0x05 - Reserved
834 * 0x06 - StreamEvt
835 * 0x07 - EPCmdCmplt
836 * @reserved11_10: Reserved, don't use.
837 * @status: Indicates the status of the event. Refer to databook for
838 * more information.
839 * @parameters: Parameters of the current event. Refer to databook for
840 * more information.
841 */
842struct dwc3_event_depevt {
843 u32 one_bit:1;
844 u32 endpoint_number:5;
845 u32 endpoint_event:4;
846 u32 reserved11_10:2;
847 u32 status:4;
Felipe Balbi40aa41fb2012-01-18 17:06:03 +0200848
849/* Within XferNotReady */
850#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
851
852/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800853#define DEPEVT_STATUS_BUSERR (1 << 0)
854#define DEPEVT_STATUS_SHORT (1 << 1)
855#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +0300856#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +0300857
Felipe Balbi879631a2011-09-30 10:58:47 +0300858/* Stream event only */
859#define DEPEVT_STREAMEVT_FOUND 1
860#define DEPEVT_STREAMEVT_NOTFOUND 2
861
Felipe Balbidc137f02011-08-27 22:04:32 +0300862/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +0300863#define DEPEVT_STATUS_CONTROL_DATA 1
864#define DEPEVT_STATUS_CONTROL_STATUS 2
865
Felipe Balbi72246da2011-08-19 18:10:58 +0300866 u32 parameters:16;
867} __packed;
868
869/**
870 * struct dwc3_event_devt - Device Events
871 * @one_bit: indicates this is a non-endpoint event (not used)
872 * @device_event: indicates it's a device event. Should read as 0x00
873 * @type: indicates the type of device event.
874 * 0 - DisconnEvt
875 * 1 - USBRst
876 * 2 - ConnectDone
877 * 3 - ULStChng
878 * 4 - WkUpEvt
879 * 5 - Reserved
880 * 6 - EOPF
881 * 7 - SOF
882 * 8 - Reserved
883 * 9 - ErrticErr
884 * 10 - CmdCmplt
885 * 11 - EvntOverflow
886 * 12 - VndrDevTstRcved
887 * @reserved15_12: Reserved, not used
888 * @event_info: Information about this event
Huang Rui06f9b6e2014-01-07 17:45:50 +0800889 * @reserved31_25: Reserved, not used
Felipe Balbi72246da2011-08-19 18:10:58 +0300890 */
891struct dwc3_event_devt {
892 u32 one_bit:1;
893 u32 device_event:7;
894 u32 type:4;
895 u32 reserved15_12:4;
Huang Rui06f9b6e2014-01-07 17:45:50 +0800896 u32 event_info:9;
897 u32 reserved31_25:7;
Felipe Balbi72246da2011-08-19 18:10:58 +0300898} __packed;
899
900/**
901 * struct dwc3_event_gevt - Other Core Events
902 * @one_bit: indicates this is a non-endpoint event (not used)
903 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
904 * @phy_port_number: self-explanatory
905 * @reserved31_12: Reserved, not used.
906 */
907struct dwc3_event_gevt {
908 u32 one_bit:1;
909 u32 device_event:7;
910 u32 phy_port_number:4;
911 u32 reserved31_12:20;
912} __packed;
913
914/**
915 * union dwc3_event - representation of Event Buffer contents
916 * @raw: raw 32-bit event
917 * @type: the type of the event
918 * @depevt: Device Endpoint Event
919 * @devt: Device Event
920 * @gevt: Global Event
921 */
922union dwc3_event {
923 u32 raw;
924 struct dwc3_event_type type;
925 struct dwc3_event_depevt depevt;
926 struct dwc3_event_devt devt;
927 struct dwc3_event_gevt gevt;
928};
929
Felipe Balbi61018302014-03-04 09:23:50 -0600930/**
931 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
932 * parameters
933 * @param2: third parameter
934 * @param1: second parameter
935 * @param0: first parameter
936 */
937struct dwc3_gadget_ep_cmd_params {
938 u32 param2;
939 u32 param1;
940 u32 param0;
941};
942
Felipe Balbi72246da2011-08-19 18:10:58 +0300943/*
944 * DWC3 Features to be used as Driver Data
945 */
946
947#define DWC3_HAS_PERIPHERAL BIT(0)
948#define DWC3_HAS_XHCI BIT(1)
949#define DWC3_HAS_OTG BIT(3)
950
Felipe Balbid07e8812011-10-12 14:08:26 +0300951/* prototypes */
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100952void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200953int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100954
Vivek Gautam388e5c52013-01-15 16:09:21 +0530955#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +0300956int dwc3_host_init(struct dwc3 *dwc);
957void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +0530958#else
959static inline int dwc3_host_init(struct dwc3 *dwc)
960{ return 0; }
961static inline void dwc3_host_exit(struct dwc3 *dwc)
962{ }
963#endif
Felipe Balbid07e8812011-10-12 14:08:26 +0300964
Vivek Gautam388e5c52013-01-15 16:09:21 +0530965#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +0300966int dwc3_gadget_init(struct dwc3 *dwc);
967void dwc3_gadget_exit(struct dwc3 *dwc);
Felipe Balbi61018302014-03-04 09:23:50 -0600968int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
969int dwc3_gadget_get_link_state(struct dwc3 *dwc);
970int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
971int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
972 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500973int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
Vivek Gautam388e5c52013-01-15 16:09:21 +0530974#else
975static inline int dwc3_gadget_init(struct dwc3 *dwc)
976{ return 0; }
977static inline void dwc3_gadget_exit(struct dwc3 *dwc)
978{ }
Felipe Balbi61018302014-03-04 09:23:50 -0600979static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
980{ return 0; }
981static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
982{ return 0; }
983static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
984 enum dwc3_link_state state)
985{ return 0; }
986
987static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
988 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
989{ return 0; }
990static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
991 int cmd, u32 param)
992{ return 0; }
Vivek Gautam388e5c52013-01-15 16:09:21 +0530993#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +0300994
Felipe Balbi7415f172012-04-30 14:56:33 +0300995/* power management interface */
996#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
Felipe Balbi7415f172012-04-30 14:56:33 +0300997int dwc3_gadget_suspend(struct dwc3 *dwc);
998int dwc3_gadget_resume(struct dwc3 *dwc);
999#else
Felipe Balbi7415f172012-04-30 14:56:33 +03001000static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1001{
1002 return 0;
1003}
1004
1005static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1006{
1007 return 0;
1008}
1009#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1010
Felipe Balbi72246da2011-08-19 18:10:58 +03001011#endif /* __DRIVERS_USB_DWC3_CORE_H */