blob: 2e9f84fdd9ceb3d39611c617573f4895ab36423e [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
25
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
28/* Synopsis specific PCIE configuration registers */
29#define PCIE_PORT_LINK_CONTROL 0x710
30#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090031#define PORT_LINK_MODE_1_LANES (0x1 << 16)
32#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090033#define PORT_LINK_MODE_4_LANES (0x7 << 16)
34
35#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
36#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
37#define PORT_LOGIC_LINK_WIDTH_MASK (0x1ff << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090038#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
39#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
40#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090041
42#define PCIE_MSI_ADDR_LO 0x820
43#define PCIE_MSI_ADDR_HI 0x824
44#define PCIE_MSI_INTR0_ENABLE 0x828
45#define PCIE_MSI_INTR0_MASK 0x82C
46#define PCIE_MSI_INTR0_STATUS 0x830
47
48#define PCIE_ATU_VIEWPORT 0x900
49#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
50#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
51#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
52#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
53#define PCIE_ATU_CR1 0x904
54#define PCIE_ATU_TYPE_MEM (0x0 << 0)
55#define PCIE_ATU_TYPE_IO (0x2 << 0)
56#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
57#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
58#define PCIE_ATU_CR2 0x908
59#define PCIE_ATU_ENABLE (0x1 << 31)
60#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
61#define PCIE_ATU_LOWER_BASE 0x90C
62#define PCIE_ATU_UPPER_BASE 0x910
63#define PCIE_ATU_LIMIT 0x914
64#define PCIE_ATU_LOWER_TARGET 0x918
65#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
66#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
67#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
68#define PCIE_ATU_UPPER_TARGET 0x91C
69
Jingoo Han4b1ced82013-07-31 17:14:10 +090070static struct hw_pci dw_pci;
Jingoo Han340cba62013-06-21 16:24:54 +090071
Bjorn Helgaas73e40852013-10-09 09:12:37 -060072static unsigned long global_io_offset;
Jingoo Han340cba62013-06-21 16:24:54 +090073
74static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
75{
Lucas Stach84a263f2014-09-05 09:37:55 -060076 BUG_ON(!sys->private_data);
77
Jingoo Han340cba62013-06-21 16:24:54 +090078 return sys->private_data;
79}
80
Pratyush Ananda01ef592013-12-11 15:08:32 +053081int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090082{
83 *val = readl(addr);
84
85 if (size == 1)
86 *val = (*val >> (8 * (where & 3))) & 0xff;
87 else if (size == 2)
88 *val = (*val >> (8 * (where & 3))) & 0xffff;
89 else if (size != 4)
90 return PCIBIOS_BAD_REGISTER_NUMBER;
91
92 return PCIBIOS_SUCCESSFUL;
93}
94
Pratyush Ananda01ef592013-12-11 15:08:32 +053095int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090096{
97 if (size == 4)
98 writel(val, addr);
99 else if (size == 2)
100 writew(val, addr + (where & 2));
101 else if (size == 1)
102 writeb(val, addr + (where & 3));
103 else
104 return PCIBIOS_BAD_REGISTER_NUMBER;
105
106 return PCIBIOS_SUCCESSFUL;
107}
108
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900109static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900110{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900111 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900112 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900113 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900114 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900115}
116
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900117static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900118{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900119 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900120 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900121 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900122 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900123}
124
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600125static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
126 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900127{
128 int ret;
129
Jingoo Han4b1ced82013-07-31 17:14:10 +0900130 if (pp->ops->rd_own_conf)
131 ret = pp->ops->rd_own_conf(pp, where, size, val);
132 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530133 ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
134 size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900135
Jingoo Han340cba62013-06-21 16:24:54 +0900136 return ret;
137}
138
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600139static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
140 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900141{
142 int ret;
143
Jingoo Han4b1ced82013-07-31 17:14:10 +0900144 if (pp->ops->wr_own_conf)
145 ret = pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900146 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530147 ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
148 size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900149
150 return ret;
151}
152
Jingoo Hanf342d942013-09-06 15:54:59 +0900153static struct irq_chip dw_msi_irq_chip = {
154 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100155 .irq_enable = pci_msi_unmask_irq,
156 .irq_disable = pci_msi_mask_irq,
157 .irq_mask = pci_msi_mask_irq,
158 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900159};
160
161/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100162irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900163{
164 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900165 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100166 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900167
168 for (i = 0; i < MAX_MSI_CTRLS; i++) {
169 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
170 (u32 *)&val);
171 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100172 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900173 pos = 0;
174 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900175 irq = irq_find_mapping(pp->irq_domain,
176 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100177 dw_pcie_wr_own_conf(pp,
178 PCIE_MSI_INTR0_STATUS + i * 12,
179 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900180 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900181 pos++;
182 }
183 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900184 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100185
186 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900187}
188
189void dw_pcie_msi_init(struct pcie_port *pp)
190{
191 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
192
193 /* program the msi_data */
194 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
195 virt_to_phys((void *)pp->msi_data));
196 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, 0);
197}
198
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400199static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
200{
201 unsigned int res, bit, val;
202
203 res = (irq / 32) * 12;
204 bit = irq % 32;
205 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
206 val &= ~(1 << bit);
207 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
208}
209
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100210static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900211 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100212{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400213 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100214
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700215 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100216 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900217 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400218 if (pp->ops->msi_clear_irq)
219 pp->ops->msi_clear_irq(pp, pos + i);
220 else
221 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100222 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200223
224 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100225}
226
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400227static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
228{
229 unsigned int res, bit, val;
230
231 res = (irq / 32) * 12;
232 bit = irq % 32;
233 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
234 val |= 1 << bit;
235 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
236}
237
Jingoo Hanf342d942013-09-06 15:54:59 +0900238static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
239{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200240 int irq, pos0, i;
Jingoo Hanf342d942013-09-06 15:54:59 +0900241 struct pcie_port *pp = sys_to_pcie(desc->dev->bus->sysdata);
242
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200243 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
244 order_base_2(no_irqs));
245 if (pos0 < 0)
246 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900247
Pratyush Anand904d0e72013-10-09 21:32:12 +0900248 irq = irq_find_mapping(pp->irq_domain, pos0);
249 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900250 goto no_valid_irq;
251
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100252 /*
253 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
254 * descs so there is no need to allocate descs here. We can therefore
255 * assume that if irq_find_mapping above returns non-zero, then the
256 * descs are also successfully allocated.
257 */
258
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700259 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100260 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
261 clear_irq_range(pp, irq, i, pos0);
262 goto no_valid_irq;
263 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900264 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400265 if (pp->ops->msi_set_irq)
266 pp->ops->msi_set_irq(pp, pos0 + i);
267 else
268 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900269 }
270
271 *pos = pos0;
272 return irq;
273
274no_valid_irq:
275 *pos = pos0;
276 return -ENOSPC;
277}
278
Yijing Wangc2791b82014-11-11 17:45:45 -0700279static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
Jingoo Hanf342d942013-09-06 15:54:59 +0900280 struct msi_desc *desc)
281{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200282 int irq, pos;
Jingoo Hanf342d942013-09-06 15:54:59 +0900283 struct msi_msg msg;
284 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
285
Lucas Stach19c53922015-01-27 10:24:53 -0600286 if (desc->msi_attrib.is_msix)
287 return -EINVAL;
288
Lucas Stach91f8ae82014-09-30 18:36:26 +0200289 irq = assign_irq(1, desc, &pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900290 if (irq < 0)
291 return irq;
292
Minghuan Lian450e3442014-09-23 22:28:58 +0800293 if (pp->ops->get_msi_addr)
294 msg.address_lo = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400295 else
296 msg.address_lo = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900297 msg.address_hi = 0x0;
Minghuan Lian24832b42014-09-23 22:28:59 +0800298
299 if (pp->ops->get_msi_data)
300 msg.data = pp->ops->get_msi_data(pp, pos);
301 else
302 msg.data = pos;
303
Jiang Liu83a18912014-11-09 23:10:34 +0800304 pci_write_msi_msg(irq, &msg);
Jingoo Hanf342d942013-09-06 15:54:59 +0900305
306 return 0;
307}
308
Yijing Wangc2791b82014-11-11 17:45:45 -0700309static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900310{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200311 struct irq_data *data = irq_get_irq_data(irq);
312 struct msi_desc *msi = irq_data_get_msi(data);
313 struct pcie_port *pp = sys_to_pcie(msi->dev->bus->sysdata);
314
315 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900316}
317
Yijing Wangc2791b82014-11-11 17:45:45 -0700318static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900319 .setup_irq = dw_msi_setup_irq,
320 .teardown_irq = dw_msi_teardown_irq,
321};
322
Jingoo Han4b1ced82013-07-31 17:14:10 +0900323int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900324{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900325 if (pp->ops->link_up)
326 return pp->ops->link_up(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900327 else
Jingoo Han340cba62013-06-21 16:24:54 +0900328 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900329}
330
Jingoo Hanf342d942013-09-06 15:54:59 +0900331static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
332 irq_hw_number_t hwirq)
333{
334 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
335 irq_set_chip_data(irq, domain->host_data);
336 set_irq_flags(irq, IRQF_VALID);
337
338 return 0;
339}
340
341static const struct irq_domain_ops msi_domain_ops = {
342 .map = dw_pcie_msi_map,
343};
344
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300345int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900346{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900347 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530348 struct platform_device *pdev = to_platform_device(pp->dev);
Jingoo Han340cba62013-06-21 16:24:54 +0900349 struct of_pci_range range;
350 struct of_pci_range_parser parser;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530351 struct resource *cfg_res;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530352 u32 val, na, ns;
353 const __be32 *addrp;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400354 int i, index, ret;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530355
356 /* Find the address cell size and the number of cells in order to get
357 * the untranslated address.
358 */
359 of_property_read_u32(np, "#address-cells", &na);
360 ns = of_n_size_cells(np);
Jingoo Hanf342d942013-09-06 15:54:59 +0900361
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530362 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
363 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600364 pp->cfg0_size = resource_size(cfg_res)/2;
365 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530366 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600367 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530368
369 /* Find the untranslated configuration space address */
370 index = of_property_match_string(np, "reg-names", "config");
Fabio Estevam9f0dbe02014-09-22 14:52:07 -0600371 addrp = of_get_address(np, index, NULL, NULL);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530372 pp->cfg0_mod_base = of_read_number(addrp, ns);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600373 pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530374 } else {
375 dev_err(pp->dev, "missing *config* reg space\n");
376 }
377
Jingoo Han340cba62013-06-21 16:24:54 +0900378 if (of_pci_range_parser_init(&parser, np)) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900379 dev_err(pp->dev, "missing ranges property\n");
Jingoo Han340cba62013-06-21 16:24:54 +0900380 return -EINVAL;
381 }
382
383 /* Get the I/O and memory ranges from DT */
384 for_each_of_pci_range(&parser, &range) {
385 unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
Jingoo Han2c992f32014-11-12 12:27:04 +0900386
Jingoo Han340cba62013-06-21 16:24:54 +0900387 if (restype == IORESOURCE_IO) {
388 of_pci_range_to_resource(&range, np, &pp->io);
389 pp->io.name = "I/O";
390 pp->io.start = max_t(resource_size_t,
391 PCIBIOS_MIN_IO,
392 range.pci_addr + global_io_offset);
393 pp->io.end = min_t(resource_size_t,
394 IO_SPACE_LIMIT,
395 range.pci_addr + range.size
Minghuan Lian0c61ea72014-09-23 22:28:57 +0800396 + global_io_offset - 1);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600397 pp->io_size = resource_size(&pp->io);
398 pp->io_bus_addr = range.pci_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530399 pp->io_base = range.cpu_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530400
401 /* Find the untranslated IO space address */
402 pp->io_mod_base = of_read_number(parser.range -
403 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900404 }
405 if (restype == IORESOURCE_MEM) {
406 of_pci_range_to_resource(&range, np, &pp->mem);
407 pp->mem.name = "MEM";
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600408 pp->mem_size = resource_size(&pp->mem);
409 pp->mem_bus_addr = range.pci_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530410
411 /* Find the untranslated MEM space address */
412 pp->mem_mod_base = of_read_number(parser.range -
413 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900414 }
415 if (restype == 0) {
416 of_pci_range_to_resource(&range, np, &pp->cfg);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600417 pp->cfg0_size = resource_size(&pp->cfg)/2;
418 pp->cfg1_size = resource_size(&pp->cfg)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530419 pp->cfg0_base = pp->cfg.start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600420 pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530421
422 /* Find the untranslated configuration space address */
423 pp->cfg0_mod_base = of_read_number(parser.range -
424 parser.np + na, ns);
425 pp->cfg1_mod_base = pp->cfg0_mod_base +
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600426 pp->cfg0_size;
Jingoo Han340cba62013-06-21 16:24:54 +0900427 }
428 }
429
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200430 ret = of_pci_parse_bus_range(np, &pp->busn);
431 if (ret < 0) {
432 pp->busn.name = np->name;
433 pp->busn.start = 0;
434 pp->busn.end = 0xff;
435 pp->busn.flags = IORESOURCE_BUS;
436 dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
437 ret, &pp->busn);
438 }
439
Jingoo Han4b1ced82013-07-31 17:14:10 +0900440 if (!pp->dbi_base) {
441 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
442 resource_size(&pp->cfg));
443 if (!pp->dbi_base) {
444 dev_err(pp->dev, "error with ioremap\n");
445 return -ENOMEM;
446 }
Jingoo Han340cba62013-06-21 16:24:54 +0900447 }
Jingoo Han340cba62013-06-21 16:24:54 +0900448
Jingoo Han4b1ced82013-07-31 17:14:10 +0900449 pp->mem_base = pp->mem.start;
450
Jingoo Han4b1ced82013-07-31 17:14:10 +0900451 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400452 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600453 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400454 if (!pp->va_cfg0_base) {
455 dev_err(pp->dev, "error with ioremap in function\n");
456 return -ENOMEM;
457 }
Jingoo Han340cba62013-06-21 16:24:54 +0900458 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400459
Jingoo Han4b1ced82013-07-31 17:14:10 +0900460 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400461 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600462 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400463 if (!pp->va_cfg1_base) {
464 dev_err(pp->dev, "error with ioremap\n");
465 return -ENOMEM;
466 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900467 }
Jingoo Han340cba62013-06-21 16:24:54 +0900468
Jingoo Han4b1ced82013-07-31 17:14:10 +0900469 if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
470 dev_err(pp->dev, "Failed to parse the number of lanes\n");
471 return -EINVAL;
472 }
Jingoo Han340cba62013-06-21 16:24:54 +0900473
Jingoo Hanf342d942013-09-06 15:54:59 +0900474 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400475 if (!pp->ops->msi_host_init) {
476 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
477 MAX_MSI_IRQS, &msi_domain_ops,
478 &dw_pcie_msi_chip);
479 if (!pp->irq_domain) {
480 dev_err(pp->dev, "irq domain init failed\n");
481 return -ENXIO;
482 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900483
Murali Karicherib14a3d12014-07-23 14:54:51 -0400484 for (i = 0; i < MAX_MSI_IRQS; i++)
485 irq_create_mapping(pp->irq_domain, i);
486 } else {
487 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
488 if (ret < 0)
489 return ret;
490 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900491 }
492
Jingoo Han4b1ced82013-07-31 17:14:10 +0900493 if (pp->ops->host_init)
494 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900495
Jingoo Han4b1ced82013-07-31 17:14:10 +0900496 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
497
498 /* program correct class for RC */
499 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
500
501 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
502 val |= PORT_LOGIC_SPEED_CHANGE;
503 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
504
Yijing Wang0815f952014-11-11 15:38:07 -0700505#ifdef CONFIG_PCI_MSI
506 dw_pcie_msi_chip.dev = pp->dev;
507 dw_pci.msi_ctrl = &dw_pcie_msi_chip;
508#endif
509
Jingoo Han4b1ced82013-07-31 17:14:10 +0900510 dw_pci.nr_controllers = 1;
511 dw_pci.private_data = (void **)&pp;
512
Lucas Stach804f57b2014-03-05 14:25:51 +0100513 pci_common_init_dev(pp->dev, &dw_pci);
Jingoo Han340cba62013-06-21 16:24:54 +0900514
Jingoo Han340cba62013-06-21 16:24:54 +0900515 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900516}
Jingoo Han340cba62013-06-21 16:24:54 +0900517
Jingoo Han4b1ced82013-07-31 17:14:10 +0900518static void dw_pcie_prog_viewport_cfg0(struct pcie_port *pp, u32 busdev)
519{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900520 /* Program viewport 0 : OUTBOUND : CFG0 */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900521 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
522 PCIE_ATU_VIEWPORT);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530523 dw_pcie_writel_rc(pp, pp->cfg0_mod_base, PCIE_ATU_LOWER_BASE);
524 dw_pcie_writel_rc(pp, (pp->cfg0_mod_base >> 32), PCIE_ATU_UPPER_BASE);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600525 dw_pcie_writel_rc(pp, pp->cfg0_mod_base + pp->cfg0_size - 1,
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900526 PCIE_ATU_LIMIT);
527 dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
528 dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
529 dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG0, PCIE_ATU_CR1);
530 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900531}
532
533static void dw_pcie_prog_viewport_cfg1(struct pcie_port *pp, u32 busdev)
534{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900535 /* Program viewport 1 : OUTBOUND : CFG1 */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900536 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
537 PCIE_ATU_VIEWPORT);
538 dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_CFG1, PCIE_ATU_CR1);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530539 dw_pcie_writel_rc(pp, pp->cfg1_mod_base, PCIE_ATU_LOWER_BASE);
540 dw_pcie_writel_rc(pp, (pp->cfg1_mod_base >> 32), PCIE_ATU_UPPER_BASE);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600541 dw_pcie_writel_rc(pp, pp->cfg1_mod_base + pp->cfg1_size - 1,
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900542 PCIE_ATU_LIMIT);
543 dw_pcie_writel_rc(pp, busdev, PCIE_ATU_LOWER_TARGET);
544 dw_pcie_writel_rc(pp, 0, PCIE_ATU_UPPER_TARGET);
Mohit Kumara19f88b2014-04-14 14:22:55 -0600545 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900546}
547
548static void dw_pcie_prog_viewport_mem_outbound(struct pcie_port *pp)
549{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900550 /* Program viewport 0 : OUTBOUND : MEM */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900551 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX0,
552 PCIE_ATU_VIEWPORT);
553 dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_MEM, PCIE_ATU_CR1);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530554 dw_pcie_writel_rc(pp, pp->mem_mod_base, PCIE_ATU_LOWER_BASE);
555 dw_pcie_writel_rc(pp, (pp->mem_mod_base >> 32), PCIE_ATU_UPPER_BASE);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600556 dw_pcie_writel_rc(pp, pp->mem_mod_base + pp->mem_size - 1,
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900557 PCIE_ATU_LIMIT);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600558 dw_pcie_writel_rc(pp, pp->mem_bus_addr, PCIE_ATU_LOWER_TARGET);
559 dw_pcie_writel_rc(pp, upper_32_bits(pp->mem_bus_addr),
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900560 PCIE_ATU_UPPER_TARGET);
Mohit Kumara19f88b2014-04-14 14:22:55 -0600561 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900562}
563
564static void dw_pcie_prog_viewport_io_outbound(struct pcie_port *pp)
565{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900566 /* Program viewport 1 : OUTBOUND : IO */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900567 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | PCIE_ATU_REGION_INDEX1,
568 PCIE_ATU_VIEWPORT);
569 dw_pcie_writel_rc(pp, PCIE_ATU_TYPE_IO, PCIE_ATU_CR1);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530570 dw_pcie_writel_rc(pp, pp->io_mod_base, PCIE_ATU_LOWER_BASE);
571 dw_pcie_writel_rc(pp, (pp->io_mod_base >> 32), PCIE_ATU_UPPER_BASE);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600572 dw_pcie_writel_rc(pp, pp->io_mod_base + pp->io_size - 1,
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900573 PCIE_ATU_LIMIT);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600574 dw_pcie_writel_rc(pp, pp->io_bus_addr, PCIE_ATU_LOWER_TARGET);
575 dw_pcie_writel_rc(pp, upper_32_bits(pp->io_bus_addr),
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900576 PCIE_ATU_UPPER_TARGET);
Mohit Kumara19f88b2014-04-14 14:22:55 -0600577 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900578}
579
580static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
581 u32 devfn, int where, int size, u32 *val)
582{
583 int ret = PCIBIOS_SUCCESSFUL;
584 u32 address, busdev;
585
586 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
587 PCIE_ATU_FUNC(PCI_FUNC(devfn));
588 address = where & ~0x3;
589
590 if (bus->parent->number == pp->root_bus_nr) {
591 dw_pcie_prog_viewport_cfg0(pp, busdev);
Pratyush Ananda01ef592013-12-11 15:08:32 +0530592 ret = dw_pcie_cfg_read(pp->va_cfg0_base + address, where, size,
593 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900594 dw_pcie_prog_viewport_mem_outbound(pp);
595 } else {
596 dw_pcie_prog_viewport_cfg1(pp, busdev);
Pratyush Ananda01ef592013-12-11 15:08:32 +0530597 ret = dw_pcie_cfg_read(pp->va_cfg1_base + address, where, size,
598 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900599 dw_pcie_prog_viewport_io_outbound(pp);
600 }
601
Jingoo Han340cba62013-06-21 16:24:54 +0900602 return ret;
603}
604
Jingoo Han4b1ced82013-07-31 17:14:10 +0900605static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
606 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900607{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900608 int ret = PCIBIOS_SUCCESSFUL;
609 u32 address, busdev;
Jingoo Han340cba62013-06-21 16:24:54 +0900610
Jingoo Han4b1ced82013-07-31 17:14:10 +0900611 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
612 PCIE_ATU_FUNC(PCI_FUNC(devfn));
613 address = where & ~0x3;
Jingoo Han340cba62013-06-21 16:24:54 +0900614
Jingoo Han4b1ced82013-07-31 17:14:10 +0900615 if (bus->parent->number == pp->root_bus_nr) {
616 dw_pcie_prog_viewport_cfg0(pp, busdev);
Pratyush Ananda01ef592013-12-11 15:08:32 +0530617 ret = dw_pcie_cfg_write(pp->va_cfg0_base + address, where, size,
618 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900619 dw_pcie_prog_viewport_mem_outbound(pp);
620 } else {
621 dw_pcie_prog_viewport_cfg1(pp, busdev);
Pratyush Ananda01ef592013-12-11 15:08:32 +0530622 ret = dw_pcie_cfg_write(pp->va_cfg1_base + address, where, size,
623 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900624 dw_pcie_prog_viewport_io_outbound(pp);
625 }
626
627 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900628}
629
Jingoo Han4b1ced82013-07-31 17:14:10 +0900630static int dw_pcie_valid_config(struct pcie_port *pp,
631 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900632{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900633 /* If there is no link, then there is no device */
634 if (bus->number != pp->root_bus_nr) {
635 if (!dw_pcie_link_up(pp))
636 return 0;
637 }
Jingoo Han340cba62013-06-21 16:24:54 +0900638
Jingoo Han4b1ced82013-07-31 17:14:10 +0900639 /* access only one slot on each root port */
640 if (bus->number == pp->root_bus_nr && dev > 0)
641 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900642
643 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900644 * do not read more than one device on the bus directly attached
645 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900646 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900647 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900648 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900649
650 return 1;
651}
652
Jingoo Han4b1ced82013-07-31 17:14:10 +0900653static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
654 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900655{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900656 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900657 int ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900658
Jingoo Han4b1ced82013-07-31 17:14:10 +0900659 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
660 *val = 0xffffffff;
661 return PCIBIOS_DEVICE_NOT_FOUND;
662 }
663
Jingoo Han4b1ced82013-07-31 17:14:10 +0900664 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400665 if (pp->ops->rd_other_conf)
666 ret = pp->ops->rd_other_conf(pp, bus, devfn,
667 where, size, val);
668 else
669 ret = dw_pcie_rd_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900670 where, size, val);
671 else
672 ret = dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900673
674 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900675}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900676
677static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
678 int where, int size, u32 val)
679{
680 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900681 int ret;
682
Jingoo Han4b1ced82013-07-31 17:14:10 +0900683 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
684 return PCIBIOS_DEVICE_NOT_FOUND;
685
Jingoo Han4b1ced82013-07-31 17:14:10 +0900686 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400687 if (pp->ops->wr_other_conf)
688 ret = pp->ops->wr_other_conf(pp, bus, devfn,
689 where, size, val);
690 else
691 ret = dw_pcie_wr_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900692 where, size, val);
693 else
694 ret = dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900695
696 return ret;
697}
698
699static struct pci_ops dw_pcie_ops = {
700 .read = dw_pcie_rd_conf,
701 .write = dw_pcie_wr_conf,
702};
703
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600704static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900705{
706 struct pcie_port *pp;
707
708 pp = sys_to_pcie(sys);
709
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600710 if (global_io_offset < SZ_1M && pp->io_size > 0) {
711 sys->io_offset = global_io_offset - pp->io_bus_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530712 pci_ioremap_io(global_io_offset, pp->io_base);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900713 global_io_offset += SZ_64K;
714 pci_add_resource_offset(&sys->resources, &pp->io,
715 sys->io_offset);
716 }
717
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600718 sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900719 pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200720 pci_add_resource(&sys->resources, &pp->busn);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900721
722 return 1;
723}
724
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600725static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900726{
727 struct pci_bus *bus;
728 struct pcie_port *pp = sys_to_pcie(sys);
729
Lucas Stach92483df2014-07-23 19:52:39 +0200730 pp->root_bus_nr = sys->busnr;
731 bus = pci_create_root_bus(pp->dev, sys->busnr,
732 &dw_pcie_ops, sys, &sys->resources);
733 if (!bus)
734 return NULL;
735
736 pci_scan_child_bus(bus);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900737
Murali Karicherib14a3d12014-07-23 14:54:51 -0400738 if (bus && pp->ops->scan_bus)
739 pp->ops->scan_bus(pp);
740
Jingoo Han4b1ced82013-07-31 17:14:10 +0900741 return bus;
742}
743
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600744static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900745{
746 struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
Lucas Stach804f57b2014-03-05 14:25:51 +0100747 int irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900748
Lucas Stach804f57b2014-03-05 14:25:51 +0100749 irq = of_irq_parse_and_map_pci(dev, slot, pin);
750 if (!irq)
751 irq = pp->irq;
752
753 return irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900754}
755
756static struct hw_pci dw_pci = {
757 .setup = dw_pcie_setup,
758 .scan = dw_pcie_scan_bus,
759 .map_irq = dw_pcie_map_irq,
760};
761
762void dw_pcie_setup_rc(struct pcie_port *pp)
763{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900764 u32 val;
765 u32 membase;
766 u32 memlimit;
767
Mohit Kumar66c5c342014-04-14 14:22:54 -0600768 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900769 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900770 val &= ~PORT_LINK_MODE_MASK;
771 switch (pp->lanes) {
772 case 1:
773 val |= PORT_LINK_MODE_1_LANES;
774 break;
775 case 2:
776 val |= PORT_LINK_MODE_2_LANES;
777 break;
778 case 4:
779 val |= PORT_LINK_MODE_4_LANES;
780 break;
781 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900782 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900783
784 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900785 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900786 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
787 switch (pp->lanes) {
788 case 1:
789 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
790 break;
791 case 2:
792 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
793 break;
794 case 4:
795 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
796 break;
797 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900798 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900799
800 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900801 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530802 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900803
804 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900805 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900806 val &= 0xffff00ff;
807 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900808 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900809
810 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900811 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900812 val &= 0xff000000;
813 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900814 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900815
816 /* setup memory base, memory limit */
817 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600818 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900819 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900820 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900821
822 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900823 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900824 val &= 0xffff0000;
825 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
826 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900827 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900828}
Jingoo Han340cba62013-06-21 16:24:54 +0900829
830MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900831MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900832MODULE_LICENSE("GPL v2");