blob: 60bc0b0ad4f32d17da6c5b6dc8d9178d449bfaa4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* 8139cp.c: A Linux PCI Ethernet driver for the RealTek 8139C+ chips. */
2/*
3 Copyright 2001-2004 Jeff Garzik <jgarzik@pobox.com>
4
5 Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com) [tg3.c]
6 Copyright (C) 2000, 2001 David S. Miller (davem@redhat.com) [sungem.c]
7 Copyright 2001 Manfred Spraul [natsemi.c]
8 Copyright 1999-2001 by Donald Becker. [natsemi.c]
9 Written 1997-2001 by Donald Becker. [8139too.c]
10 Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. [acenic.c]
11
12 This software may be used and distributed according to the terms of
13 the GNU General Public License (GPL), incorporated herein by reference.
14 Drivers based on or derived from this code fall under the GPL and must
15 retain the authorship, copyright and license notice. This file is not
16 a complete program and may only be used when the entire operating
17 system is licensed under the GPL.
18
19 See the file COPYING in this distribution for more information.
20
21 Contributors:
Jeff Garzikf3b197a2006-05-26 21:39:03 -040022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 Wake-on-LAN support - Felipe Damasio <felipewd@terra.com.br>
24 PCI suspend/resume - Felipe Damasio <felipewd@terra.com.br>
25 LinkChg interrupt - Felipe Damasio <felipewd@terra.com.br>
Jeff Garzikf3b197a2006-05-26 21:39:03 -040026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 TODO:
28 * Test Tx checksumming thoroughly
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30 Low priority TODO:
31 * Complete reset on PciErr
32 * Consider Rx interrupt mitigation using TimerIntr
33 * Investigate using skb->priority with h/w VLAN priority
34 * Investigate using High Priority Tx Queue with skb->priority
35 * Adjust Rx FIFO threshold and Max Rx DMA burst on Rx FIFO error
36 * Adjust Tx FIFO threshold and Max Tx DMA burst on Tx FIFO error
37 * Implement Tx software interrupt mitigation via
38 Tx descriptor bit
39 * The real minimum of CP_MIN_MTU is 4 bytes. However,
40 for this to be supported, one must(?) turn on packet padding.
41 * Support external MII transceivers (patch available)
42
43 NOTES:
44 * TX checksumming is considered experimental. It is off by
45 default, use ethtool to turn it on.
46
47 */
48
49#define DRV_NAME "8139cp"
Andy Gospodarekd5b20692006-09-11 17:39:18 -040050#define DRV_VERSION "1.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define DRV_RELDATE "Mar 22, 2004"
52
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <linux/module.h>
Stephen Hemmingere21ba282005-05-12 19:33:26 -040055#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/kernel.h>
57#include <linux/compiler.h>
58#include <linux/netdevice.h>
59#include <linux/etherdevice.h>
60#include <linux/init.h>
61#include <linux/pci.h>
Tobias Klauser8662d062005-05-12 22:19:39 -040062#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <linux/delay.h>
64#include <linux/ethtool.h>
65#include <linux/mii.h>
66#include <linux/if_vlan.h>
67#include <linux/crc32.h>
68#include <linux/in.h>
69#include <linux/ip.h>
70#include <linux/tcp.h>
71#include <linux/udp.h>
72#include <linux/cache.h>
73#include <asm/io.h>
74#include <asm/irq.h>
75#include <asm/uaccess.h>
76
77/* VLAN tagging feature enable/disable */
78#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
79#define CP_VLAN_TAG_USED 1
80#define CP_VLAN_TX_TAG(tx_desc,vlan_tag_value) \
Al Virocf983012007-08-22 21:18:56 -040081 do { (tx_desc)->opts2 = cpu_to_le32(vlan_tag_value); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070082#else
83#define CP_VLAN_TAG_USED 0
84#define CP_VLAN_TX_TAG(tx_desc,vlan_tag_value) \
85 do { (tx_desc)->opts2 = 0; } while (0)
86#endif
87
88/* These identify the driver base version and may not be removed. */
89static char version[] =
Alan Jenkins9cc40852009-09-22 04:05:39 +000090DRV_NAME ": 10/100 PCI Ethernet driver v" DRV_VERSION " (" DRV_RELDATE ")\n";
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
93MODULE_DESCRIPTION("RealTek RTL-8139C+ series 10/100 PCI Ethernet driver");
a78d8922005-05-12 19:35:42 -040094MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095MODULE_LICENSE("GPL");
96
97static int debug = -1;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040098module_param(debug, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099MODULE_PARM_DESC (debug, "8139cp: bitmapped message enable number");
100
101/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
102 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
103static int multicast_filter_limit = 32;
Stephen Hemmingere21ba282005-05-12 19:33:26 -0400104module_param(multicast_filter_limit, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105MODULE_PARM_DESC (multicast_filter_limit, "8139cp: maximum number of filtered multicast addresses");
106
107#define PFX DRV_NAME ": "
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#define CP_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK)
112#define CP_NUM_STATS 14 /* struct cp_dma_stats, plus one */
113#define CP_STATS_SIZE 64 /* size in bytes of DMA stats block */
114#define CP_REGS_SIZE (0xff + 1)
115#define CP_REGS_VER 1 /* version 1 */
116#define CP_RX_RING_SIZE 64
117#define CP_TX_RING_SIZE 64
118#define CP_RING_BYTES \
119 ((sizeof(struct cp_desc) * CP_RX_RING_SIZE) + \
120 (sizeof(struct cp_desc) * CP_TX_RING_SIZE) + \
121 CP_STATS_SIZE)
122#define NEXT_TX(N) (((N) + 1) & (CP_TX_RING_SIZE - 1))
123#define NEXT_RX(N) (((N) + 1) & (CP_RX_RING_SIZE - 1))
124#define TX_BUFFS_AVAIL(CP) \
125 (((CP)->tx_tail <= (CP)->tx_head) ? \
126 (CP)->tx_tail + (CP_TX_RING_SIZE - 1) - (CP)->tx_head : \
127 (CP)->tx_tail - (CP)->tx_head - 1)
128
129#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define CP_INTERNAL_PHY 32
131
132/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
133#define RX_FIFO_THRESH 5 /* Rx buffer level before first PCI xfer. */
134#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 */
135#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
136#define TX_EARLY_THRESH 256 /* Early Tx threshold, in bytes */
137
138/* Time in jiffies before concluding the transmitter is hung. */
139#define TX_TIMEOUT (6*HZ)
140
141/* hardware minimum and maximum for a single frame's data payload */
142#define CP_MIN_MTU 60 /* TODO: allow lower, but pad */
143#define CP_MAX_MTU 4096
144
145enum {
146 /* NIC register offsets */
147 MAC0 = 0x00, /* Ethernet hardware address. */
148 MAR0 = 0x08, /* Multicast filter. */
149 StatsAddr = 0x10, /* 64-bit start addr of 64-byte DMA stats blk */
150 TxRingAddr = 0x20, /* 64-bit start addr of Tx ring */
151 HiTxRingAddr = 0x28, /* 64-bit start addr of high priority Tx ring */
152 Cmd = 0x37, /* Command register */
153 IntrMask = 0x3C, /* Interrupt mask */
154 IntrStatus = 0x3E, /* Interrupt status */
155 TxConfig = 0x40, /* Tx configuration */
156 ChipVersion = 0x43, /* 8-bit chip version, inside TxConfig */
157 RxConfig = 0x44, /* Rx configuration */
158 RxMissed = 0x4C, /* 24 bits valid, write clears */
159 Cfg9346 = 0x50, /* EEPROM select/control; Cfg reg [un]lock */
160 Config1 = 0x52, /* Config1 */
161 Config3 = 0x59, /* Config3 */
162 Config4 = 0x5A, /* Config4 */
163 MultiIntr = 0x5C, /* Multiple interrupt select */
164 BasicModeCtrl = 0x62, /* MII BMCR */
165 BasicModeStatus = 0x64, /* MII BMSR */
166 NWayAdvert = 0x66, /* MII ADVERTISE */
167 NWayLPAR = 0x68, /* MII LPA */
168 NWayExpansion = 0x6A, /* MII Expansion */
169 Config5 = 0xD8, /* Config5 */
170 TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
171 RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
172 CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
173 IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
174 RxRingAddr = 0xE4, /* 64-bit start addr of Rx ring */
175 TxThresh = 0xEC, /* Early Tx threshold */
176 OldRxBufAddr = 0x30, /* DMA address of Rx ring buffer (C mode) */
177 OldTSD0 = 0x10, /* DMA address of first Tx desc (C mode) */
178
179 /* Tx and Rx status descriptors */
180 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
181 RingEnd = (1 << 30), /* End of descriptor ring */
182 FirstFrag = (1 << 29), /* First segment of a packet */
183 LastFrag = (1 << 28), /* Final segment of a packet */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400184 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
185 MSSShift = 16, /* MSS value position */
186 MSSMask = 0xfff, /* MSS value: 11 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 TxError = (1 << 23), /* Tx error summary */
188 RxError = (1 << 20), /* Rx error summary */
189 IPCS = (1 << 18), /* Calculate IP checksum */
190 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
191 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
192 TxVlanTag = (1 << 17), /* Add VLAN tag */
193 RxVlanTagged = (1 << 16), /* Rx VLAN tag available */
194 IPFail = (1 << 15), /* IP checksum failed */
195 UDPFail = (1 << 14), /* UDP/IP checksum failed */
196 TCPFail = (1 << 13), /* TCP/IP checksum failed */
197 NormalTxPoll = (1 << 6), /* One or more normal Tx packets to send */
198 PID1 = (1 << 17), /* 2 protocol id bits: 0==non-IP, */
199 PID0 = (1 << 16), /* 1==UDP/IP, 2==TCP/IP, 3==IP */
200 RxProtoTCP = 1,
201 RxProtoUDP = 2,
202 RxProtoIP = 3,
203 TxFIFOUnder = (1 << 25), /* Tx FIFO underrun */
204 TxOWC = (1 << 22), /* Tx Out-of-window collision */
205 TxLinkFail = (1 << 21), /* Link failed during Tx of packet */
206 TxMaxCol = (1 << 20), /* Tx aborted due to excessive collisions */
207 TxColCntShift = 16, /* Shift, to get 4-bit Tx collision cnt */
208 TxColCntMask = 0x01 | 0x02 | 0x04 | 0x08, /* 4-bit collision count */
209 RxErrFrame = (1 << 27), /* Rx frame alignment error */
210 RxMcast = (1 << 26), /* Rx multicast packet rcv'd */
211 RxErrCRC = (1 << 18), /* Rx CRC error */
212 RxErrRunt = (1 << 19), /* Rx error, packet < 64 bytes */
213 RxErrLong = (1 << 21), /* Rx error, packet > 4096 bytes */
214 RxErrFIFO = (1 << 22), /* Rx error, FIFO overflowed, pkt bad */
215
216 /* StatsAddr register */
217 DumpStats = (1 << 3), /* Begin stats dump */
218
219 /* RxConfig register */
220 RxCfgFIFOShift = 13, /* Shift, to get Rx FIFO thresh value */
221 RxCfgDMAShift = 8, /* Shift, to get Rx Max DMA value */
222 AcceptErr = 0x20, /* Accept packets with CRC errors */
223 AcceptRunt = 0x10, /* Accept runt (<64 bytes) packets */
224 AcceptBroadcast = 0x08, /* Accept broadcast packets */
225 AcceptMulticast = 0x04, /* Accept multicast packets */
226 AcceptMyPhys = 0x02, /* Accept pkts with our MAC as dest */
227 AcceptAllPhys = 0x01, /* Accept all pkts w/ physical dest */
228
229 /* IntrMask / IntrStatus registers */
230 PciErr = (1 << 15), /* System error on the PCI bus */
231 TimerIntr = (1 << 14), /* Asserted when TCTR reaches TimerInt value */
232 LenChg = (1 << 13), /* Cable length change */
233 SWInt = (1 << 8), /* Software-requested interrupt */
234 TxEmpty = (1 << 7), /* No Tx descriptors available */
235 RxFIFOOvr = (1 << 6), /* Rx FIFO Overflow */
236 LinkChg = (1 << 5), /* Packet underrun, or link change */
237 RxEmpty = (1 << 4), /* No Rx descriptors available */
238 TxErr = (1 << 3), /* Tx error */
239 TxOK = (1 << 2), /* Tx packet sent */
240 RxErr = (1 << 1), /* Rx error */
241 RxOK = (1 << 0), /* Rx packet received */
242 IntrResvd = (1 << 10), /* reserved, according to RealTek engineers,
243 but hardware likes to raise it */
244
245 IntrAll = PciErr | TimerIntr | LenChg | SWInt | TxEmpty |
246 RxFIFOOvr | LinkChg | RxEmpty | TxErr | TxOK |
247 RxErr | RxOK | IntrResvd,
248
249 /* C mode command register */
250 CmdReset = (1 << 4), /* Enable to reset; self-clearing */
251 RxOn = (1 << 3), /* Rx mode enable */
252 TxOn = (1 << 2), /* Tx mode enable */
253
254 /* C+ mode command register */
255 RxVlanOn = (1 << 6), /* Rx VLAN de-tagging enable */
256 RxChkSum = (1 << 5), /* Rx checksum offload enable */
257 PCIDAC = (1 << 4), /* PCI Dual Address Cycle (64-bit PCI) */
258 PCIMulRW = (1 << 3), /* Enable PCI read/write multiple */
259 CpRxOn = (1 << 1), /* Rx mode enable */
260 CpTxOn = (1 << 0), /* Tx mode enable */
261
262 /* Cfg9436 EEPROM control register */
263 Cfg9346_Lock = 0x00, /* Lock ConfigX/MII register access */
264 Cfg9346_Unlock = 0xC0, /* Unlock ConfigX/MII register access */
265
266 /* TxConfig register */
267 IFG = (1 << 25) | (1 << 24), /* standard IEEE interframe gap */
268 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
269
270 /* Early Tx Threshold register */
271 TxThreshMask = 0x3f, /* Mask bits 5-0 */
272 TxThreshMax = 2048, /* Max early Tx threshold */
273
274 /* Config1 register */
275 DriverLoaded = (1 << 5), /* Software marker, driver is loaded */
276 LWACT = (1 << 4), /* LWAKE active mode */
277 PMEnable = (1 << 0), /* Enable various PM features of chip */
278
279 /* Config3 register */
280 PARMEnable = (1 << 6), /* Enable auto-loading of PHY parms */
281 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
282 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
283
284 /* Config4 register */
285 LWPTN = (1 << 1), /* LWAKE Pattern */
286 LWPME = (1 << 4), /* LANWAKE vs PMEB */
287
288 /* Config5 register */
289 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
290 MWF = (1 << 5), /* Accept Multicast wakeup frame */
291 UWF = (1 << 4), /* Accept Unicast wakeup frame */
292 LANWake = (1 << 1), /* Enable LANWake signal */
293 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
294
295 cp_norx_intr_mask = PciErr | LinkChg | TxOK | TxErr | TxEmpty,
296 cp_rx_intr_mask = RxOK | RxErr | RxEmpty | RxFIFOOvr,
297 cp_intr_mask = cp_rx_intr_mask | cp_norx_intr_mask,
298};
299
300static const unsigned int cp_rx_config =
301 (RX_FIFO_THRESH << RxCfgFIFOShift) |
302 (RX_DMA_BURST << RxCfgDMAShift);
303
304struct cp_desc {
Al Viro03233b92007-08-23 02:31:17 +0100305 __le32 opts1;
Al Virocf983012007-08-22 21:18:56 -0400306 __le32 opts2;
Al Viro03233b92007-08-23 02:31:17 +0100307 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308};
309
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310struct cp_dma_stats {
Al Viro03233b92007-08-23 02:31:17 +0100311 __le64 tx_ok;
312 __le64 rx_ok;
313 __le64 tx_err;
314 __le32 rx_err;
315 __le16 rx_fifo;
316 __le16 frame_align;
317 __le32 tx_ok_1col;
318 __le32 tx_ok_mcol;
319 __le64 rx_ok_phys;
320 __le64 rx_ok_bcast;
321 __le32 rx_ok_mcast;
322 __le16 tx_abort;
323 __le16 tx_underrun;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324} __attribute__((packed));
325
326struct cp_extra_stats {
327 unsigned long rx_frags;
328};
329
330struct cp_private {
331 void __iomem *regs;
332 struct net_device *dev;
333 spinlock_t lock;
334 u32 msg_enable;
335
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700336 struct napi_struct napi;
337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 struct pci_dev *pdev;
339 u32 rx_config;
340 u16 cpcmd;
341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 struct cp_extra_stats cp_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Francois Romieud03d3762006-01-29 01:31:36 +0100344 unsigned rx_head ____cacheline_aligned;
345 unsigned rx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 struct cp_desc *rx_ring;
Francois Romieu0ba894d2006-08-14 19:55:07 +0200347 struct sk_buff *rx_skb[CP_RX_RING_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 unsigned tx_head ____cacheline_aligned;
350 unsigned tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 struct cp_desc *tx_ring;
Francois Romieu48907e32006-09-10 23:33:44 +0200352 struct sk_buff *tx_skb[CP_TX_RING_SIZE];
Francois Romieud03d3762006-01-29 01:31:36 +0100353
354 unsigned rx_buf_sz;
355 unsigned wol_enabled : 1; /* Is Wake-on-LAN enabled? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357#if CP_VLAN_TAG_USED
358 struct vlan_group *vlgrp;
359#endif
Francois Romieud03d3762006-01-29 01:31:36 +0100360 dma_addr_t ring_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362 struct mii_if_info mii_if;
363};
364
365#define cpr8(reg) readb(cp->regs + (reg))
366#define cpr16(reg) readw(cp->regs + (reg))
367#define cpr32(reg) readl(cp->regs + (reg))
368#define cpw8(reg,val) writeb((val), cp->regs + (reg))
369#define cpw16(reg,val) writew((val), cp->regs + (reg))
370#define cpw32(reg,val) writel((val), cp->regs + (reg))
371#define cpw8_f(reg,val) do { \
372 writeb((val), cp->regs + (reg)); \
373 readb(cp->regs + (reg)); \
374 } while (0)
375#define cpw16_f(reg,val) do { \
376 writew((val), cp->regs + (reg)); \
377 readw(cp->regs + (reg)); \
378 } while (0)
379#define cpw32_f(reg,val) do { \
380 writel((val), cp->regs + (reg)); \
381 readl(cp->regs + (reg)); \
382 } while (0)
383
384
385static void __cp_set_rx_mode (struct net_device *dev);
386static void cp_tx (struct cp_private *cp);
387static void cp_clean_rings (struct cp_private *cp);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400388#ifdef CONFIG_NET_POLL_CONTROLLER
389static void cp_poll_controller(struct net_device *dev);
390#endif
Philip Craig722fdb32006-06-21 11:33:27 +1000391static int cp_get_eeprom_len(struct net_device *dev);
392static int cp_get_eeprom(struct net_device *dev,
393 struct ethtool_eeprom *eeprom, u8 *data);
394static int cp_set_eeprom(struct net_device *dev,
395 struct ethtool_eeprom *eeprom, u8 *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000397static DEFINE_PCI_DEVICE_TABLE(cp_pci_tbl) = {
Francois Romieucccb20d2006-08-16 13:07:18 +0200398 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139), },
399 { PCI_DEVICE(PCI_VENDOR_ID_TTTECH, PCI_DEVICE_ID_TTTECH_MC322), },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 { },
401};
402MODULE_DEVICE_TABLE(pci, cp_pci_tbl);
403
404static struct {
405 const char str[ETH_GSTRING_LEN];
406} ethtool_stats_keys[] = {
407 { "tx_ok" },
408 { "rx_ok" },
409 { "tx_err" },
410 { "rx_err" },
411 { "rx_fifo" },
412 { "frame_align" },
413 { "tx_ok_1col" },
414 { "tx_ok_mcol" },
415 { "rx_ok_phys" },
416 { "rx_ok_bcast" },
417 { "rx_ok_mcast" },
418 { "tx_abort" },
419 { "tx_underrun" },
420 { "rx_frags" },
421};
422
423
424#if CP_VLAN_TAG_USED
425static void cp_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
426{
427 struct cp_private *cp = netdev_priv(dev);
428 unsigned long flags;
429
430 spin_lock_irqsave(&cp->lock, flags);
431 cp->vlgrp = grp;
Stephen Hemminger7b332242007-06-01 09:43:59 -0700432 if (grp)
433 cp->cpcmd |= RxVlanOn;
434 else
435 cp->cpcmd &= ~RxVlanOn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 cpw16(CpCmd, cp->cpcmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 spin_unlock_irqrestore(&cp->lock, flags);
439}
440#endif /* CP_VLAN_TAG_USED */
441
442static inline void cp_set_rxbufsize (struct cp_private *cp)
443{
444 unsigned int mtu = cp->dev->mtu;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400445
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 if (mtu > ETH_DATA_LEN)
447 /* MTU + ethernet header + FCS + optional VLAN tag */
448 cp->rx_buf_sz = mtu + ETH_HLEN + 8;
449 else
450 cp->rx_buf_sz = PKT_BUF_SZ;
451}
452
453static inline void cp_rx_skb (struct cp_private *cp, struct sk_buff *skb,
454 struct cp_desc *desc)
455{
456 skb->protocol = eth_type_trans (skb, cp->dev);
457
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300458 cp->dev->stats.rx_packets++;
459 cp->dev->stats.rx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
461#if CP_VLAN_TAG_USED
Al Virocf983012007-08-22 21:18:56 -0400462 if (cp->vlgrp && (desc->opts2 & cpu_to_le32(RxVlanTagged))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 vlan_hwaccel_receive_skb(skb, cp->vlgrp,
Al Virocf983012007-08-22 21:18:56 -0400464 swab16(le32_to_cpu(desc->opts2) & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 } else
466#endif
467 netif_receive_skb(skb);
468}
469
470static void cp_rx_err_acct (struct cp_private *cp, unsigned rx_tail,
471 u32 status, u32 len)
472{
473 if (netif_msg_rx_err (cp))
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000474 pr_debug("%s: rx err, slot %d status 0x%x len %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 cp->dev->name, rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300476 cp->dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 if (status & RxErrFrame)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300478 cp->dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 if (status & RxErrCRC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300480 cp->dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 if ((status & RxErrRunt) || (status & RxErrLong))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300482 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300484 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 if (status & RxErrFIFO)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300486 cp->dev->stats.rx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487}
488
489static inline unsigned int cp_rx_csum_ok (u32 status)
490{
491 unsigned int protocol = (status >> 16) & 0x3;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400492
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 if (likely((protocol == RxProtoTCP) && (!(status & TCPFail))))
494 return 1;
495 else if ((protocol == RxProtoUDP) && (!(status & UDPFail)))
496 return 1;
497 else if ((protocol == RxProtoIP) && (!(status & IPFail)))
498 return 1;
499 return 0;
500}
501
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700502static int cp_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700504 struct cp_private *cp = container_of(napi, struct cp_private, napi);
505 struct net_device *dev = cp->dev;
506 unsigned int rx_tail = cp->rx_tail;
507 int rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
509rx_status_loop:
510 rx = 0;
511 cpw16(IntrStatus, cp_rx_intr_mask);
512
513 while (1) {
514 u32 status, len;
515 dma_addr_t mapping;
516 struct sk_buff *skb, *new_skb;
517 struct cp_desc *desc;
Francois Romieu839d1622009-08-12 22:18:14 -0700518 const unsigned buflen = cp->rx_buf_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Francois Romieu0ba894d2006-08-14 19:55:07 +0200520 skb = cp->rx_skb[rx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200521 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
523 desc = &cp->rx_ring[rx_tail];
524 status = le32_to_cpu(desc->opts1);
525 if (status & DescOwn)
526 break;
527
528 len = (status & 0x1fff) - 4;
Francois Romieu3598b572006-01-29 01:31:13 +0100529 mapping = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
531 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag)) {
532 /* we don't support incoming fragmented frames.
533 * instead, we attempt to ensure that the
534 * pre-allocated RX skbs are properly sized such
535 * that RX fragments are never encountered
536 */
537 cp_rx_err_acct(cp, rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300538 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 cp->cp_stats.rx_frags++;
540 goto rx_next;
541 }
542
543 if (status & (RxError | RxErrFIFO)) {
544 cp_rx_err_acct(cp, rx_tail, status, len);
545 goto rx_next;
546 }
547
548 if (netif_msg_rx_status(cp))
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000549 pr_debug("%s: rx slot %d status 0x%x len %d\n",
Francois Romieuc48e9392006-01-29 01:30:48 +0100550 dev->name, rx_tail, status, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Eric Dumazet89d71a62009-10-13 05:34:20 +0000552 new_skb = netdev_alloc_skb_ip_align(dev, buflen);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 if (!new_skb) {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300554 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 goto rx_next;
556 }
557
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400558 dma_unmap_single(&cp->pdev->dev, mapping,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 buflen, PCI_DMA_FROMDEVICE);
560
561 /* Handle checksum offloading for incoming packets. */
562 if (cp_rx_csum_ok(status))
563 skb->ip_summed = CHECKSUM_UNNECESSARY;
564 else
565 skb->ip_summed = CHECKSUM_NONE;
566
567 skb_put(skb, len);
568
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400569 mapping = dma_map_single(&cp->pdev->dev, new_skb->data, buflen,
Francois Romieu3598b572006-01-29 01:31:13 +0100570 PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +0200571 cp->rx_skb[rx_tail] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 cp_rx_skb(cp, skb, desc);
574 rx++;
575
576rx_next:
577 cp->rx_ring[rx_tail].opts2 = 0;
578 cp->rx_ring[rx_tail].addr = cpu_to_le64(mapping);
579 if (rx_tail == (CP_RX_RING_SIZE - 1))
580 desc->opts1 = cpu_to_le32(DescOwn | RingEnd |
581 cp->rx_buf_sz);
582 else
583 desc->opts1 = cpu_to_le32(DescOwn | cp->rx_buf_sz);
584 rx_tail = NEXT_RX(rx_tail);
585
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700586 if (rx >= budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 break;
588 }
589
590 cp->rx_tail = rx_tail;
591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 /* if we did not reach work limit, then we're done with
593 * this round of polling
594 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700595 if (rx < budget) {
Francois Romieud15e9c42006-12-17 23:03:15 +0100596 unsigned long flags;
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 if (cpr16(IntrStatus) & cp_rx_intr_mask)
599 goto rx_status_loop;
600
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700601 spin_lock_irqsave(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 cpw16_f(IntrMask, cp_intr_mask);
Ben Hutchings288379f2009-01-19 16:43:59 -0800603 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700604 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 }
606
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700607 return rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608}
609
David Howells7d12e782006-10-05 14:55:46 +0100610static irqreturn_t cp_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611{
612 struct net_device *dev = dev_instance;
613 struct cp_private *cp;
614 u16 status;
615
616 if (unlikely(dev == NULL))
617 return IRQ_NONE;
618 cp = netdev_priv(dev);
619
620 status = cpr16(IntrStatus);
621 if (!status || (status == 0xFFFF))
622 return IRQ_NONE;
623
624 if (netif_msg_intr(cp))
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000625 pr_debug("%s: intr, status %04x cmd %02x cpcmd %04x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 dev->name, status, cpr8(Cmd), cpr16(CpCmd));
627
628 cpw16(IntrStatus, status & ~cp_rx_intr_mask);
629
630 spin_lock(&cp->lock);
631
632 /* close possible race's with dev_close */
633 if (unlikely(!netif_running(dev))) {
634 cpw16(IntrMask, 0);
635 spin_unlock(&cp->lock);
636 return IRQ_HANDLED;
637 }
638
639 if (status & (RxOK | RxErr | RxEmpty | RxFIFOOvr))
Ben Hutchings288379f2009-01-19 16:43:59 -0800640 if (napi_schedule_prep(&cp->napi)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 cpw16_f(IntrMask, cp_norx_intr_mask);
Ben Hutchings288379f2009-01-19 16:43:59 -0800642 __napi_schedule(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 }
644
645 if (status & (TxOK | TxErr | TxEmpty | SWInt))
646 cp_tx(cp);
647 if (status & LinkChg)
Richard Knutsson2501f842007-05-19 22:26:40 +0200648 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649
650 spin_unlock(&cp->lock);
651
652 if (status & PciErr) {
653 u16 pci_status;
654
655 pci_read_config_word(cp->pdev, PCI_STATUS, &pci_status);
656 pci_write_config_word(cp->pdev, PCI_STATUS, pci_status);
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000657 pr_err("%s: PCI bus error, status=%04x, PCI status=%04x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 dev->name, status, pci_status);
659
660 /* TODO: reset hardware */
661 }
662
663 return IRQ_HANDLED;
664}
665
Steffen Klassert7502cd12005-05-12 19:34:31 -0400666#ifdef CONFIG_NET_POLL_CONTROLLER
667/*
668 * Polling receive - used by netconsole and other diagnostic tools
669 * to allow network i/o with interrupts disabled.
670 */
671static void cp_poll_controller(struct net_device *dev)
672{
673 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100674 cp_interrupt(dev->irq, dev);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400675 enable_irq(dev->irq);
676}
677#endif
678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679static void cp_tx (struct cp_private *cp)
680{
681 unsigned tx_head = cp->tx_head;
682 unsigned tx_tail = cp->tx_tail;
683
684 while (tx_tail != tx_head) {
Francois Romieu3598b572006-01-29 01:31:13 +0100685 struct cp_desc *txd = cp->tx_ring + tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 struct sk_buff *skb;
687 u32 status;
688
689 rmb();
Francois Romieu3598b572006-01-29 01:31:13 +0100690 status = le32_to_cpu(txd->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 if (status & DescOwn)
692 break;
693
Francois Romieu48907e32006-09-10 23:33:44 +0200694 skb = cp->tx_skb[tx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200695 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400697 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
Francois Romieu48907e32006-09-10 23:33:44 +0200698 le32_to_cpu(txd->opts1) & 0xffff,
699 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701 if (status & LastFrag) {
702 if (status & (TxError | TxFIFOUnder)) {
703 if (netif_msg_tx_err(cp))
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000704 pr_debug("%s: tx err, status 0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 cp->dev->name, status);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300706 cp->dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 if (status & TxOWC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300708 cp->dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 if (status & TxMaxCol)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300710 cp->dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (status & TxLinkFail)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300712 cp->dev->stats.tx_carrier_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 if (status & TxFIFOUnder)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300714 cp->dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 } else {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300716 cp->dev->stats.collisions +=
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 ((status >> TxColCntShift) & TxColCntMask);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300718 cp->dev->stats.tx_packets++;
719 cp->dev->stats.tx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 if (netif_msg_tx_done(cp))
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000721 pr_debug("%s: tx done, slot %d\n", cp->dev->name, tx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 }
723 dev_kfree_skb_irq(skb);
724 }
725
Francois Romieu48907e32006-09-10 23:33:44 +0200726 cp->tx_skb[tx_tail] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 tx_tail = NEXT_TX(tx_tail);
729 }
730
731 cp->tx_tail = tx_tail;
732
733 if (TX_BUFFS_AVAIL(cp) > (MAX_SKB_FRAGS + 1))
734 netif_wake_queue(cp->dev);
735}
736
Stephen Hemminger613573252009-08-31 19:50:58 +0000737static netdev_tx_t cp_start_xmit (struct sk_buff *skb,
738 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739{
740 struct cp_private *cp = netdev_priv(dev);
741 unsigned entry;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400742 u32 eor, flags;
Chris Lalancette553af562007-01-16 16:41:44 -0500743 unsigned long intr_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744#if CP_VLAN_TAG_USED
745 u32 vlan_tag = 0;
746#endif
Jeff Garzikfcec3452005-05-12 19:28:49 -0400747 int mss = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748
Chris Lalancette553af562007-01-16 16:41:44 -0500749 spin_lock_irqsave(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751 /* This is a hard error, log it. */
752 if (TX_BUFFS_AVAIL(cp) <= (skb_shinfo(skb)->nr_frags + 1)) {
753 netif_stop_queue(dev);
Chris Lalancette553af562007-01-16 16:41:44 -0500754 spin_unlock_irqrestore(&cp->lock, intr_flags);
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000755 pr_err(PFX "%s: BUG! Tx Ring full when queue awake!\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 dev->name);
Patrick McHardy5b548142009-06-12 06:22:29 +0000757 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 }
759
760#if CP_VLAN_TAG_USED
761 if (cp->vlgrp && vlan_tx_tag_present(skb))
Al Virocf983012007-08-22 21:18:56 -0400762 vlan_tag = TxVlanTag | swab16(vlan_tx_tag_get(skb));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763#endif
764
765 entry = cp->tx_head;
766 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400767 if (dev->features & NETIF_F_TSO)
Herbert Xu79671682006-06-22 02:40:14 -0700768 mss = skb_shinfo(skb)->gso_size;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400769
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 if (skb_shinfo(skb)->nr_frags == 0) {
771 struct cp_desc *txd = &cp->tx_ring[entry];
772 u32 len;
773 dma_addr_t mapping;
774
775 len = skb->len;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400776 mapping = dma_map_single(&cp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 CP_VLAN_TX_TAG(txd, vlan_tag);
778 txd->addr = cpu_to_le64(mapping);
779 wmb();
780
Jeff Garzikfcec3452005-05-12 19:28:49 -0400781 flags = eor | len | DescOwn | FirstFrag | LastFrag;
782
783 if (mss)
784 flags |= LargeSend | ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700785 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700786 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400788 flags |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400790 flags |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 else
Francois Romieu57344182005-05-12 19:31:31 -0400792 WARN_ON(1); /* we need a WARN() */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400793 }
794
795 txd->opts1 = cpu_to_le32(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 wmb();
797
Francois Romieu48907e32006-09-10 23:33:44 +0200798 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 entry = NEXT_TX(entry);
800 } else {
801 struct cp_desc *txd;
802 u32 first_len, first_eor;
803 dma_addr_t first_mapping;
804 int frag, first_entry = entry;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700805 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 /* We must give this initial chunk to the device last.
808 * Otherwise we could race with the device.
809 */
810 first_eor = eor;
811 first_len = skb_headlen(skb);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400812 first_mapping = dma_map_single(&cp->pdev->dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 first_len, PCI_DMA_TODEVICE);
Francois Romieu48907e32006-09-10 23:33:44 +0200814 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 entry = NEXT_TX(entry);
816
817 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
818 skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
819 u32 len;
820 u32 ctrl;
821 dma_addr_t mapping;
822
823 len = this_frag->size;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400824 mapping = dma_map_single(&cp->pdev->dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 ((void *) page_address(this_frag->page) +
826 this_frag->page_offset),
827 len, PCI_DMA_TODEVICE);
828 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
829
Jeff Garzikfcec3452005-05-12 19:28:49 -0400830 ctrl = eor | len | DescOwn;
831
832 if (mss)
833 ctrl |= LargeSend |
834 ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700835 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400837 ctrl |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400839 ctrl |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 else
841 BUG();
Jeff Garzikfcec3452005-05-12 19:28:49 -0400842 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
844 if (frag == skb_shinfo(skb)->nr_frags - 1)
845 ctrl |= LastFrag;
846
847 txd = &cp->tx_ring[entry];
848 CP_VLAN_TX_TAG(txd, vlan_tag);
849 txd->addr = cpu_to_le64(mapping);
850 wmb();
851
852 txd->opts1 = cpu_to_le32(ctrl);
853 wmb();
854
Francois Romieu48907e32006-09-10 23:33:44 +0200855 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 entry = NEXT_TX(entry);
857 }
858
859 txd = &cp->tx_ring[first_entry];
860 CP_VLAN_TX_TAG(txd, vlan_tag);
861 txd->addr = cpu_to_le64(first_mapping);
862 wmb();
863
Patrick McHardy84fa7932006-08-29 16:44:56 -0700864 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 if (ip->protocol == IPPROTO_TCP)
866 txd->opts1 = cpu_to_le32(first_eor | first_len |
867 FirstFrag | DescOwn |
868 IPCS | TCPCS);
869 else if (ip->protocol == IPPROTO_UDP)
870 txd->opts1 = cpu_to_le32(first_eor | first_len |
871 FirstFrag | DescOwn |
872 IPCS | UDPCS);
873 else
874 BUG();
875 } else
876 txd->opts1 = cpu_to_le32(first_eor | first_len |
877 FirstFrag | DescOwn);
878 wmb();
879 }
880 cp->tx_head = entry;
881 if (netif_msg_tx_queued(cp))
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000882 pr_debug("%s: tx queued, slot %d, skblen %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 dev->name, entry, skb->len);
884 if (TX_BUFFS_AVAIL(cp) <= (MAX_SKB_FRAGS + 1))
885 netif_stop_queue(dev);
886
Chris Lalancette553af562007-01-16 16:41:44 -0500887 spin_unlock_irqrestore(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
889 cpw8(TxPoll, NormalTxPoll);
890 dev->trans_start = jiffies;
891
Patrick McHardy6ed10652009-06-23 06:03:08 +0000892 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893}
894
895/* Set or clear the multicast filter for this adaptor.
896 This routine is not state sensitive and need not be SMP locked. */
897
898static void __cp_set_rx_mode (struct net_device *dev)
899{
900 struct cp_private *cp = netdev_priv(dev);
901 u32 mc_filter[2]; /* Multicast hash filter */
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000902 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 u32 tmp;
904
905 /* Note: do not reorder, GCC is clever about common statements. */
906 if (dev->flags & IFF_PROMISC) {
907 /* Unconditionally log net taps. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 rx_mode =
909 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
910 AcceptAllPhys;
911 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000912 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +0000913 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /* Too many to filter perfectly -- accept all multicasts. */
915 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
916 mc_filter[1] = mc_filter[0] = 0xffffffff;
917 } else {
918 struct dev_mc_list *mclist;
919 rx_mode = AcceptBroadcast | AcceptMyPhys;
920 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000921 netdev_for_each_mc_addr(mclist, dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
923
924 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
925 rx_mode |= AcceptMulticast;
926 }
927 }
928
929 /* We can safely update without stopping the chip. */
930 tmp = cp_rx_config | rx_mode;
931 if (cp->rx_config != tmp) {
932 cpw32_f (RxConfig, tmp);
933 cp->rx_config = tmp;
934 }
935 cpw32_f (MAR0 + 0, mc_filter[0]);
936 cpw32_f (MAR0 + 4, mc_filter[1]);
937}
938
939static void cp_set_rx_mode (struct net_device *dev)
940{
941 unsigned long flags;
942 struct cp_private *cp = netdev_priv(dev);
943
944 spin_lock_irqsave (&cp->lock, flags);
945 __cp_set_rx_mode(dev);
946 spin_unlock_irqrestore (&cp->lock, flags);
947}
948
949static void __cp_get_stats(struct cp_private *cp)
950{
951 /* only lower 24 bits valid; write any value to clear */
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300952 cp->dev->stats.rx_missed_errors += (cpr32 (RxMissed) & 0xffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 cpw32 (RxMissed, 0);
954}
955
956static struct net_device_stats *cp_get_stats(struct net_device *dev)
957{
958 struct cp_private *cp = netdev_priv(dev);
959 unsigned long flags;
960
961 /* The chip only need report frame silently dropped. */
962 spin_lock_irqsave(&cp->lock, flags);
963 if (netif_running(dev) && netif_device_present(dev))
964 __cp_get_stats(cp);
965 spin_unlock_irqrestore(&cp->lock, flags);
966
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300967 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968}
969
970static void cp_stop_hw (struct cp_private *cp)
971{
972 cpw16(IntrStatus, ~(cpr16(IntrStatus)));
973 cpw16_f(IntrMask, 0);
974 cpw8(Cmd, 0);
975 cpw16_f(CpCmd, 0);
976 cpw16_f(IntrStatus, ~(cpr16(IntrStatus)));
977
978 cp->rx_tail = 0;
979 cp->tx_head = cp->tx_tail = 0;
980}
981
982static void cp_reset_hw (struct cp_private *cp)
983{
984 unsigned work = 1000;
985
986 cpw8(Cmd, CmdReset);
987
988 while (work--) {
989 if (!(cpr8(Cmd) & CmdReset))
990 return;
991
Nishanth Aravamudan3173c892005-09-11 02:09:55 -0700992 schedule_timeout_uninterruptible(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 }
994
Alexander Beregalovb93d5842009-05-26 12:35:27 +0000995 pr_err("%s: hardware reset timeout\n", cp->dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996}
997
998static inline void cp_start_hw (struct cp_private *cp)
999{
1000 cpw16(CpCmd, cp->cpcmd);
1001 cpw8(Cmd, RxOn | TxOn);
1002}
1003
1004static void cp_init_hw (struct cp_private *cp)
1005{
1006 struct net_device *dev = cp->dev;
1007 dma_addr_t ring_dma;
1008
1009 cp_reset_hw(cp);
1010
1011 cpw8_f (Cfg9346, Cfg9346_Unlock);
1012
1013 /* Restore our idea of the MAC address. */
Al Viro03233b92007-08-23 02:31:17 +01001014 cpw32_f (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1015 cpw32_f (MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
1017 cp_start_hw(cp);
1018 cpw8(TxThresh, 0x06); /* XXX convert magic num to a constant */
1019
1020 __cp_set_rx_mode(dev);
1021 cpw32_f (TxConfig, IFG | (TX_DMA_BURST << TxDMAShift));
1022
1023 cpw8(Config1, cpr8(Config1) | DriverLoaded | PMEnable);
1024 /* Disable Wake-on-LAN. Can be turned on with ETHTOOL_SWOL */
1025 cpw8(Config3, PARMEnable);
1026 cp->wol_enabled = 0;
1027
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001028 cpw8(Config5, cpr8(Config5) & PMEStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030 cpw32_f(HiTxRingAddr, 0);
1031 cpw32_f(HiTxRingAddr + 4, 0);
1032
1033 ring_dma = cp->ring_dma;
1034 cpw32_f(RxRingAddr, ring_dma & 0xffffffff);
1035 cpw32_f(RxRingAddr + 4, (ring_dma >> 16) >> 16);
1036
1037 ring_dma += sizeof(struct cp_desc) * CP_RX_RING_SIZE;
1038 cpw32_f(TxRingAddr, ring_dma & 0xffffffff);
1039 cpw32_f(TxRingAddr + 4, (ring_dma >> 16) >> 16);
1040
1041 cpw16(MultiIntr, 0);
1042
1043 cpw16_f(IntrMask, cp_intr_mask);
1044
1045 cpw8_f(Cfg9346, Cfg9346_Lock);
1046}
1047
Kevin Loa52be1cbc2008-08-27 11:35:15 +08001048static int cp_refill_rx(struct cp_private *cp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049{
Kevin Loa52be1cbc2008-08-27 11:35:15 +08001050 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 unsigned i;
1052
1053 for (i = 0; i < CP_RX_RING_SIZE; i++) {
1054 struct sk_buff *skb;
Francois Romieu3598b572006-01-29 01:31:13 +01001055 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Eric Dumazet89d71a62009-10-13 05:34:20 +00001057 skb = netdev_alloc_skb_ip_align(dev, cp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 if (!skb)
1059 goto err_out;
1060
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001061 mapping = dma_map_single(&cp->pdev->dev, skb->data,
1062 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +02001063 cp->rx_skb[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065 cp->rx_ring[i].opts2 = 0;
Francois Romieu3598b572006-01-29 01:31:13 +01001066 cp->rx_ring[i].addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 if (i == (CP_RX_RING_SIZE - 1))
1068 cp->rx_ring[i].opts1 =
1069 cpu_to_le32(DescOwn | RingEnd | cp->rx_buf_sz);
1070 else
1071 cp->rx_ring[i].opts1 =
1072 cpu_to_le32(DescOwn | cp->rx_buf_sz);
1073 }
1074
1075 return 0;
1076
1077err_out:
1078 cp_clean_rings(cp);
1079 return -ENOMEM;
1080}
1081
Francois Romieu576cfa92006-02-27 23:15:06 +01001082static void cp_init_rings_index (struct cp_private *cp)
1083{
1084 cp->rx_tail = 0;
1085 cp->tx_head = cp->tx_tail = 0;
1086}
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088static int cp_init_rings (struct cp_private *cp)
1089{
1090 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1091 cp->tx_ring[CP_TX_RING_SIZE - 1].opts1 = cpu_to_le32(RingEnd);
1092
Francois Romieu576cfa92006-02-27 23:15:06 +01001093 cp_init_rings_index(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
1095 return cp_refill_rx (cp);
1096}
1097
1098static int cp_alloc_rings (struct cp_private *cp)
1099{
1100 void *mem;
1101
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001102 mem = dma_alloc_coherent(&cp->pdev->dev, CP_RING_BYTES,
1103 &cp->ring_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 if (!mem)
1105 return -ENOMEM;
1106
1107 cp->rx_ring = mem;
1108 cp->tx_ring = &cp->rx_ring[CP_RX_RING_SIZE];
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 return cp_init_rings(cp);
1111}
1112
1113static void cp_clean_rings (struct cp_private *cp)
1114{
Francois Romieu3598b572006-01-29 01:31:13 +01001115 struct cp_desc *desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 unsigned i;
1117
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 for (i = 0; i < CP_RX_RING_SIZE; i++) {
Francois Romieu0ba894d2006-08-14 19:55:07 +02001119 if (cp->rx_skb[i]) {
Francois Romieu3598b572006-01-29 01:31:13 +01001120 desc = cp->rx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001121 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +02001123 dev_kfree_skb(cp->rx_skb[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 }
1125 }
1126
1127 for (i = 0; i < CP_TX_RING_SIZE; i++) {
Francois Romieu48907e32006-09-10 23:33:44 +02001128 if (cp->tx_skb[i]) {
1129 struct sk_buff *skb = cp->tx_skb[i];
Francois Romieu57344182005-05-12 19:31:31 -04001130
Francois Romieu3598b572006-01-29 01:31:13 +01001131 desc = cp->tx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001132 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Francois Romieu48907e32006-09-10 23:33:44 +02001133 le32_to_cpu(desc->opts1) & 0xffff,
1134 PCI_DMA_TODEVICE);
Francois Romieu3598b572006-01-29 01:31:13 +01001135 if (le32_to_cpu(desc->opts1) & LastFrag)
Francois Romieu57344182005-05-12 19:31:31 -04001136 dev_kfree_skb(skb);
Paulius Zaleckas237225f2008-05-05 16:05:17 +03001137 cp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 }
1139 }
1140
Francois Romieu57344182005-05-12 19:31:31 -04001141 memset(cp->rx_ring, 0, sizeof(struct cp_desc) * CP_RX_RING_SIZE);
1142 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1143
Francois Romieu0ba894d2006-08-14 19:55:07 +02001144 memset(cp->rx_skb, 0, sizeof(struct sk_buff *) * CP_RX_RING_SIZE);
Francois Romieu48907e32006-09-10 23:33:44 +02001145 memset(cp->tx_skb, 0, sizeof(struct sk_buff *) * CP_TX_RING_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146}
1147
1148static void cp_free_rings (struct cp_private *cp)
1149{
1150 cp_clean_rings(cp);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001151 dma_free_coherent(&cp->pdev->dev, CP_RING_BYTES, cp->rx_ring,
1152 cp->ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 cp->rx_ring = NULL;
1154 cp->tx_ring = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155}
1156
1157static int cp_open (struct net_device *dev)
1158{
1159 struct cp_private *cp = netdev_priv(dev);
1160 int rc;
1161
1162 if (netif_msg_ifup(cp))
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001163 pr_debug("%s: enabling interface\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
1165 rc = cp_alloc_rings(cp);
1166 if (rc)
1167 return rc;
1168
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001169 napi_enable(&cp->napi);
1170
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 cp_init_hw(cp);
1172
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07001173 rc = request_irq(dev->irq, cp_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 if (rc)
1175 goto err_out_hw;
1176
1177 netif_carrier_off(dev);
Richard Knutsson2501f842007-05-19 22:26:40 +02001178 mii_check_media(&cp->mii_if, netif_msg_link(cp), true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 netif_start_queue(dev);
1180
1181 return 0;
1182
1183err_out_hw:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001184 napi_disable(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 cp_stop_hw(cp);
1186 cp_free_rings(cp);
1187 return rc;
1188}
1189
1190static int cp_close (struct net_device *dev)
1191{
1192 struct cp_private *cp = netdev_priv(dev);
1193 unsigned long flags;
1194
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001195 napi_disable(&cp->napi);
1196
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 if (netif_msg_ifdown(cp))
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001198 pr_debug("%s: disabling interface\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 spin_lock_irqsave(&cp->lock, flags);
1201
1202 netif_stop_queue(dev);
1203 netif_carrier_off(dev);
1204
1205 cp_stop_hw(cp);
1206
1207 spin_unlock_irqrestore(&cp->lock, flags);
1208
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 free_irq(dev->irq, dev);
1210
1211 cp_free_rings(cp);
1212 return 0;
1213}
1214
Francois Romieu9030c0d2007-07-13 23:05:35 +02001215static void cp_tx_timeout(struct net_device *dev)
1216{
1217 struct cp_private *cp = netdev_priv(dev);
1218 unsigned long flags;
1219 int rc;
1220
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001221 pr_warning("%s: Transmit timeout, status %2x %4x %4x %4x\n",
Francois Romieu9030c0d2007-07-13 23:05:35 +02001222 dev->name, cpr8(Cmd), cpr16(CpCmd),
1223 cpr16(IntrStatus), cpr16(IntrMask));
1224
1225 spin_lock_irqsave(&cp->lock, flags);
1226
1227 cp_stop_hw(cp);
1228 cp_clean_rings(cp);
1229 rc = cp_init_rings(cp);
1230 cp_start_hw(cp);
1231
1232 netif_wake_queue(dev);
1233
1234 spin_unlock_irqrestore(&cp->lock, flags);
1235
1236 return;
1237}
1238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239#ifdef BROKEN
1240static int cp_change_mtu(struct net_device *dev, int new_mtu)
1241{
1242 struct cp_private *cp = netdev_priv(dev);
1243 int rc;
1244 unsigned long flags;
1245
1246 /* check for invalid MTU, according to hardware limits */
1247 if (new_mtu < CP_MIN_MTU || new_mtu > CP_MAX_MTU)
1248 return -EINVAL;
1249
1250 /* if network interface not up, no need for complexity */
1251 if (!netif_running(dev)) {
1252 dev->mtu = new_mtu;
1253 cp_set_rxbufsize(cp); /* set new rx buf size */
1254 return 0;
1255 }
1256
1257 spin_lock_irqsave(&cp->lock, flags);
1258
1259 cp_stop_hw(cp); /* stop h/w and free rings */
1260 cp_clean_rings(cp);
1261
1262 dev->mtu = new_mtu;
1263 cp_set_rxbufsize(cp); /* set new rx buf size */
1264
1265 rc = cp_init_rings(cp); /* realloc and restart h/w */
1266 cp_start_hw(cp);
1267
1268 spin_unlock_irqrestore(&cp->lock, flags);
1269
1270 return rc;
1271}
1272#endif /* BROKEN */
1273
Arjan van de Venf71e1302006-03-03 21:33:57 -05001274static const char mii_2_8139_map[8] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 BasicModeCtrl,
1276 BasicModeStatus,
1277 0,
1278 0,
1279 NWayAdvert,
1280 NWayLPAR,
1281 NWayExpansion,
1282 0
1283};
1284
1285static int mdio_read(struct net_device *dev, int phy_id, int location)
1286{
1287 struct cp_private *cp = netdev_priv(dev);
1288
1289 return location < 8 && mii_2_8139_map[location] ?
1290 readw(cp->regs + mii_2_8139_map[location]) : 0;
1291}
1292
1293
1294static void mdio_write(struct net_device *dev, int phy_id, int location,
1295 int value)
1296{
1297 struct cp_private *cp = netdev_priv(dev);
1298
1299 if (location == 0) {
1300 cpw8(Cfg9346, Cfg9346_Unlock);
1301 cpw16(BasicModeCtrl, value);
1302 cpw8(Cfg9346, Cfg9346_Lock);
1303 } else if (location < 8 && mii_2_8139_map[location])
1304 cpw16(mii_2_8139_map[location], value);
1305}
1306
1307/* Set the ethtool Wake-on-LAN settings */
1308static int netdev_set_wol (struct cp_private *cp,
1309 const struct ethtool_wolinfo *wol)
1310{
1311 u8 options;
1312
1313 options = cpr8 (Config3) & ~(LinkUp | MagicPacket);
1314 /* If WOL is being disabled, no need for complexity */
1315 if (wol->wolopts) {
1316 if (wol->wolopts & WAKE_PHY) options |= LinkUp;
1317 if (wol->wolopts & WAKE_MAGIC) options |= MagicPacket;
1318 }
1319
1320 cpw8 (Cfg9346, Cfg9346_Unlock);
1321 cpw8 (Config3, options);
1322 cpw8 (Cfg9346, Cfg9346_Lock);
1323
1324 options = 0; /* Paranoia setting */
1325 options = cpr8 (Config5) & ~(UWF | MWF | BWF);
1326 /* If WOL is being disabled, no need for complexity */
1327 if (wol->wolopts) {
1328 if (wol->wolopts & WAKE_UCAST) options |= UWF;
1329 if (wol->wolopts & WAKE_BCAST) options |= BWF;
1330 if (wol->wolopts & WAKE_MCAST) options |= MWF;
1331 }
1332
1333 cpw8 (Config5, options);
1334
1335 cp->wol_enabled = (wol->wolopts) ? 1 : 0;
1336
1337 return 0;
1338}
1339
1340/* Get the ethtool Wake-on-LAN settings */
1341static void netdev_get_wol (struct cp_private *cp,
1342 struct ethtool_wolinfo *wol)
1343{
1344 u8 options;
1345
1346 wol->wolopts = 0; /* Start from scratch */
1347 wol->supported = WAKE_PHY | WAKE_BCAST | WAKE_MAGIC |
1348 WAKE_MCAST | WAKE_UCAST;
1349 /* We don't need to go on if WOL is disabled */
1350 if (!cp->wol_enabled) return;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 options = cpr8 (Config3);
1353 if (options & LinkUp) wol->wolopts |= WAKE_PHY;
1354 if (options & MagicPacket) wol->wolopts |= WAKE_MAGIC;
1355
1356 options = 0; /* Paranoia setting */
1357 options = cpr8 (Config5);
1358 if (options & UWF) wol->wolopts |= WAKE_UCAST;
1359 if (options & BWF) wol->wolopts |= WAKE_BCAST;
1360 if (options & MWF) wol->wolopts |= WAKE_MCAST;
1361}
1362
1363static void cp_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1364{
1365 struct cp_private *cp = netdev_priv(dev);
1366
1367 strcpy (info->driver, DRV_NAME);
1368 strcpy (info->version, DRV_VERSION);
1369 strcpy (info->bus_info, pci_name(cp->pdev));
1370}
1371
1372static int cp_get_regs_len(struct net_device *dev)
1373{
1374 return CP_REGS_SIZE;
1375}
1376
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001377static int cp_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001379 switch (sset) {
1380 case ETH_SS_STATS:
1381 return CP_NUM_STATS;
1382 default:
1383 return -EOPNOTSUPP;
1384 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385}
1386
1387static int cp_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1388{
1389 struct cp_private *cp = netdev_priv(dev);
1390 int rc;
1391 unsigned long flags;
1392
1393 spin_lock_irqsave(&cp->lock, flags);
1394 rc = mii_ethtool_gset(&cp->mii_if, cmd);
1395 spin_unlock_irqrestore(&cp->lock, flags);
1396
1397 return rc;
1398}
1399
1400static int cp_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1401{
1402 struct cp_private *cp = netdev_priv(dev);
1403 int rc;
1404 unsigned long flags;
1405
1406 spin_lock_irqsave(&cp->lock, flags);
1407 rc = mii_ethtool_sset(&cp->mii_if, cmd);
1408 spin_unlock_irqrestore(&cp->lock, flags);
1409
1410 return rc;
1411}
1412
1413static int cp_nway_reset(struct net_device *dev)
1414{
1415 struct cp_private *cp = netdev_priv(dev);
1416 return mii_nway_restart(&cp->mii_if);
1417}
1418
1419static u32 cp_get_msglevel(struct net_device *dev)
1420{
1421 struct cp_private *cp = netdev_priv(dev);
1422 return cp->msg_enable;
1423}
1424
1425static void cp_set_msglevel(struct net_device *dev, u32 value)
1426{
1427 struct cp_private *cp = netdev_priv(dev);
1428 cp->msg_enable = value;
1429}
1430
1431static u32 cp_get_rx_csum(struct net_device *dev)
1432{
1433 struct cp_private *cp = netdev_priv(dev);
1434 return (cpr16(CpCmd) & RxChkSum) ? 1 : 0;
1435}
1436
1437static int cp_set_rx_csum(struct net_device *dev, u32 data)
1438{
1439 struct cp_private *cp = netdev_priv(dev);
1440 u16 cmd = cp->cpcmd, newcmd;
1441
1442 newcmd = cmd;
1443
1444 if (data)
1445 newcmd |= RxChkSum;
1446 else
1447 newcmd &= ~RxChkSum;
1448
1449 if (newcmd != cmd) {
1450 unsigned long flags;
1451
1452 spin_lock_irqsave(&cp->lock, flags);
1453 cp->cpcmd = newcmd;
1454 cpw16_f(CpCmd, newcmd);
1455 spin_unlock_irqrestore(&cp->lock, flags);
1456 }
1457
1458 return 0;
1459}
1460
1461static void cp_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1462 void *p)
1463{
1464 struct cp_private *cp = netdev_priv(dev);
1465 unsigned long flags;
1466
1467 if (regs->len < CP_REGS_SIZE)
1468 return /* -EINVAL */;
1469
1470 regs->version = CP_REGS_VER;
1471
1472 spin_lock_irqsave(&cp->lock, flags);
1473 memcpy_fromio(p, cp->regs, CP_REGS_SIZE);
1474 spin_unlock_irqrestore(&cp->lock, flags);
1475}
1476
1477static void cp_get_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1478{
1479 struct cp_private *cp = netdev_priv(dev);
1480 unsigned long flags;
1481
1482 spin_lock_irqsave (&cp->lock, flags);
1483 netdev_get_wol (cp, wol);
1484 spin_unlock_irqrestore (&cp->lock, flags);
1485}
1486
1487static int cp_set_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1488{
1489 struct cp_private *cp = netdev_priv(dev);
1490 unsigned long flags;
1491 int rc;
1492
1493 spin_lock_irqsave (&cp->lock, flags);
1494 rc = netdev_set_wol (cp, wol);
1495 spin_unlock_irqrestore (&cp->lock, flags);
1496
1497 return rc;
1498}
1499
1500static void cp_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
1501{
1502 switch (stringset) {
1503 case ETH_SS_STATS:
1504 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
1505 break;
1506 default:
1507 BUG();
1508 break;
1509 }
1510}
1511
1512static void cp_get_ethtool_stats (struct net_device *dev,
1513 struct ethtool_stats *estats, u64 *tmp_stats)
1514{
1515 struct cp_private *cp = netdev_priv(dev);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001516 struct cp_dma_stats *nic_stats;
1517 dma_addr_t dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 int i;
1519
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001520 nic_stats = dma_alloc_coherent(&cp->pdev->dev, sizeof(*nic_stats),
1521 &dma, GFP_KERNEL);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001522 if (!nic_stats)
1523 return;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001524
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 /* begin NIC statistics dump */
Stephen Hemminger8b512922005-09-14 09:45:44 -07001526 cpw32(StatsAddr + 4, (u64)dma >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001527 cpw32(StatsAddr, ((u64)dma & DMA_BIT_MASK(32)) | DumpStats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 cpr32(StatsAddr);
1529
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001530 for (i = 0; i < 1000; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 if ((cpr32(StatsAddr) & DumpStats) == 0)
1532 break;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001533 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 }
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001535 cpw32(StatsAddr, 0);
1536 cpw32(StatsAddr + 4, 0);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001537 cpr32(StatsAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
1539 i = 0;
Stephen Hemminger8b512922005-09-14 09:45:44 -07001540 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_ok);
1541 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok);
1542 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_err);
1543 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_err);
1544 tmp_stats[i++] = le16_to_cpu(nic_stats->rx_fifo);
1545 tmp_stats[i++] = le16_to_cpu(nic_stats->frame_align);
1546 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_1col);
1547 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_mcol);
1548 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_phys);
1549 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_bcast);
1550 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_ok_mcast);
1551 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_abort);
1552 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 tmp_stats[i++] = cp->cp_stats.rx_frags;
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02001554 BUG_ON(i != CP_NUM_STATS);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001555
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001556 dma_free_coherent(&cp->pdev->dev, sizeof(*nic_stats), nic_stats, dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557}
1558
Jeff Garzik7282d492006-09-13 14:30:00 -04001559static const struct ethtool_ops cp_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 .get_drvinfo = cp_get_drvinfo,
1561 .get_regs_len = cp_get_regs_len,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001562 .get_sset_count = cp_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 .get_settings = cp_get_settings,
1564 .set_settings = cp_set_settings,
1565 .nway_reset = cp_nway_reset,
1566 .get_link = ethtool_op_get_link,
1567 .get_msglevel = cp_get_msglevel,
1568 .set_msglevel = cp_set_msglevel,
1569 .get_rx_csum = cp_get_rx_csum,
1570 .set_rx_csum = cp_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 .set_tx_csum = ethtool_op_set_tx_csum, /* local! */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 .set_sg = ethtool_op_set_sg,
Jeff Garzikfcec3452005-05-12 19:28:49 -04001573 .set_tso = ethtool_op_set_tso,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 .get_regs = cp_get_regs,
1575 .get_wol = cp_get_wol,
1576 .set_wol = cp_set_wol,
1577 .get_strings = cp_get_strings,
1578 .get_ethtool_stats = cp_get_ethtool_stats,
Philip Craig722fdb32006-06-21 11:33:27 +10001579 .get_eeprom_len = cp_get_eeprom_len,
1580 .get_eeprom = cp_get_eeprom,
1581 .set_eeprom = cp_set_eeprom,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582};
1583
1584static int cp_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1585{
1586 struct cp_private *cp = netdev_priv(dev);
1587 int rc;
1588 unsigned long flags;
1589
1590 if (!netif_running(dev))
1591 return -EINVAL;
1592
1593 spin_lock_irqsave(&cp->lock, flags);
1594 rc = generic_mii_ioctl(&cp->mii_if, if_mii(rq), cmd, NULL);
1595 spin_unlock_irqrestore(&cp->lock, flags);
1596 return rc;
1597}
1598
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001599static int cp_set_mac_address(struct net_device *dev, void *p)
1600{
1601 struct cp_private *cp = netdev_priv(dev);
1602 struct sockaddr *addr = p;
1603
1604 if (!is_valid_ether_addr(addr->sa_data))
1605 return -EADDRNOTAVAIL;
1606
1607 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1608
1609 spin_lock_irq(&cp->lock);
1610
1611 cpw8_f(Cfg9346, Cfg9346_Unlock);
1612 cpw32_f(MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1613 cpw32_f(MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1614 cpw8_f(Cfg9346, Cfg9346_Lock);
1615
1616 spin_unlock_irq(&cp->lock);
1617
1618 return 0;
1619}
1620
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621/* Serial EEPROM section. */
1622
1623/* EEPROM_Ctrl bits. */
1624#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1625#define EE_CS 0x08 /* EEPROM chip select. */
1626#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1627#define EE_WRITE_0 0x00
1628#define EE_WRITE_1 0x02
1629#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1630#define EE_ENB (0x80 | EE_CS)
1631
1632/* Delay between EEPROM clock transitions.
1633 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1634 */
1635
1636#define eeprom_delay() readl(ee_addr)
1637
1638/* The EEPROM commands include the alway-set leading bit. */
Philip Craig722fdb32006-06-21 11:33:27 +10001639#define EE_EXTEND_CMD (4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640#define EE_WRITE_CMD (5)
1641#define EE_READ_CMD (6)
1642#define EE_ERASE_CMD (7)
1643
Philip Craig722fdb32006-06-21 11:33:27 +10001644#define EE_EWDS_ADDR (0)
1645#define EE_WRAL_ADDR (1)
1646#define EE_ERAL_ADDR (2)
1647#define EE_EWEN_ADDR (3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Philip Craig722fdb32006-06-21 11:33:27 +10001649#define CP_EEPROM_MAGIC PCI_DEVICE_ID_REALTEK_8139
1650
1651static void eeprom_cmd_start(void __iomem *ee_addr)
1652{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 writeb (EE_ENB & ~EE_CS, ee_addr);
1654 writeb (EE_ENB, ee_addr);
1655 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001656}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Philip Craig722fdb32006-06-21 11:33:27 +10001658static void eeprom_cmd(void __iomem *ee_addr, int cmd, int cmd_len)
1659{
1660 int i;
1661
1662 /* Shift the command bits out. */
1663 for (i = cmd_len - 1; i >= 0; i--) {
1664 int dataval = (cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 writeb (EE_ENB | dataval, ee_addr);
1666 eeprom_delay ();
1667 writeb (EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
1668 eeprom_delay ();
1669 }
1670 writeb (EE_ENB, ee_addr);
1671 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001672}
1673
1674static void eeprom_cmd_end(void __iomem *ee_addr)
1675{
1676 writeb (~EE_CS, ee_addr);
1677 eeprom_delay ();
1678}
1679
1680static void eeprom_extend_cmd(void __iomem *ee_addr, int extend_cmd,
1681 int addr_len)
1682{
1683 int cmd = (EE_EXTEND_CMD << addr_len) | (extend_cmd << (addr_len - 2));
1684
1685 eeprom_cmd_start(ee_addr);
1686 eeprom_cmd(ee_addr, cmd, 3 + addr_len);
1687 eeprom_cmd_end(ee_addr);
1688}
1689
1690static u16 read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1691{
1692 int i;
1693 u16 retval = 0;
1694 void __iomem *ee_addr = ioaddr + Cfg9346;
1695 int read_cmd = location | (EE_READ_CMD << addr_len);
1696
1697 eeprom_cmd_start(ee_addr);
1698 eeprom_cmd(ee_addr, read_cmd, 3 + addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699
1700 for (i = 16; i > 0; i--) {
1701 writeb (EE_ENB | EE_SHIFT_CLK, ee_addr);
1702 eeprom_delay ();
1703 retval =
1704 (retval << 1) | ((readb (ee_addr) & EE_DATA_READ) ? 1 :
1705 0);
1706 writeb (EE_ENB, ee_addr);
1707 eeprom_delay ();
1708 }
1709
Philip Craig722fdb32006-06-21 11:33:27 +10001710 eeprom_cmd_end(ee_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
1712 return retval;
1713}
1714
Philip Craig722fdb32006-06-21 11:33:27 +10001715static void write_eeprom(void __iomem *ioaddr, int location, u16 val,
1716 int addr_len)
1717{
1718 int i;
1719 void __iomem *ee_addr = ioaddr + Cfg9346;
1720 int write_cmd = location | (EE_WRITE_CMD << addr_len);
1721
1722 eeprom_extend_cmd(ee_addr, EE_EWEN_ADDR, addr_len);
1723
1724 eeprom_cmd_start(ee_addr);
1725 eeprom_cmd(ee_addr, write_cmd, 3 + addr_len);
1726 eeprom_cmd(ee_addr, val, 16);
1727 eeprom_cmd_end(ee_addr);
1728
1729 eeprom_cmd_start(ee_addr);
1730 for (i = 0; i < 20000; i++)
1731 if (readb(ee_addr) & EE_DATA_READ)
1732 break;
1733 eeprom_cmd_end(ee_addr);
1734
1735 eeprom_extend_cmd(ee_addr, EE_EWDS_ADDR, addr_len);
1736}
1737
1738static int cp_get_eeprom_len(struct net_device *dev)
1739{
1740 struct cp_private *cp = netdev_priv(dev);
1741 int size;
1742
1743 spin_lock_irq(&cp->lock);
1744 size = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 256 : 128;
1745 spin_unlock_irq(&cp->lock);
1746
1747 return size;
1748}
1749
1750static int cp_get_eeprom(struct net_device *dev,
1751 struct ethtool_eeprom *eeprom, u8 *data)
1752{
1753 struct cp_private *cp = netdev_priv(dev);
1754 unsigned int addr_len;
1755 u16 val;
1756 u32 offset = eeprom->offset >> 1;
1757 u32 len = eeprom->len;
1758 u32 i = 0;
1759
1760 eeprom->magic = CP_EEPROM_MAGIC;
1761
1762 spin_lock_irq(&cp->lock);
1763
1764 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1765
1766 if (eeprom->offset & 1) {
1767 val = read_eeprom(cp->regs, offset, addr_len);
1768 data[i++] = (u8)(val >> 8);
1769 offset++;
1770 }
1771
1772 while (i < len - 1) {
1773 val = read_eeprom(cp->regs, offset, addr_len);
1774 data[i++] = (u8)val;
1775 data[i++] = (u8)(val >> 8);
1776 offset++;
1777 }
1778
1779 if (i < len) {
1780 val = read_eeprom(cp->regs, offset, addr_len);
1781 data[i] = (u8)val;
1782 }
1783
1784 spin_unlock_irq(&cp->lock);
1785 return 0;
1786}
1787
1788static int cp_set_eeprom(struct net_device *dev,
1789 struct ethtool_eeprom *eeprom, u8 *data)
1790{
1791 struct cp_private *cp = netdev_priv(dev);
1792 unsigned int addr_len;
1793 u16 val;
1794 u32 offset = eeprom->offset >> 1;
1795 u32 len = eeprom->len;
1796 u32 i = 0;
1797
1798 if (eeprom->magic != CP_EEPROM_MAGIC)
1799 return -EINVAL;
1800
1801 spin_lock_irq(&cp->lock);
1802
1803 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1804
1805 if (eeprom->offset & 1) {
1806 val = read_eeprom(cp->regs, offset, addr_len) & 0xff;
1807 val |= (u16)data[i++] << 8;
1808 write_eeprom(cp->regs, offset, val, addr_len);
1809 offset++;
1810 }
1811
1812 while (i < len - 1) {
1813 val = (u16)data[i++];
1814 val |= (u16)data[i++] << 8;
1815 write_eeprom(cp->regs, offset, val, addr_len);
1816 offset++;
1817 }
1818
1819 if (i < len) {
1820 val = read_eeprom(cp->regs, offset, addr_len) & 0xff00;
1821 val |= (u16)data[i];
1822 write_eeprom(cp->regs, offset, val, addr_len);
1823 }
1824
1825 spin_unlock_irq(&cp->lock);
1826 return 0;
1827}
1828
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829/* Put the board into D3cold state and wait for WakeUp signal */
1830static void cp_set_d3_state (struct cp_private *cp)
1831{
1832 pci_enable_wake (cp->pdev, 0, 1); /* Enable PME# generation */
1833 pci_set_power_state (cp->pdev, PCI_D3hot);
1834}
1835
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001836static const struct net_device_ops cp_netdev_ops = {
1837 .ndo_open = cp_open,
1838 .ndo_stop = cp_close,
1839 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001840 .ndo_set_mac_address = cp_set_mac_address,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001841 .ndo_set_multicast_list = cp_set_rx_mode,
1842 .ndo_get_stats = cp_get_stats,
1843 .ndo_do_ioctl = cp_ioctl,
Stephen Hemminger00829822008-11-20 20:14:53 -08001844 .ndo_start_xmit = cp_start_xmit,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001845 .ndo_tx_timeout = cp_tx_timeout,
1846#if CP_VLAN_TAG_USED
1847 .ndo_vlan_rx_register = cp_vlan_rx_register,
1848#endif
1849#ifdef BROKEN
1850 .ndo_change_mtu = cp_change_mtu,
1851#endif
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +00001852
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001853#ifdef CONFIG_NET_POLL_CONTROLLER
1854 .ndo_poll_controller = cp_poll_controller,
1855#endif
1856};
1857
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858static int cp_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1859{
1860 struct net_device *dev;
1861 struct cp_private *cp;
1862 int rc;
1863 void __iomem *regs;
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001864 resource_size_t pciaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 unsigned int addr_len, i, pci_using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
1867#ifndef MODULE
1868 static int version_printed;
1869 if (version_printed++ == 0)
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001870 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871#endif
1872
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
Auke Kok44c10132007-06-08 15:46:36 -07001874 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision < 0x20) {
Stephen Hemmingerde4549c2008-10-21 18:04:27 -07001875 dev_info(&pdev->dev,
1876 "This (id %04x:%04x rev %02x) is not an 8139C+ compatible chip, use 8139too\n",
Auke Kok44c10132007-06-08 15:46:36 -07001877 pdev->vendor, pdev->device, pdev->revision);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 return -ENODEV;
1879 }
1880
1881 dev = alloc_etherdev(sizeof(struct cp_private));
1882 if (!dev)
1883 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 SET_NETDEV_DEV(dev, &pdev->dev);
1885
1886 cp = netdev_priv(dev);
1887 cp->pdev = pdev;
1888 cp->dev = dev;
1889 cp->msg_enable = (debug < 0 ? CP_DEF_MSG_ENABLE : debug);
1890 spin_lock_init (&cp->lock);
1891 cp->mii_if.dev = dev;
1892 cp->mii_if.mdio_read = mdio_read;
1893 cp->mii_if.mdio_write = mdio_write;
1894 cp->mii_if.phy_id = CP_INTERNAL_PHY;
1895 cp->mii_if.phy_id_mask = 0x1f;
1896 cp->mii_if.reg_num_mask = 0x1f;
1897 cp_set_rxbufsize(cp);
1898
1899 rc = pci_enable_device(pdev);
1900 if (rc)
1901 goto err_out_free;
1902
1903 rc = pci_set_mwi(pdev);
1904 if (rc)
1905 goto err_out_disable;
1906
1907 rc = pci_request_regions(pdev, DRV_NAME);
1908 if (rc)
1909 goto err_out_mwi;
1910
1911 pciaddr = pci_resource_start(pdev, 1);
1912 if (!pciaddr) {
1913 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001914 dev_err(&pdev->dev, "no MMIO resource\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 goto err_out_res;
1916 }
1917 if (pci_resource_len(pdev, 1) < CP_REGS_SIZE) {
1918 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001919 dev_err(&pdev->dev, "MMIO resource (%llx) too small\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001920 (unsigned long long)pci_resource_len(pdev, 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 goto err_out_res;
1922 }
1923
1924 /* Configure DMA attributes. */
1925 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07001926 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) &&
1927 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 pci_using_dac = 1;
1929 } else {
1930 pci_using_dac = 0;
1931
Yang Hongyang284901a2009-04-06 19:01:15 -07001932 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001934 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001935 "No usable DMA configuration, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 goto err_out_res;
1937 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001938 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001940 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001941 "No usable consistent DMA configuration, "
1942 "aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 goto err_out_res;
1944 }
1945 }
1946
1947 cp->cpcmd = (pci_using_dac ? PCIDAC : 0) |
1948 PCIMulRW | RxChkSum | CpRxOn | CpTxOn;
1949
1950 regs = ioremap(pciaddr, CP_REGS_SIZE);
1951 if (!regs) {
1952 rc = -EIO;
Andrew Morton4626dd42006-07-06 23:58:26 -07001953 dev_err(&pdev->dev, "Cannot map PCI MMIO (%Lx@%Lx)\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001954 (unsigned long long)pci_resource_len(pdev, 1),
1955 (unsigned long long)pciaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 goto err_out_res;
1957 }
1958 dev->base_addr = (unsigned long) regs;
1959 cp->regs = regs;
1960
1961 cp_stop_hw(cp);
1962
1963 /* read MAC address from EEPROM */
1964 addr_len = read_eeprom (regs, 0, 8) == 0x8129 ? 8 : 6;
1965 for (i = 0; i < 3; i++)
Al Viro03233b92007-08-23 02:31:17 +01001966 ((__le16 *) (dev->dev_addr))[i] =
1967 cpu_to_le16(read_eeprom (regs, i + 7, addr_len));
John W. Linvillebb0ce602005-09-12 10:48:54 -04001968 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001970 dev->netdev_ops = &cp_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001971 netif_napi_add(dev, &cp->napi, cp_rx_poll, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972 dev->ethtool_ops = &cp_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
1975#if CP_VLAN_TAG_USED
1976 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977#endif
1978
1979 if (pci_using_dac)
1980 dev->features |= NETIF_F_HIGHDMA;
1981
Jeff Garzikfcec3452005-05-12 19:28:49 -04001982#if 0 /* disabled by default until verified */
1983 dev->features |= NETIF_F_TSO;
1984#endif
1985
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 dev->irq = pdev->irq;
1987
1988 rc = register_netdev(dev);
1989 if (rc)
1990 goto err_out_iomap;
1991
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001992 pr_info("%s: RTL-8139C+ at 0x%lx, %pM, IRQ %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 dev->name,
1994 dev->base_addr,
Johannes Berge1749612008-10-27 15:59:26 -07001995 dev->dev_addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 dev->irq);
1997
1998 pci_set_drvdata(pdev, dev);
1999
2000 /* enable busmastering and memory-write-invalidate */
2001 pci_set_master(pdev);
2002
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002003 if (cp->wol_enabled)
2004 cp_set_d3_state (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005
2006 return 0;
2007
2008err_out_iomap:
2009 iounmap(regs);
2010err_out_res:
2011 pci_release_regions(pdev);
2012err_out_mwi:
2013 pci_clear_mwi(pdev);
2014err_out_disable:
2015 pci_disable_device(pdev);
2016err_out_free:
2017 free_netdev(dev);
2018 return rc;
2019}
2020
2021static void cp_remove_one (struct pci_dev *pdev)
2022{
2023 struct net_device *dev = pci_get_drvdata(pdev);
2024 struct cp_private *cp = netdev_priv(dev);
2025
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 unregister_netdev(dev);
2027 iounmap(cp->regs);
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002028 if (cp->wol_enabled)
2029 pci_set_power_state (pdev, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 pci_release_regions(pdev);
2031 pci_clear_mwi(pdev);
2032 pci_disable_device(pdev);
2033 pci_set_drvdata(pdev, NULL);
2034 free_netdev(dev);
2035}
2036
2037#ifdef CONFIG_PM
Pavel Machek05adc3b2005-04-16 15:25:25 -07002038static int cp_suspend (struct pci_dev *pdev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039{
François Romieu7668a492006-08-15 20:10:57 +02002040 struct net_device *dev = pci_get_drvdata(pdev);
2041 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 unsigned long flags;
2043
François Romieu7668a492006-08-15 20:10:57 +02002044 if (!netif_running(dev))
2045 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046
2047 netif_device_detach (dev);
2048 netif_stop_queue (dev);
2049
2050 spin_lock_irqsave (&cp->lock, flags);
2051
2052 /* Disable Rx and Tx */
2053 cpw16 (IntrMask, 0);
2054 cpw8 (Cmd, cpr8 (Cmd) & (~RxOn | ~TxOn));
2055
2056 spin_unlock_irqrestore (&cp->lock, flags);
2057
Francois Romieu576cfa92006-02-27 23:15:06 +01002058 pci_save_state(pdev);
2059 pci_enable_wake(pdev, pci_choose_state(pdev, state), cp->wol_enabled);
2060 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061
2062 return 0;
2063}
2064
2065static int cp_resume (struct pci_dev *pdev)
2066{
Francois Romieu576cfa92006-02-27 23:15:06 +01002067 struct net_device *dev = pci_get_drvdata (pdev);
2068 struct cp_private *cp = netdev_priv(dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002069 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070
Francois Romieu576cfa92006-02-27 23:15:06 +01002071 if (!netif_running(dev))
2072 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073
2074 netif_device_attach (dev);
Francois Romieu576cfa92006-02-27 23:15:06 +01002075
2076 pci_set_power_state(pdev, PCI_D0);
2077 pci_restore_state(pdev);
2078 pci_enable_wake(pdev, PCI_D0, 0);
2079
2080 /* FIXME: sh*t may happen if the Rx ring buffer is depleted */
2081 cp_init_rings_index (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 cp_init_hw (cp);
2083 netif_start_queue (dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002084
2085 spin_lock_irqsave (&cp->lock, flags);
2086
Richard Knutsson2501f842007-05-19 22:26:40 +02002087 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002088
2089 spin_unlock_irqrestore (&cp->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002090
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 return 0;
2092}
2093#endif /* CONFIG_PM */
2094
2095static struct pci_driver cp_driver = {
2096 .name = DRV_NAME,
2097 .id_table = cp_pci_tbl,
2098 .probe = cp_init_one,
2099 .remove = cp_remove_one,
2100#ifdef CONFIG_PM
2101 .resume = cp_resume,
2102 .suspend = cp_suspend,
2103#endif
2104};
2105
2106static int __init cp_init (void)
2107{
2108#ifdef MODULE
Alexander Beregalovb93d5842009-05-26 12:35:27 +00002109 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110#endif
Jeff Garzik29917622006-08-19 17:48:59 -04002111 return pci_register_driver(&cp_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112}
2113
2114static void __exit cp_exit (void)
2115{
2116 pci_unregister_driver (&cp_driver);
2117}
2118
2119module_init(cp_init);
2120module_exit(cp_exit);