blob: 706b803df7b7710da41d3ee66b6e814feb0e6f1f [file] [log] [blame]
Magnus Dammd28bdf02010-05-11 13:29:17 +00001#ifndef __SH_CLOCK_H
2#define __SH_CLOCK_H
3
4#include <linux/list.h>
5#include <linux/seq_file.h>
6#include <linux/cpufreq.h>
Paul Mundt28085bc2010-10-15 16:46:37 +09007#include <linux/types.h>
8#include <linux/kref.h>
Magnus Dammd28bdf02010-05-11 13:29:17 +00009#include <linux/clk.h>
10#include <linux/err.h>
11
12struct clk;
13
Paul Mundt28085bc2010-10-15 16:46:37 +090014struct clk_mapping {
15 phys_addr_t phys;
16 void __iomem *base;
17 unsigned long len;
18 struct kref ref;
19};
20
Magnus Damm84c36ff2012-02-29 22:18:19 +090021struct sh_clk_ops {
Paul Mundt549015c2010-11-15 18:48:25 +090022#ifdef CONFIG_SH_CLK_CPG_LEGACY
Magnus Dammd28bdf02010-05-11 13:29:17 +000023 void (*init)(struct clk *clk);
Paul Mundt549015c2010-11-15 18:48:25 +090024#endif
Magnus Dammd28bdf02010-05-11 13:29:17 +000025 int (*enable)(struct clk *clk);
26 void (*disable)(struct clk *clk);
27 unsigned long (*recalc)(struct clk *clk);
Paul Mundt35a96c72010-11-15 18:18:32 +090028 int (*set_rate)(struct clk *clk, unsigned long rate);
Magnus Dammd28bdf02010-05-11 13:29:17 +000029 int (*set_parent)(struct clk *clk, struct clk *parent);
30 long (*round_rate)(struct clk *clk, unsigned long rate);
31};
32
33struct clk {
34 struct list_head node;
Magnus Dammd28bdf02010-05-11 13:29:17 +000035 struct clk *parent;
Guennadi Liakhovetskib5272b502010-07-21 10:13:06 +000036 struct clk **parent_table; /* list of parents to */
37 unsigned short parent_num; /* choose between */
38 unsigned char src_shift; /* source clock field in the */
39 unsigned char src_width; /* configuration register */
Magnus Damm84c36ff2012-02-29 22:18:19 +090040 struct sh_clk_ops *ops;
Magnus Dammd28bdf02010-05-11 13:29:17 +000041
42 struct list_head children;
43 struct list_head sibling; /* node for children */
44
45 int usecount;
46
47 unsigned long rate;
48 unsigned long flags;
49
50 void __iomem *enable_reg;
51 unsigned int enable_bit;
Magnus Dammeda20302011-12-08 22:58:54 +090052 void __iomem *mapped_reg;
Magnus Dammd28bdf02010-05-11 13:29:17 +000053
54 unsigned long arch_flags;
55 void *priv;
Paul Mundt28085bc2010-10-15 16:46:37 +090056 struct clk_mapping *mapping;
Magnus Dammd28bdf02010-05-11 13:29:17 +000057 struct cpufreq_frequency_table *freq_table;
Paul Mundtf5869032010-10-15 18:17:35 +090058 unsigned int nr_freqs;
Magnus Dammd28bdf02010-05-11 13:29:17 +000059};
60
Paul Mundt4d6ddb02012-04-11 12:05:50 +090061#define CLK_ENABLE_ON_INIT BIT(0)
62
63#define CLK_ENABLE_REG_32BIT BIT(1) /* default access size */
64#define CLK_ENABLE_REG_16BIT BIT(2)
65#define CLK_ENABLE_REG_8BIT BIT(3)
66
67#define CLK_ENABLE_REG_MASK (CLK_ENABLE_REG_32BIT | \
68 CLK_ENABLE_REG_16BIT | \
69 CLK_ENABLE_REG_8BIT)
Magnus Dammd28bdf02010-05-11 13:29:17 +000070
Paul Mundta71ba092010-05-13 18:42:25 +090071/* drivers/sh/clk.c */
Magnus Dammd28bdf02010-05-11 13:29:17 +000072unsigned long followparent_recalc(struct clk *);
73void recalculate_root_clocks(void);
74void propagate_rate(struct clk *);
75int clk_reparent(struct clk *child, struct clk *parent);
76int clk_register(struct clk *);
77void clk_unregister(struct clk *);
Magnus Damm8b5ee112010-05-11 13:29:25 +000078void clk_enable_init_clocks(void);
Magnus Dammd28bdf02010-05-11 13:29:17 +000079
Magnus Dammd28bdf02010-05-11 13:29:17 +000080struct clk_div_mult_table {
81 unsigned int *divisors;
82 unsigned int nr_divisors;
83 unsigned int *multipliers;
84 unsigned int nr_multipliers;
85};
86
87struct cpufreq_frequency_table;
88void clk_rate_table_build(struct clk *clk,
89 struct cpufreq_frequency_table *freq_table,
90 int nr_freqs,
91 struct clk_div_mult_table *src_table,
92 unsigned long *bitmap);
93
94long clk_rate_table_round(struct clk *clk,
95 struct cpufreq_frequency_table *freq_table,
96 unsigned long rate);
97
98int clk_rate_table_find(struct clk *clk,
99 struct cpufreq_frequency_table *freq_table,
100 unsigned long rate);
101
Paul Mundt8e122db2010-10-15 18:33:24 +0900102long clk_rate_div_range_round(struct clk *clk, unsigned int div_min,
103 unsigned int div_max, unsigned long rate);
104
Kuninori Morimotodd2c0ca2011-09-19 18:51:13 -0700105long clk_rate_mult_range_round(struct clk *clk, unsigned int mult_min,
106 unsigned int mult_max, unsigned long rate);
107
Guennadi Liakhovetski6af26c62010-11-02 11:27:24 +0000108long clk_round_parent(struct clk *clk, unsigned long target,
109 unsigned long *best_freq, unsigned long *parent_freq,
110 unsigned int div_min, unsigned int div_max);
111
Paul Mundt4d6ddb02012-04-11 12:05:50 +0900112#define SH_CLK_MSTP(_parent, _enable_reg, _enable_bit, _flags) \
Magnus Dammd28bdf02010-05-11 13:29:17 +0000113{ \
114 .parent = _parent, \
115 .enable_reg = (void __iomem *)_enable_reg, \
116 .enable_bit = _enable_bit, \
117 .flags = _flags, \
118}
119
Paul Mundt4d6ddb02012-04-11 12:05:50 +0900120#define SH_CLK_MSTP32(_p, _r, _b, _f) \
121 SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_32BIT)
122
123#define SH_CLK_MSTP16(_p, _r, _b, _f) \
124 SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_16BIT)
125
126#define SH_CLK_MSTP8(_p, _r, _b, _f) \
127 SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_8BIT)
128
129int sh_clk_mstp_register(struct clk *clks, int nr);
130
131/*
132 * MSTP registration never really cared about access size, despite the
133 * original enable/disable pairs assuming a 32-bit access. Clocks are
134 * responsible for defining their access sizes either directly or via the
135 * clock definition wrappers.
136 */
137static inline int __deprecated sh_clk_mstp32_register(struct clk *clks, int nr)
138{
139 return sh_clk_mstp_register(clks, nr);
140}
Magnus Dammd28bdf02010-05-11 13:29:17 +0000141
142#define SH_CLK_DIV4(_parent, _reg, _shift, _div_bitmap, _flags) \
143{ \
144 .parent = _parent, \
145 .enable_reg = (void __iomem *)_reg, \
146 .enable_bit = _shift, \
147 .arch_flags = _div_bitmap, \
148 .flags = _flags, \
149}
150
Paul Mundta60977a2012-05-25 14:59:26 +0900151struct clk_div_table {
Magnus Dammd28bdf02010-05-11 13:29:17 +0000152 struct clk_div_mult_table *div_mult_table;
153 void (*kick)(struct clk *clk);
154};
155
Paul Mundta60977a2012-05-25 14:59:26 +0900156#define clk_div4_table clk_div_table
157
Magnus Dammd28bdf02010-05-11 13:29:17 +0000158int sh_clk_div4_register(struct clk *clks, int nr,
159 struct clk_div4_table *table);
160int sh_clk_div4_enable_register(struct clk *clks, int nr,
161 struct clk_div4_table *table);
162int sh_clk_div4_reparent_register(struct clk *clks, int nr,
163 struct clk_div4_table *table);
164
Kuninori Morimoto56242a12011-11-21 21:33:18 -0800165#define SH_CLK_DIV6_EXT(_reg, _flags, _parents, \
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000166 _num_parents, _src_shift, _src_width) \
167{ \
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000168 .enable_reg = (void __iomem *)_reg, \
169 .flags = _flags, \
170 .parent_table = _parents, \
171 .parent_num = _num_parents, \
172 .src_shift = _src_shift, \
173 .src_width = _src_width, \
Magnus Dammd28bdf02010-05-11 13:29:17 +0000174}
175
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000176#define SH_CLK_DIV6(_parent, _reg, _flags) \
Kuninori Morimoto56242a12011-11-21 21:33:18 -0800177{ \
178 .parent = _parent, \
179 .enable_reg = (void __iomem *)_reg, \
180 .flags = _flags, \
181}
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000182
Magnus Dammd28bdf02010-05-11 13:29:17 +0000183int sh_clk_div6_register(struct clk *clks, int nr);
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000184int sh_clk_div6_reparent_register(struct clk *clks, int nr);
Magnus Dammd28bdf02010-05-11 13:29:17 +0000185
Kuninori Morimoto15220432011-07-06 02:54:11 +0000186#define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
187#define CLKDEV_DEV_ID(_id, _clk) { .dev_id = _id, .clk = _clk }
188#define CLKDEV_ICK_ID(_cid, _did, _clk) { .con_id = _cid, .dev_id = _did, .clk = _clk }
189
Magnus Dammd28bdf02010-05-11 13:29:17 +0000190#endif /* __SH_CLOCK_H */