blob: 1f6445b147f817721832fb64c5ace1799d30a303 [file] [log] [blame]
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01001#ifndef _AM_X86_MPSPEC_H
2#define _AM_X86_MPSPEC_H
3
Ingo Molnar86c98352008-03-28 11:59:57 +01004#include <linux/init.h>
5
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01006#include <asm/mpspec_def.h>
7
Thomas Gleixner96a388d2007-10-11 11:20:03 +02008#ifdef CONFIG_X86_32
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01009#include <mach_mpspec.h>
10
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010011extern unsigned int def_to_bigsmp;
12extern int apic_version[MAX_APICS];
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010013extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010014extern int pic_mode;
15
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010016#define MAX_APICID 256
17
Thomas Gleixner96a388d2007-10-11 11:20:03 +020018#else
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010019
20#define MAX_MP_BUSSES 256
21/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
22#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
23
Yinghai Lu8643f9d2008-02-19 03:21:06 -080024extern void early_find_smp_config(void);
25extern void early_get_smp_config(void);
26
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010027#endif
28
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030029#if defined(CONFIG_MCA) || defined(CONFIG_EISA)
30extern int mp_bus_id_to_type[MAX_MP_BUSSES];
31#endif
32
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030033extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030034
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010035extern int mp_bus_id_to_pci_bus[MAX_MP_BUSSES];
36
37extern unsigned int boot_cpu_physical_apicid;
38extern int smp_found_config;
39extern int nr_ioapics;
40extern int mp_irq_entries;
41extern struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
42extern int mpc_default_type;
43extern unsigned long mp_lapic_addr;
44
45extern void find_smp_config(void);
46extern void get_smp_config(void);
47
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +030048void __cpuinit generic_processor_info(int apicid, int version);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010049#ifdef CONFIG_ACPI
Jack Steinera65d1d62008-03-28 14:12:08 -050050extern void mp_register_lapic(int id, u8 enabled);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010051extern void mp_register_lapic_address(u64 address);
Jack Steinera65d1d62008-03-28 14:12:08 -050052extern void mp_register_ioapic(int id, u32 address, u32 gsi_base);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010053extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
54 u32 gsi);
55extern void mp_config_acpi_legacy_irqs(void);
56extern int mp_register_gsi(u32 gsi, int edge_level, int active_high_low);
57#endif /* CONFIG_ACPI */
58
59#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
60
Joe Perches30971e12008-03-23 01:02:49 -070061struct physid_mask {
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010062 unsigned long mask[PHYSID_ARRAY_SIZE];
63};
64
65typedef struct physid_mask physid_mask_t;
66
67#define physid_set(physid, map) set_bit(physid, (map).mask)
68#define physid_clear(physid, map) clear_bit(physid, (map).mask)
69#define physid_isset(physid, map) test_bit(physid, (map).mask)
Joe Perches30971e12008-03-23 01:02:49 -070070#define physid_test_and_set(physid, map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010071 test_and_set_bit(physid, (map).mask)
72
Joe Perches30971e12008-03-23 01:02:49 -070073#define physids_and(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010074 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
75
Joe Perches30971e12008-03-23 01:02:49 -070076#define physids_or(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010077 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
78
Joe Perches30971e12008-03-23 01:02:49 -070079#define physids_clear(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010080 bitmap_zero((map).mask, MAX_APICS)
81
Joe Perches30971e12008-03-23 01:02:49 -070082#define physids_complement(dst, src) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010083 bitmap_complement((dst).mask, (src).mask, MAX_APICS)
84
Joe Perches30971e12008-03-23 01:02:49 -070085#define physids_empty(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010086 bitmap_empty((map).mask, MAX_APICS)
87
Joe Perches30971e12008-03-23 01:02:49 -070088#define physids_equal(map1, map2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010089 bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
90
Joe Perches30971e12008-03-23 01:02:49 -070091#define physids_weight(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010092 bitmap_weight((map).mask, MAX_APICS)
93
Joe Perches30971e12008-03-23 01:02:49 -070094#define physids_shift_right(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010095 bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
96
Joe Perches30971e12008-03-23 01:02:49 -070097#define physids_shift_left(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010098 bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
99
100#define physids_coerce(map) ((map).mask[0])
101
102#define physids_promote(physids) \
103 ({ \
104 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
105 __physid_mask.mask[0] = physids; \
106 __physid_mask; \
107 })
108
109#define physid_mask_of_physid(physid) \
110 ({ \
111 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
112 physid_set(physid, __physid_mask); \
113 __physid_mask; \
114 })
115
116#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
117#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
118
119extern physid_mask_t phys_cpu_present_map;
120
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200121#endif