blob: 3911e0450bbe18385125d2256253cf4f489d6005 [file] [log] [blame]
Jesse Barnes317c35d2008-08-25 15:11:06 -07001/*
2 *
3 * Copyright 2008 (c) Intel Corporation
4 * Jesse Barnes <jbarnes@virtuousgeek.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 */
26
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Eric Anholtf0217c42009-12-01 11:56:30 -080029#include "intel_drv.h"
Eugeni Dodonov5e5b7fa2012-01-07 23:40:34 -020030#include "i915_reg.h"
Jesse Barnes317c35d2008-08-25 15:11:06 -070031
Jesse Barnes317c35d2008-08-25 15:11:06 -070032static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
33{
34 struct drm_i915_private *dev_priv = dev->dev_private;
35
36 I915_WRITE8(index_port, reg);
37 return I915_READ8(data_port);
38}
39
40static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
41{
42 struct drm_i915_private *dev_priv = dev->dev_private;
43
44 I915_READ8(st01);
45 I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
46 return I915_READ8(VGA_AR_DATA_READ);
47}
48
49static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
50{
51 struct drm_i915_private *dev_priv = dev->dev_private;
52
53 I915_READ8(st01);
54 I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
55 I915_WRITE8(VGA_AR_DATA_WRITE, val);
56}
57
58static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
59{
60 struct drm_i915_private *dev_priv = dev->dev_private;
61
62 I915_WRITE8(index_port, reg);
63 I915_WRITE8(data_port, val);
64}
65
66static void i915_save_vga(struct drm_device *dev)
67{
68 struct drm_i915_private *dev_priv = dev->dev_private;
69 int i;
70 u16 cr_index, cr_data, st01;
71
Daniel Vetter44cec742013-01-25 17:53:21 +010072 /* VGA state */
73 dev_priv->regfile.saveVGA0 = I915_READ(VGA0);
74 dev_priv->regfile.saveVGA1 = I915_READ(VGA1);
75 dev_priv->regfile.saveVGA_PD = I915_READ(VGA_PD);
76 if (HAS_PCH_SPLIT(dev))
77 dev_priv->regfile.saveVGACNTRL = I915_READ(CPU_VGACNTRL);
78 else
79 dev_priv->regfile.saveVGACNTRL = I915_READ(VGACNTRL);
80
Jesse Barnes317c35d2008-08-25 15:11:06 -070081 /* VGA color palette registers */
Daniel Vetterf4c956a2012-11-02 19:55:02 +010082 dev_priv->regfile.saveDACMASK = I915_READ8(VGA_DACMASK);
Jesse Barnes317c35d2008-08-25 15:11:06 -070083
84 /* MSR bits */
Daniel Vetterf4c956a2012-11-02 19:55:02 +010085 dev_priv->regfile.saveMSR = I915_READ8(VGA_MSR_READ);
86 if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
Jesse Barnes317c35d2008-08-25 15:11:06 -070087 cr_index = VGA_CR_INDEX_CGA;
88 cr_data = VGA_CR_DATA_CGA;
89 st01 = VGA_ST01_CGA;
90 } else {
91 cr_index = VGA_CR_INDEX_MDA;
92 cr_data = VGA_CR_DATA_MDA;
93 st01 = VGA_ST01_MDA;
94 }
95
96 /* CRT controller regs */
97 i915_write_indexed(dev, cr_index, cr_data, 0x11,
98 i915_read_indexed(dev, cr_index, cr_data, 0x11) &
99 (~0x80));
100 for (i = 0; i <= 0x24; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100101 dev_priv->regfile.saveCR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700102 i915_read_indexed(dev, cr_index, cr_data, i);
103 /* Make sure we don't turn off CR group 0 writes */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100104 dev_priv->regfile.saveCR[0x11] &= ~0x80;
Jesse Barnes317c35d2008-08-25 15:11:06 -0700105
106 /* Attribute controller registers */
107 I915_READ8(st01);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100108 dev_priv->regfile.saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700109 for (i = 0; i <= 0x14; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100110 dev_priv->regfile.saveAR[i] = i915_read_ar(dev, st01, i, 0);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111 I915_READ8(st01);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100112 I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700113 I915_READ8(st01);
114
115 /* Graphics controller registers */
116 for (i = 0; i < 9; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100117 dev_priv->regfile.saveGR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700118 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
119
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100120 dev_priv->regfile.saveGR[0x10] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700121 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100122 dev_priv->regfile.saveGR[0x11] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700123 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100124 dev_priv->regfile.saveGR[0x18] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700125 i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
126
127 /* Sequencer registers */
128 for (i = 0; i < 8; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100129 dev_priv->regfile.saveSR[i] =
Jesse Barnes317c35d2008-08-25 15:11:06 -0700130 i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
131}
132
133static void i915_restore_vga(struct drm_device *dev)
134{
135 struct drm_i915_private *dev_priv = dev->dev_private;
136 int i;
137 u16 cr_index, cr_data, st01;
138
Daniel Vetter44cec742013-01-25 17:53:21 +0100139 /* VGA state */
140 if (HAS_PCH_SPLIT(dev))
141 I915_WRITE(CPU_VGACNTRL, dev_priv->regfile.saveVGACNTRL);
142 else
143 I915_WRITE(VGACNTRL, dev_priv->regfile.saveVGACNTRL);
144
145 I915_WRITE(VGA0, dev_priv->regfile.saveVGA0);
146 I915_WRITE(VGA1, dev_priv->regfile.saveVGA1);
147 I915_WRITE(VGA_PD, dev_priv->regfile.saveVGA_PD);
148 POSTING_READ(VGA_PD);
149 udelay(150);
150
Jesse Barnes317c35d2008-08-25 15:11:06 -0700151 /* MSR bits */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100152 I915_WRITE8(VGA_MSR_WRITE, dev_priv->regfile.saveMSR);
153 if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700154 cr_index = VGA_CR_INDEX_CGA;
155 cr_data = VGA_CR_DATA_CGA;
156 st01 = VGA_ST01_CGA;
157 } else {
158 cr_index = VGA_CR_INDEX_MDA;
159 cr_data = VGA_CR_DATA_MDA;
160 st01 = VGA_ST01_MDA;
161 }
162
163 /* Sequencer registers, don't write SR07 */
164 for (i = 0; i < 7; i++)
165 i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100166 dev_priv->regfile.saveSR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700167
168 /* CRT controller regs */
169 /* Enable CR group 0 writes */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100170 i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->regfile.saveCR[0x11]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700171 for (i = 0; i <= 0x24; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100172 i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->regfile.saveCR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700173
174 /* Graphics controller regs */
175 for (i = 0; i < 9; i++)
176 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100177 dev_priv->regfile.saveGR[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700178
179 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100180 dev_priv->regfile.saveGR[0x10]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700181 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100182 dev_priv->regfile.saveGR[0x11]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700183 i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100184 dev_priv->regfile.saveGR[0x18]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700185
186 /* Attribute controller registers */
187 I915_READ8(st01); /* switch back to index mode */
188 for (i = 0; i <= 0x14; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100189 i915_write_ar(dev, st01, i, dev_priv->regfile.saveAR[i], 0);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700190 I915_READ8(st01); /* switch back to index mode */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100191 I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX | 0x20);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700192 I915_READ8(st01);
193
194 /* VGA color palette registers */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100195 I915_WRITE8(VGA_DACMASK, dev_priv->regfile.saveDACMASK);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700196}
197
Keith Packardd70bed12011-06-29 00:30:34 -0700198static void i915_save_display(struct drm_device *dev)
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800199{
200 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800201
202 /* Display arbitration control */
Paulo Zanoni8de0add2013-01-18 18:29:03 -0200203 if (INTEL_INFO(dev)->gen <= 4)
204 dev_priv->regfile.saveDSPARB = I915_READ(DSPARB);
Zhao Yakuifccdaba2009-07-08 14:13:14 +0800205
206 /* This is only meaningful in non-KMS mode */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100207 /* Don't regfile.save them in KMS mode */
Daniel Vetter2e9723a2013-01-25 17:53:19 +0100208 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Daniel Vetterd8157a32013-01-25 17:53:20 +0100209 i915_save_display_reg(dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400210
Jesse Barnes317c35d2008-08-25 15:11:06 -0700211 /* LVDS state */
Chris Wilson90eb77b2010-08-14 14:41:23 +0100212 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100213 dev_priv->regfile.savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
214 dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
215 dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
216 dev_priv->regfile.saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
217 dev_priv->regfile.saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
218 dev_priv->regfile.saveLVDS = I915_READ(PCH_LVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800219 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100220 dev_priv->regfile.savePP_CONTROL = I915_READ(PP_CONTROL);
221 dev_priv->regfile.savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
222 dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
223 dev_priv->regfile.saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100224 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100225 dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
Zhenyu Wang42048782009-10-21 15:27:01 +0800226 if (IS_MOBILE(dev) && !IS_I830(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100227 dev_priv->regfile.saveLVDS = I915_READ(LVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800228 }
229
Chris Wilson90eb77b2010-08-14 14:41:23 +0100230 if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100231 dev_priv->regfile.savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800232
Chris Wilson90eb77b2010-08-14 14:41:23 +0100233 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100234 dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
235 dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
236 dev_priv->regfile.savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
Zhenyu Wang42048782009-10-21 15:27:01 +0800237 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100238 dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
239 dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
240 dev_priv->regfile.savePP_DIVISOR = I915_READ(PP_DIVISOR);
Zhenyu Wang42048782009-10-21 15:27:01 +0800241 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700242
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100243 /* Only regfile.save FBC state on the platform that supports FBC */
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800244 if (I915_HAS_FBC(dev)) {
Chris Wilson90eb77b2010-08-14 14:41:23 +0100245 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100246 dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800247 } else if (IS_GM45(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100248 dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800249 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100250 dev_priv->regfile.saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
251 dev_priv->regfile.saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
252 dev_priv->regfile.saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
253 dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800254 }
Jesse Barnes06027f92009-10-05 13:47:26 -0700255 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700256
Daniel Vetter44cec742013-01-25 17:53:21 +0100257 if (!drm_core_check_feature(dev, DRIVER_MODESET))
258 i915_save_vga(dev);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700259}
260
Keith Packardd70bed12011-06-29 00:30:34 -0700261static void i915_restore_display(struct drm_device *dev)
Jesse Barnes317c35d2008-08-25 15:11:06 -0700262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
Peng Li461cba22008-11-18 12:39:02 +0800264
Keith Packard881ee982008-11-02 23:08:44 -0800265 /* Display arbitration */
Paulo Zanoni8de0add2013-01-18 18:29:03 -0200266 if (INTEL_INFO(dev)->gen <= 4)
267 I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700268
Daniel Vetter2e9723a2013-01-25 17:53:19 +0100269 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Daniel Vetterd8157a32013-01-25 17:53:20 +0100270 i915_restore_display_reg(dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400271
Jesse Barnes317c35d2008-08-25 15:11:06 -0700272 /* LVDS state */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100273 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100274 I915_WRITE(BLC_PWM_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
Zhenyu Wang42048782009-10-21 15:27:01 +0800275
Chris Wilson90eb77b2010-08-14 14:41:23 +0100276 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100277 I915_WRITE(PCH_LVDS, dev_priv->regfile.saveLVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800278 } else if (IS_MOBILE(dev) && !IS_I830(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100279 I915_WRITE(LVDS, dev_priv->regfile.saveLVDS);
Zhenyu Wang42048782009-10-21 15:27:01 +0800280
Chris Wilson90eb77b2010-08-14 14:41:23 +0100281 if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100282 I915_WRITE(PFIT_CONTROL, dev_priv->regfile.savePFIT_CONTROL);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700283
Chris Wilson90eb77b2010-08-14 14:41:23 +0100284 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100285 I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->regfile.saveBLC_PWM_CTL);
286 I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
Takashi Iwai6db65cb2012-06-21 15:30:41 +0200287 /* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2;
288 * otherwise we get blank eDP screen after S3 on some machines
289 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100290 I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->regfile.saveBLC_CPU_PWM_CTL2);
291 I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->regfile.saveBLC_CPU_PWM_CTL);
292 I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
293 I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
294 I915_WRITE(PCH_PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
295 I915_WRITE(PCH_PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
Jesse Barnes88271da2011-01-05 12:01:24 -0800296 I915_WRITE(RSTDBYCTL,
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100297 dev_priv->regfile.saveMCHBAR_RENDER_STANDBY);
Zhenyu Wang42048782009-10-21 15:27:01 +0800298 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100299 I915_WRITE(PFIT_PGM_RATIOS, dev_priv->regfile.savePFIT_PGM_RATIOS);
300 I915_WRITE(BLC_PWM_CTL, dev_priv->regfile.saveBLC_PWM_CTL);
301 I915_WRITE(BLC_HIST_CTL, dev_priv->regfile.saveBLC_HIST_CTL);
302 I915_WRITE(PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
303 I915_WRITE(PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
304 I915_WRITE(PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
305 I915_WRITE(PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
Zhenyu Wang42048782009-10-21 15:27:01 +0800306 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700307
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800308 /* only restore FBC info on the platform that supports FBC*/
Chris Wilson43a95392011-07-08 12:22:36 +0100309 intel_disable_fbc(dev);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800310 if (I915_HAS_FBC(dev)) {
Chris Wilson90eb77b2010-08-14 14:41:23 +0100311 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100312 I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800313 } else if (IS_GM45(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100314 I915_WRITE(DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800315 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100316 I915_WRITE(FBC_CFB_BASE, dev_priv->regfile.saveFBC_CFB_BASE);
317 I915_WRITE(FBC_LL_BASE, dev_priv->regfile.saveFBC_LL_BASE);
318 I915_WRITE(FBC_CONTROL2, dev_priv->regfile.saveFBC_CONTROL2);
319 I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL);
Zhao Yakuia2c459e2010-03-19 17:05:10 +0800320 }
Jesse Barnes06027f92009-10-05 13:47:26 -0700321 }
Daniel Vettera65e8272013-01-25 17:53:22 +0100322
Daniel Vetter44cec742013-01-25 17:53:21 +0100323 if (!drm_core_check_feature(dev, DRIVER_MODESET))
324 i915_restore_vga(dev);
Zhenyu Wang42048782009-10-21 15:27:01 +0800325 else
Daniel Vetter44cec742013-01-25 17:53:21 +0100326 i915_redisable_vga(dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400327}
328
329int i915_save_state(struct drm_device *dev)
330{
331 struct drm_i915_private *dev_priv = dev->dev_private;
332 int i;
333
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100334 pci_read_config_byte(dev->pdev, LBB, &dev_priv->regfile.saveLBB);
Ben Gamari1341d652009-09-14 17:48:42 -0400335
Keith Packardd70bed12011-06-29 00:30:34 -0700336 mutex_lock(&dev->struct_mutex);
337
Ben Gamari1341d652009-09-14 17:48:42 -0400338 i915_save_display(dev);
339
Daniel Vetter905c27b2012-10-17 11:32:56 +0200340 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
341 /* Interrupt state */
342 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100343 dev_priv->regfile.saveDEIER = I915_READ(DEIER);
344 dev_priv->regfile.saveDEIMR = I915_READ(DEIMR);
345 dev_priv->regfile.saveGTIER = I915_READ(GTIER);
346 dev_priv->regfile.saveGTIMR = I915_READ(GTIMR);
347 dev_priv->regfile.saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
348 dev_priv->regfile.saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
349 dev_priv->regfile.saveMCHBAR_RENDER_STANDBY =
Daniel Vetter905c27b2012-10-17 11:32:56 +0200350 I915_READ(RSTDBYCTL);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100351 dev_priv->regfile.savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200352 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100353 dev_priv->regfile.saveIER = I915_READ(IER);
354 dev_priv->regfile.saveIMR = I915_READ(IMR);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200355 }
Zhenyu Wang42048782009-10-21 15:27:01 +0800356 }
Ben Gamari1341d652009-09-14 17:48:42 -0400357
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200358 intel_disable_gt_powersave(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800359
Ben Gamari1341d652009-09-14 17:48:42 -0400360 /* Cache mode state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100361 dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
Ben Gamari1341d652009-09-14 17:48:42 -0400362
363 /* Memory Arbitration state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100364 dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
Ben Gamari1341d652009-09-14 17:48:42 -0400365
366 /* Scratch space */
367 for (i = 0; i < 16; i++) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100368 dev_priv->regfile.saveSWF0[i] = I915_READ(SWF00 + (i << 2));
369 dev_priv->regfile.saveSWF1[i] = I915_READ(SWF10 + (i << 2));
Ben Gamari1341d652009-09-14 17:48:42 -0400370 }
371 for (i = 0; i < 3; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100372 dev_priv->regfile.saveSWF2[i] = I915_READ(SWF30 + (i << 2));
Ben Gamari1341d652009-09-14 17:48:42 -0400373
Keith Packardd70bed12011-06-29 00:30:34 -0700374 mutex_unlock(&dev->struct_mutex);
375
Ben Gamari1341d652009-09-14 17:48:42 -0400376 return 0;
377}
378
379int i915_restore_state(struct drm_device *dev)
380{
381 struct drm_i915_private *dev_priv = dev->dev_private;
382 int i;
383
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100384 pci_write_config_byte(dev->pdev, LBB, dev_priv->regfile.saveLBB);
Ben Gamari1341d652009-09-14 17:48:42 -0400385
Keith Packardd70bed12011-06-29 00:30:34 -0700386 mutex_lock(&dev->struct_mutex);
387
Ben Gamari1341d652009-09-14 17:48:42 -0400388 i915_restore_display(dev);
389
Daniel Vetter905c27b2012-10-17 11:32:56 +0200390 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
391 /* Interrupt state */
392 if (HAS_PCH_SPLIT(dev)) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100393 I915_WRITE(DEIER, dev_priv->regfile.saveDEIER);
394 I915_WRITE(DEIMR, dev_priv->regfile.saveDEIMR);
395 I915_WRITE(GTIER, dev_priv->regfile.saveGTIER);
396 I915_WRITE(GTIMR, dev_priv->regfile.saveGTIMR);
397 I915_WRITE(_FDI_RXA_IMR, dev_priv->regfile.saveFDI_RXA_IMR);
398 I915_WRITE(_FDI_RXB_IMR, dev_priv->regfile.saveFDI_RXB_IMR);
399 I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->regfile.savePCH_PORT_HOTPLUG);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200400 } else {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100401 I915_WRITE(IER, dev_priv->regfile.saveIER);
402 I915_WRITE(IMR, dev_priv->regfile.saveIMR);
Daniel Vetter905c27b2012-10-17 11:32:56 +0200403 }
Zhenyu Wang42048782009-10-21 15:27:01 +0800404 }
Keith Packardd70bed12011-06-29 00:30:34 -0700405
Jesse Barnes317c35d2008-08-25 15:11:06 -0700406 /* Cache mode state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100407 I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 | 0xffff0000);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700408
409 /* Memory arbitration state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100410 I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700411
412 for (i = 0; i < 16; i++) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100413 I915_WRITE(SWF00 + (i << 2), dev_priv->regfile.saveSWF0[i]);
414 I915_WRITE(SWF10 + (i << 2), dev_priv->regfile.saveSWF1[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700415 }
416 for (i = 0; i < 3; i++)
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100417 I915_WRITE(SWF30 + (i << 2), dev_priv->regfile.saveSWF2[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700418
Keith Packardd70bed12011-06-29 00:30:34 -0700419 mutex_unlock(&dev->struct_mutex);
420
Chris Wilsonf899fc62010-07-20 15:44:45 -0700421 intel_i2c_reset(dev);
Eric Anholtf0217c42009-12-01 11:56:30 -0800422
Jesse Barnes317c35d2008-08-25 15:11:06 -0700423 return 0;
424}