blob: a3119a00d8fac8ef8295ef3593f16a60c2603aab [file] [log] [blame]
Mark Brown1b340bd2008-07-30 19:12:04 +01001/*
2 * pxa-ssp.c -- ALSA Soc Audio Layer
3 *
4 * Copyright 2005,2008 Wolfson Microelectronics PLC.
5 * Author: Liam Girdwood
6 * Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 * TODO:
14 * o Test network mode for > 16bit sample size
15 */
16
17#include <linux/init.h>
18#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010020#include <linux/platform_device.h>
21#include <linux/clk.h>
22#include <linux/io.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080023#include <linux/pxa2xx_ssp.h>
Daniel Mack2023c902013-08-12 10:42:38 +020024#include <linux/of.h>
Daniel Mackd65a1452013-08-12 10:42:39 +020025#include <linux/dmaengine.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010026
Philipp Zabel06646782009-02-03 21:18:26 +010027#include <asm/irq.h>
28
Mark Brown1b340bd2008-07-30 19:12:04 +010029#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/initval.h>
32#include <sound/pcm_params.h>
33#include <sound/soc.h>
34#include <sound/pxa2xx-lib.h>
Daniel Mackd65a1452013-08-12 10:42:39 +020035#include <sound/dmaengine_pcm.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010036
37#include <mach/hardware.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010038
Haojian Zhuangdd99a452010-08-13 21:55:27 +080039#include "../../arm/pxa2xx-pcm.h"
Mark Brown1b340bd2008-07-30 19:12:04 +010040#include "pxa-ssp.h"
41
42/*
43 * SSP audio private data
44 */
45struct ssp_priv {
Eric Miaof9efc9d2010-02-09 19:46:01 +080046 struct ssp_device *ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +010047 unsigned int sysclk;
48 int dai_fmt;
49#ifdef CONFIG_PM
Eric Miaof9efc9d2010-02-09 19:46:01 +080050 uint32_t cr0;
51 uint32_t cr1;
52 uint32_t to;
53 uint32_t psp;
Mark Brown1b340bd2008-07-30 19:12:04 +010054#endif
55};
56
Mark Brown1b340bd2008-07-30 19:12:04 +010057static void dump_registers(struct ssp_device *ssp)
58{
59 dev_dbg(&ssp->pdev->dev, "SSCR0 0x%08x SSCR1 0x%08x SSTO 0x%08x\n",
Haojian Zhuangbaffe162010-05-05 10:11:15 -040060 pxa_ssp_read_reg(ssp, SSCR0), pxa_ssp_read_reg(ssp, SSCR1),
61 pxa_ssp_read_reg(ssp, SSTO));
Mark Brown1b340bd2008-07-30 19:12:04 +010062
63 dev_dbg(&ssp->pdev->dev, "SSPSP 0x%08x SSSR 0x%08x SSACD 0x%08x\n",
Haojian Zhuangbaffe162010-05-05 10:11:15 -040064 pxa_ssp_read_reg(ssp, SSPSP), pxa_ssp_read_reg(ssp, SSSR),
65 pxa_ssp_read_reg(ssp, SSACD));
Mark Brown1b340bd2008-07-30 19:12:04 +010066}
67
Haojian Zhuangbaffe162010-05-05 10:11:15 -040068static void pxa_ssp_enable(struct ssp_device *ssp)
Eric Miaof9efc9d2010-02-09 19:46:01 +080069{
70 uint32_t sscr0;
71
72 sscr0 = __raw_readl(ssp->mmio_base + SSCR0) | SSCR0_SSE;
73 __raw_writel(sscr0, ssp->mmio_base + SSCR0);
74}
75
Haojian Zhuangbaffe162010-05-05 10:11:15 -040076static void pxa_ssp_disable(struct ssp_device *ssp)
Eric Miaof9efc9d2010-02-09 19:46:01 +080077{
78 uint32_t sscr0;
79
80 sscr0 = __raw_readl(ssp->mmio_base + SSCR0) & ~SSCR0_SSE;
81 __raw_writel(sscr0, ssp->mmio_base + SSCR0);
82}
83
guoyhd93ca1a2012-05-07 15:34:24 +080084static void pxa_ssp_set_dma_params(struct ssp_device *ssp, int width4,
Daniel Mackd65a1452013-08-12 10:42:39 +020085 int out, struct snd_dmaengine_dai_dma_data *dma)
Eric Miao2d7e71f2009-04-23 17:05:38 +080086{
Daniel Mackd65a1452013-08-12 10:42:39 +020087 dma->addr_width = width4 ? DMA_SLAVE_BUSWIDTH_4_BYTES :
88 DMA_SLAVE_BUSWIDTH_2_BYTES;
89 dma->maxburst = 16;
90 dma->addr = ssp->phys_base + SSDR;
Eric Miao2d7e71f2009-04-23 17:05:38 +080091}
92
Mark Browndee89c42008-11-18 22:11:38 +000093static int pxa_ssp_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000094 struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +010095{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000096 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +080097 struct ssp_device *ssp = priv->ssp;
Daniel Mackd65a1452013-08-12 10:42:39 +020098 struct snd_dmaengine_dai_dma_data *dma;
Mark Brown1b340bd2008-07-30 19:12:04 +010099 int ret = 0;
100
101 if (!cpu_dai->active) {
Eric Miaof9efc9d2010-02-09 19:46:01 +0800102 clk_enable(ssp->clk);
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400103 pxa_ssp_disable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100104 }
Eric Miao2d7e71f2009-04-23 17:05:38 +0800105
Daniel Mackd65a1452013-08-12 10:42:39 +0200106 dma = kzalloc(sizeof(struct snd_dmaengine_dai_dma_data), GFP_KERNEL);
guoyhd93ca1a2012-05-07 15:34:24 +0800107 if (!dma)
108 return -ENOMEM;
Daniel Macka6714682013-08-12 10:42:40 +0200109
110 dma->filter_data = substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
111 &ssp->drcmr_tx : &ssp->drcmr_rx;
112
Daniel Mackd65a1452013-08-12 10:42:39 +0200113 snd_soc_dai_set_dma_data(cpu_dai, substream, dma);
Daniel Mack5f712b22010-03-22 10:11:15 +0100114
Mark Brown1b340bd2008-07-30 19:12:04 +0100115 return ret;
116}
117
Mark Browndee89c42008-11-18 22:11:38 +0000118static void pxa_ssp_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000119 struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100120{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000121 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800122 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100123
124 if (!cpu_dai->active) {
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400125 pxa_ssp_disable(ssp);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800126 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100127 }
Eric Miao2d7e71f2009-04-23 17:05:38 +0800128
Daniel Mack5f712b22010-03-22 10:11:15 +0100129 kfree(snd_soc_dai_get_dma_data(cpu_dai, substream));
130 snd_soc_dai_set_dma_data(cpu_dai, substream, NULL);
Mark Brown1b340bd2008-07-30 19:12:04 +0100131}
132
133#ifdef CONFIG_PM
134
Mark Browndc7d7b82008-12-03 18:21:52 +0000135static int pxa_ssp_suspend(struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100136{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000137 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800138 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100139
140 if (!cpu_dai->active)
Russell King988addf2010-03-08 20:21:04 +0000141 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100142
Eric Miaof9efc9d2010-02-09 19:46:01 +0800143 priv->cr0 = __raw_readl(ssp->mmio_base + SSCR0);
144 priv->cr1 = __raw_readl(ssp->mmio_base + SSCR1);
145 priv->to = __raw_readl(ssp->mmio_base + SSTO);
146 priv->psp = __raw_readl(ssp->mmio_base + SSPSP);
147
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400148 pxa_ssp_disable(ssp);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800149 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100150 return 0;
151}
152
Mark Browndc7d7b82008-12-03 18:21:52 +0000153static int pxa_ssp_resume(struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100154{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000155 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800156 struct ssp_device *ssp = priv->ssp;
157 uint32_t sssr = SSSR_ROR | SSSR_TUR | SSSR_BCE;
Mark Brown1b340bd2008-07-30 19:12:04 +0100158
Eric Miaof9efc9d2010-02-09 19:46:01 +0800159 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100160
Eric Miaof9efc9d2010-02-09 19:46:01 +0800161 __raw_writel(sssr, ssp->mmio_base + SSSR);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800162 __raw_writel(priv->cr0 & ~SSCR0_SSE, ssp->mmio_base + SSCR0);
163 __raw_writel(priv->cr1, ssp->mmio_base + SSCR1);
164 __raw_writel(priv->to, ssp->mmio_base + SSTO);
165 __raw_writel(priv->psp, ssp->mmio_base + SSPSP);
Daniel Mack026384d2010-02-02 18:45:27 +0800166
167 if (cpu_dai->active)
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400168 pxa_ssp_enable(ssp);
Daniel Mack026384d2010-02-02 18:45:27 +0800169 else
Russell King988addf2010-03-08 20:21:04 +0000170 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100171
172 return 0;
173}
174
175#else
176#define pxa_ssp_suspend NULL
177#define pxa_ssp_resume NULL
178#endif
179
180/**
181 * ssp_set_clkdiv - set SSP clock divider
182 * @div: serial clock rate divider
183 */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400184static void pxa_ssp_set_scr(struct ssp_device *ssp, u32 div)
Mark Brown1b340bd2008-07-30 19:12:04 +0100185{
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400186 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100187
Qiao Zhou972a55b2012-06-04 10:41:04 +0800188 if (ssp->type == PXA25x_SSP) {
Philipp Zabel1a297282009-04-17 11:39:38 +0200189 sscr0 &= ~0x0000ff00;
190 sscr0 |= ((div - 2)/2) << 8; /* 2..512 */
191 } else {
192 sscr0 &= ~0x000fff00;
193 sscr0 |= (div - 1) << 8; /* 1..4096 */
194 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400195 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Philipp Zabel1a297282009-04-17 11:39:38 +0200196}
197
198/**
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400199 * pxa_ssp_get_clkdiv - get SSP clock divider
Philipp Zabel1a297282009-04-17 11:39:38 +0200200 */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400201static u32 pxa_ssp_get_scr(struct ssp_device *ssp)
Philipp Zabel1a297282009-04-17 11:39:38 +0200202{
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400203 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Philipp Zabel1a297282009-04-17 11:39:38 +0200204 u32 div;
205
Qiao Zhou972a55b2012-06-04 10:41:04 +0800206 if (ssp->type == PXA25x_SSP)
Philipp Zabel1a297282009-04-17 11:39:38 +0200207 div = ((sscr0 >> 8) & 0xff) * 2 + 2;
208 else
209 div = ((sscr0 >> 8) & 0xfff) + 1;
210 return div;
Mark Brown1b340bd2008-07-30 19:12:04 +0100211}
212
213/*
214 * Set the SSP ports SYSCLK.
215 */
216static int pxa_ssp_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
217 int clk_id, unsigned int freq, int dir)
218{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000219 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800220 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100221 int val;
222
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400223 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) &
Daniel Mack20a41ea2009-03-04 21:16:57 +0100224 ~(SSCR0_ECS | SSCR0_NCS | SSCR0_MOD | SSCR0_ACS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100225
226 dev_dbg(&ssp->pdev->dev,
Roel Kluin449bd542009-05-27 17:08:39 -0700227 "pxa_ssp_set_dai_sysclk id: %d, clk_id %d, freq %u\n",
Mark Brown1b340bd2008-07-30 19:12:04 +0100228 cpu_dai->id, clk_id, freq);
229
230 switch (clk_id) {
231 case PXA_SSP_CLK_NET_PLL:
232 sscr0 |= SSCR0_MOD;
233 break;
234 case PXA_SSP_CLK_PLL:
235 /* Internal PLL is fixed */
Qiao Zhou972a55b2012-06-04 10:41:04 +0800236 if (ssp->type == PXA25x_SSP)
Mark Brown1b340bd2008-07-30 19:12:04 +0100237 priv->sysclk = 1843200;
238 else
239 priv->sysclk = 13000000;
240 break;
241 case PXA_SSP_CLK_EXT:
242 priv->sysclk = freq;
243 sscr0 |= SSCR0_ECS;
244 break;
245 case PXA_SSP_CLK_NET:
246 priv->sysclk = freq;
247 sscr0 |= SSCR0_NCS | SSCR0_MOD;
248 break;
249 case PXA_SSP_CLK_AUDIO:
250 priv->sysclk = 0;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400251 pxa_ssp_set_scr(ssp, 1);
Daniel Mack20a41ea2009-03-04 21:16:57 +0100252 sscr0 |= SSCR0_ACS;
Mark Brown1b340bd2008-07-30 19:12:04 +0100253 break;
254 default:
255 return -ENODEV;
256 }
257
258 /* The SSP clock must be disabled when changing SSP clock mode
259 * on PXA2xx. On PXA3xx it must be enabled when doing so. */
Qiao Zhou972a55b2012-06-04 10:41:04 +0800260 if (ssp->type != PXA3xx_SSP)
Eric Miaof9efc9d2010-02-09 19:46:01 +0800261 clk_disable(ssp->clk);
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400262 val = pxa_ssp_read_reg(ssp, SSCR0) | sscr0;
263 pxa_ssp_write_reg(ssp, SSCR0, val);
Qiao Zhou972a55b2012-06-04 10:41:04 +0800264 if (ssp->type != PXA3xx_SSP)
Eric Miaof9efc9d2010-02-09 19:46:01 +0800265 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100266
267 return 0;
268}
269
270/*
271 * Set the SSP clock dividers.
272 */
273static int pxa_ssp_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
274 int div_id, int div)
275{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000276 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800277 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100278 int val;
279
280 switch (div_id) {
281 case PXA_SSP_AUDIO_DIV_ACDS:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400282 val = (pxa_ssp_read_reg(ssp, SSACD) & ~0x7) | SSACD_ACDS(div);
283 pxa_ssp_write_reg(ssp, SSACD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100284 break;
285 case PXA_SSP_AUDIO_DIV_SCDB:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400286 val = pxa_ssp_read_reg(ssp, SSACD);
Mark Brown1b340bd2008-07-30 19:12:04 +0100287 val &= ~SSACD_SCDB;
Qiao Zhou972a55b2012-06-04 10:41:04 +0800288 if (ssp->type == PXA3xx_SSP)
Mark Brown1b340bd2008-07-30 19:12:04 +0100289 val &= ~SSACD_SCDX8;
Mark Brown1b340bd2008-07-30 19:12:04 +0100290 switch (div) {
291 case PXA_SSP_CLK_SCDB_1:
292 val |= SSACD_SCDB;
293 break;
294 case PXA_SSP_CLK_SCDB_4:
295 break;
Mark Brown1b340bd2008-07-30 19:12:04 +0100296 case PXA_SSP_CLK_SCDB_8:
Qiao Zhou972a55b2012-06-04 10:41:04 +0800297 if (ssp->type == PXA3xx_SSP)
Mark Brown1b340bd2008-07-30 19:12:04 +0100298 val |= SSACD_SCDX8;
299 else
300 return -EINVAL;
301 break;
Mark Brown1b340bd2008-07-30 19:12:04 +0100302 default:
303 return -EINVAL;
304 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400305 pxa_ssp_write_reg(ssp, SSACD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100306 break;
307 case PXA_SSP_DIV_SCR:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400308 pxa_ssp_set_scr(ssp, div);
Mark Brown1b340bd2008-07-30 19:12:04 +0100309 break;
310 default:
311 return -ENODEV;
312 }
313
314 return 0;
315}
316
317/*
318 * Configure the PLL frequency pxa27x and (afaik - pxa320 only)
319 */
Mark Brown85488032009-09-05 18:52:16 +0100320static int pxa_ssp_set_dai_pll(struct snd_soc_dai *cpu_dai, int pll_id,
321 int source, unsigned int freq_in, unsigned int freq_out)
Mark Brown1b340bd2008-07-30 19:12:04 +0100322{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000323 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800324 struct ssp_device *ssp = priv->ssp;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400325 u32 ssacd = pxa_ssp_read_reg(ssp, SSACD) & ~0x70;
Mark Brown1b340bd2008-07-30 19:12:04 +0100326
Qiao Zhou972a55b2012-06-04 10:41:04 +0800327 if (ssp->type == PXA3xx_SSP)
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400328 pxa_ssp_write_reg(ssp, SSACDD, 0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100329
330 switch (freq_out) {
331 case 5622000:
332 break;
333 case 11345000:
334 ssacd |= (0x1 << 4);
335 break;
336 case 12235000:
337 ssacd |= (0x2 << 4);
338 break;
339 case 14857000:
340 ssacd |= (0x3 << 4);
341 break;
342 case 32842000:
343 ssacd |= (0x4 << 4);
344 break;
345 case 48000000:
346 ssacd |= (0x5 << 4);
347 break;
348 case 0:
349 /* Disable */
350 break;
351
352 default:
Mark Brown1b340bd2008-07-30 19:12:04 +0100353 /* PXA3xx has a clock ditherer which can be used to generate
354 * a wider range of frequencies - calculate a value for it.
355 */
Qiao Zhou972a55b2012-06-04 10:41:04 +0800356 if (ssp->type == PXA3xx_SSP) {
Mark Brown1b340bd2008-07-30 19:12:04 +0100357 u32 val;
358 u64 tmp = 19968;
359 tmp *= 1000000;
360 do_div(tmp, freq_out);
361 val = tmp;
362
Joe Perchesa419aef2009-08-18 11:18:35 -0700363 val = (val << 16) | 64;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400364 pxa_ssp_write_reg(ssp, SSACDD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100365
366 ssacd |= (0x6 << 4);
367
368 dev_dbg(&ssp->pdev->dev,
Roel Kluin449bd542009-05-27 17:08:39 -0700369 "Using SSACDD %x to supply %uHz\n",
Mark Brown1b340bd2008-07-30 19:12:04 +0100370 val, freq_out);
371 break;
372 }
Mark Brown1b340bd2008-07-30 19:12:04 +0100373
374 return -EINVAL;
375 }
376
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400377 pxa_ssp_write_reg(ssp, SSACD, ssacd);
Mark Brown1b340bd2008-07-30 19:12:04 +0100378
379 return 0;
380}
381
382/*
383 * Set the active slots in TDM/Network mode
384 */
385static int pxa_ssp_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai,
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300386 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
Mark Brown1b340bd2008-07-30 19:12:04 +0100387{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000388 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800389 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100390 u32 sscr0;
391
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400392 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300393 sscr0 &= ~(SSCR0_MOD | SSCR0_SlotsPerFrm(8) | SSCR0_EDSS | SSCR0_DSS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100394
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300395 /* set slot width */
396 if (slot_width > 16)
397 sscr0 |= SSCR0_EDSS | SSCR0_DataSize(slot_width - 16);
398 else
399 sscr0 |= SSCR0_DataSize(slot_width);
400
401 if (slots > 1) {
402 /* enable network mode */
403 sscr0 |= SSCR0_MOD;
404
405 /* set number of active slots */
406 sscr0 |= SSCR0_SlotsPerFrm(slots);
407
408 /* set active slot mask */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400409 pxa_ssp_write_reg(ssp, SSTSA, tx_mask);
410 pxa_ssp_write_reg(ssp, SSRSA, rx_mask);
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300411 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400412 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100413
Mark Brown1b340bd2008-07-30 19:12:04 +0100414 return 0;
415}
416
417/*
418 * Tristate the SSP DAI lines
419 */
420static int pxa_ssp_set_dai_tristate(struct snd_soc_dai *cpu_dai,
421 int tristate)
422{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000423 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800424 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100425 u32 sscr1;
426
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400427 sscr1 = pxa_ssp_read_reg(ssp, SSCR1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100428 if (tristate)
429 sscr1 &= ~SSCR1_TTE;
430 else
431 sscr1 |= SSCR1_TTE;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400432 pxa_ssp_write_reg(ssp, SSCR1, sscr1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100433
434 return 0;
435}
436
437/*
438 * Set up the SSP DAI format.
439 * The SSP Port must be inactive before calling this function as the
440 * physical interface format is changed.
441 */
442static int pxa_ssp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
443 unsigned int fmt)
444{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000445 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800446 struct ssp_device *ssp = priv->ssp;
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800447 u32 sscr0, sscr1, sspsp, scfr;
Mark Brown1b340bd2008-07-30 19:12:04 +0100448
Daniel Mackcbf11462009-03-10 16:41:00 +0100449 /* check if we need to change anything at all */
450 if (priv->dai_fmt == fmt)
451 return 0;
452
453 /* we can only change the settings if the port is not in use */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400454 if (pxa_ssp_read_reg(ssp, SSCR0) & SSCR0_SSE) {
Daniel Mackcbf11462009-03-10 16:41:00 +0100455 dev_err(&ssp->pdev->dev,
456 "can't change hardware dai format: stream is in use");
457 return -EINVAL;
458 }
459
Mark Brown1b340bd2008-07-30 19:12:04 +0100460 /* reset port settings */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400461 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) &
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800462 ~(SSCR0_ECS | SSCR0_NCS | SSCR0_MOD | SSCR0_ACS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100463 sscr1 = SSCR1_RxTresh(8) | SSCR1_TxTresh(7);
464 sspsp = 0;
465
466 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
467 case SND_SOC_DAIFMT_CBM_CFM:
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800468 sscr1 |= SSCR1_SCLKDIR | SSCR1_SFRMDIR | SSCR1_SCFR;
Mark Brown1b340bd2008-07-30 19:12:04 +0100469 break;
470 case SND_SOC_DAIFMT_CBM_CFS:
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800471 sscr1 |= SSCR1_SCLKDIR | SSCR1_SCFR;
Mark Brown1b340bd2008-07-30 19:12:04 +0100472 break;
473 case SND_SOC_DAIFMT_CBS_CFS:
474 break;
475 default:
476 return -EINVAL;
477 }
478
Daniel Ribeirofa44c072009-06-10 15:23:24 -0300479 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
480 case SND_SOC_DAIFMT_NB_NF:
481 sspsp |= SSPSP_SFRMP;
482 break;
483 case SND_SOC_DAIFMT_NB_IF:
484 break;
485 case SND_SOC_DAIFMT_IB_IF:
486 sspsp |= SSPSP_SCMODE(2);
487 break;
488 case SND_SOC_DAIFMT_IB_NF:
489 sspsp |= SSPSP_SCMODE(2) | SSPSP_SFRMP;
490 break;
491 default:
492 return -EINVAL;
493 }
Mark Brown1b340bd2008-07-30 19:12:04 +0100494
495 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
496 case SND_SOC_DAIFMT_I2S:
Daniel Mack72d74662009-03-12 11:27:49 +0100497 sscr0 |= SSCR0_PSP;
Mark Brown1b340bd2008-07-30 19:12:04 +0100498 sscr1 |= SSCR1_RWOT | SSCR1_TRAIL;
Mark Brown0ce36c52009-03-13 14:26:08 +0000499 /* See hw_params() */
Mark Brown1b340bd2008-07-30 19:12:04 +0100500 break;
501
502 case SND_SOC_DAIFMT_DSP_A:
503 sspsp |= SSPSP_FSRT;
504 case SND_SOC_DAIFMT_DSP_B:
505 sscr0 |= SSCR0_MOD | SSCR0_PSP;
506 sscr1 |= SSCR1_TRAIL | SSCR1_RWOT;
Mark Brown1b340bd2008-07-30 19:12:04 +0100507 break;
508
509 default:
510 return -EINVAL;
511 }
512
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400513 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
514 pxa_ssp_write_reg(ssp, SSCR1, sscr1);
515 pxa_ssp_write_reg(ssp, SSPSP, sspsp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100516
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800517 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
518 case SND_SOC_DAIFMT_CBM_CFM:
519 case SND_SOC_DAIFMT_CBM_CFS:
520 scfr = pxa_ssp_read_reg(ssp, SSCR1) | SSCR1_SCFR;
521 pxa_ssp_write_reg(ssp, SSCR1, scfr);
522
523 while (pxa_ssp_read_reg(ssp, SSSR) & SSSR_BSY)
524 cpu_relax();
525 break;
526 }
527
Mark Brown1b340bd2008-07-30 19:12:04 +0100528 dump_registers(ssp);
529
530 /* Since we are configuring the timings for the format by hand
531 * we have to defer some things until hw_params() where we
532 * know parameters like the sample size.
533 */
534 priv->dai_fmt = fmt;
535
536 return 0;
537}
538
539/*
540 * Set the SSP audio DMA parameters and sample size.
541 * Can be called multiple times by oss emulation.
542 */
543static int pxa_ssp_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000544 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000545 struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100546{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000547 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800548 struct ssp_device *ssp = priv->ssp;
Eric Miao2d7e71f2009-04-23 17:05:38 +0800549 int chn = params_channels(params);
Mark Brown1b340bd2008-07-30 19:12:04 +0100550 u32 sscr0;
551 u32 sspsp;
552 int width = snd_pcm_format_physical_width(params_format(params));
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400553 int ttsa = pxa_ssp_read_reg(ssp, SSTSA) & 0xf;
Daniel Mackd65a1452013-08-12 10:42:39 +0200554 struct snd_dmaengine_dai_dma_data *dma_data;
Daniel Mack5f712b22010-03-22 10:11:15 +0100555
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000556 dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
Mark Brown1b340bd2008-07-30 19:12:04 +0100557
Philipp Zabel92429062009-03-19 09:32:01 +0100558 /* Network mode with one active slot (ttsa == 1) can be used
559 * to force 16-bit frame width on the wire (for S16_LE), even
560 * with two channels. Use 16-bit DMA transfers for this case.
561 */
guoyhd93ca1a2012-05-07 15:34:24 +0800562 pxa_ssp_set_dma_params(ssp,
563 ((chn == 2) && (ttsa != 1)) || (width == 32),
564 substream->stream == SNDRV_PCM_STREAM_PLAYBACK, dma_data);
Daniel Mack5f712b22010-03-22 10:11:15 +0100565
Mark Brown1b340bd2008-07-30 19:12:04 +0100566 /* we can only change the settings if the port is not in use */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400567 if (pxa_ssp_read_reg(ssp, SSCR0) & SSCR0_SSE)
Mark Brown1b340bd2008-07-30 19:12:04 +0100568 return 0;
569
570 /* clear selected SSP bits */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400571 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) & ~(SSCR0_DSS | SSCR0_EDSS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100572
573 /* bit size */
Mark Brown1b340bd2008-07-30 19:12:04 +0100574 switch (params_format(params)) {
575 case SNDRV_PCM_FORMAT_S16_LE:
Qiao Zhou972a55b2012-06-04 10:41:04 +0800576 if (ssp->type == PXA3xx_SSP)
Mark Brown1b340bd2008-07-30 19:12:04 +0100577 sscr0 |= SSCR0_FPCKE;
Mark Brown1b340bd2008-07-30 19:12:04 +0100578 sscr0 |= SSCR0_DataSize(16);
Mark Brown1b340bd2008-07-30 19:12:04 +0100579 break;
580 case SNDRV_PCM_FORMAT_S24_LE:
581 sscr0 |= (SSCR0_EDSS | SSCR0_DataSize(8));
Mark Brown1b340bd2008-07-30 19:12:04 +0100582 break;
583 case SNDRV_PCM_FORMAT_S32_LE:
584 sscr0 |= (SSCR0_EDSS | SSCR0_DataSize(16));
Mark Brown1b340bd2008-07-30 19:12:04 +0100585 break;
586 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400587 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100588
589 switch (priv->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
590 case SND_SOC_DAIFMT_I2S:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400591 sspsp = pxa_ssp_read_reg(ssp, SSPSP);
Daniel Mack72d74662009-03-12 11:27:49 +0100592
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400593 if ((pxa_ssp_get_scr(ssp) == 4) && (width == 16)) {
Daniel Mack72d74662009-03-12 11:27:49 +0100594 /* This is a special case where the bitclk is 64fs
595 * and we're not dealing with 2*32 bits of audio
596 * samples.
597 *
598 * The SSP values used for that are all found out by
599 * trying and failing a lot; some of the registers
600 * needed for that mode are only available on PXA3xx.
601 */
Qiao Zhou972a55b2012-06-04 10:41:04 +0800602 if (ssp->type != PXA3xx_SSP)
Daniel Mack72d74662009-03-12 11:27:49 +0100603 return -EINVAL;
604
605 sspsp |= SSPSP_SFRMWDTH(width * 2);
606 sspsp |= SSPSP_SFRMDLY(width * 4);
607 sspsp |= SSPSP_EDMYSTOP(3);
608 sspsp |= SSPSP_DMYSTOP(3);
609 sspsp |= SSPSP_DMYSTRT(1);
Mark Brown0ce36c52009-03-13 14:26:08 +0000610 } else {
611 /* The frame width is the width the LRCLK is
612 * asserted for; the delay is expressed in
613 * half cycle units. We need the extra cycle
614 * because the data starts clocking out one BCLK
615 * after LRCLK changes polarity.
616 */
617 sspsp |= SSPSP_SFRMWDTH(width + 1);
618 sspsp |= SSPSP_SFRMDLY((width + 1) * 2);
619 sspsp |= SSPSP_DMYSTRT(1);
620 }
Daniel Mack72d74662009-03-12 11:27:49 +0100621
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400622 pxa_ssp_write_reg(ssp, SSPSP, sspsp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100623 break;
624 default:
625 break;
626 }
627
Daniel Mack72d74662009-03-12 11:27:49 +0100628 /* When we use a network mode, we always require TDM slots
Mark Brown1b340bd2008-07-30 19:12:04 +0100629 * - complain loudly and fail if they've not been set up yet.
630 */
Philipp Zabel92429062009-03-19 09:32:01 +0100631 if ((sscr0 & SSCR0_MOD) && !ttsa) {
Mark Brown1b340bd2008-07-30 19:12:04 +0100632 dev_err(&ssp->pdev->dev, "No TDM timeslot configured\n");
633 return -EINVAL;
634 }
635
636 dump_registers(ssp);
637
638 return 0;
639}
640
Daniel Mack273b72c2012-03-19 09:12:53 +0100641static void pxa_ssp_set_running_bit(struct snd_pcm_substream *substream,
642 struct ssp_device *ssp, int value)
643{
644 uint32_t sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
645 uint32_t sscr1 = pxa_ssp_read_reg(ssp, SSCR1);
646 uint32_t sspsp = pxa_ssp_read_reg(ssp, SSPSP);
647 uint32_t sssr = pxa_ssp_read_reg(ssp, SSSR);
648
649 if (value && (sscr0 & SSCR0_SSE))
650 pxa_ssp_write_reg(ssp, SSCR0, sscr0 & ~SSCR0_SSE);
651
652 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
653 if (value)
654 sscr1 |= SSCR1_TSRE;
655 else
656 sscr1 &= ~SSCR1_TSRE;
657 } else {
658 if (value)
659 sscr1 |= SSCR1_RSRE;
660 else
661 sscr1 &= ~SSCR1_RSRE;
662 }
663
664 pxa_ssp_write_reg(ssp, SSCR1, sscr1);
665
666 if (value) {
667 pxa_ssp_write_reg(ssp, SSSR, sssr);
668 pxa_ssp_write_reg(ssp, SSPSP, sspsp);
669 pxa_ssp_write_reg(ssp, SSCR0, sscr0 | SSCR0_SSE);
670 }
671}
672
Mark Browndee89c42008-11-18 22:11:38 +0000673static int pxa_ssp_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000674 struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100675{
Mark Brown1b340bd2008-07-30 19:12:04 +0100676 int ret = 0;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000677 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800678 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100679 int val;
680
681 switch (cmd) {
682 case SNDRV_PCM_TRIGGER_RESUME:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400683 pxa_ssp_enable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100684 break;
685 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Daniel Mack273b72c2012-03-19 09:12:53 +0100686 pxa_ssp_set_running_bit(substream, ssp, 1);
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400687 val = pxa_ssp_read_reg(ssp, SSSR);
688 pxa_ssp_write_reg(ssp, SSSR, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100689 break;
690 case SNDRV_PCM_TRIGGER_START:
Daniel Mack273b72c2012-03-19 09:12:53 +0100691 pxa_ssp_set_running_bit(substream, ssp, 1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100692 break;
693 case SNDRV_PCM_TRIGGER_STOP:
Daniel Mack273b72c2012-03-19 09:12:53 +0100694 pxa_ssp_set_running_bit(substream, ssp, 0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100695 break;
696 case SNDRV_PCM_TRIGGER_SUSPEND:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400697 pxa_ssp_disable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100698 break;
699 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Daniel Mack273b72c2012-03-19 09:12:53 +0100700 pxa_ssp_set_running_bit(substream, ssp, 0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100701 break;
702
703 default:
704 ret = -EINVAL;
705 }
706
707 dump_registers(ssp);
708
709 return ret;
710}
711
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000712static int pxa_ssp_probe(struct snd_soc_dai *dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100713{
Daniel Mack2023c902013-08-12 10:42:38 +0200714 struct device *dev = dai->dev;
Mark Brown1b340bd2008-07-30 19:12:04 +0100715 struct ssp_priv *priv;
716 int ret;
717
718 priv = kzalloc(sizeof(struct ssp_priv), GFP_KERNEL);
719 if (!priv)
720 return -ENOMEM;
721
Daniel Mack2023c902013-08-12 10:42:38 +0200722 if (dev->of_node) {
723 struct device_node *ssp_handle;
724
725 ssp_handle = of_parse_phandle(dev->of_node, "port", 0);
726 if (!ssp_handle) {
727 dev_err(dev, "unable to get 'port' phandle\n");
728 return -ENODEV;
729 }
730
731 priv->ssp = pxa_ssp_request_of(ssp_handle, "SoC audio");
732 if (priv->ssp == NULL) {
733 ret = -ENODEV;
734 goto err_priv;
735 }
736 } else {
737 priv->ssp = pxa_ssp_request(dai->id + 1, "SoC audio");
738 if (priv->ssp == NULL) {
739 ret = -ENODEV;
740 goto err_priv;
741 }
Mark Brown1b340bd2008-07-30 19:12:04 +0100742 }
743
Daniel Macka5735b72009-04-15 20:24:45 +0200744 priv->dai_fmt = (unsigned int) -1;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000745 snd_soc_dai_set_drvdata(dai, priv);
Mark Brown1b340bd2008-07-30 19:12:04 +0100746
747 return 0;
748
749err_priv:
750 kfree(priv);
751 return ret;
752}
753
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000754static int pxa_ssp_remove(struct snd_soc_dai *dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100755{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000756 struct ssp_priv *priv = snd_soc_dai_get_drvdata(dai);
757
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400758 pxa_ssp_free(priv->ssp);
Axel Lin014a2752010-08-25 16:59:11 +0800759 kfree(priv);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000760 return 0;
Mark Brown1b340bd2008-07-30 19:12:04 +0100761}
762
763#define PXA_SSP_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
764 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | \
Qiao Zhou8d8bf582012-03-08 10:02:36 +0800765 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
766 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_64000 | \
Mark Brown1b340bd2008-07-30 19:12:04 +0100767 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
768
769#define PXA_SSP_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
770 SNDRV_PCM_FMTBIT_S24_LE | \
771 SNDRV_PCM_FMTBIT_S32_LE)
772
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100773static const struct snd_soc_dai_ops pxa_ssp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800774 .startup = pxa_ssp_startup,
775 .shutdown = pxa_ssp_shutdown,
776 .trigger = pxa_ssp_trigger,
777 .hw_params = pxa_ssp_hw_params,
778 .set_sysclk = pxa_ssp_set_dai_sysclk,
779 .set_clkdiv = pxa_ssp_set_dai_clkdiv,
780 .set_pll = pxa_ssp_set_dai_pll,
781 .set_fmt = pxa_ssp_set_dai_fmt,
782 .set_tdm_slot = pxa_ssp_set_dai_tdm_slot,
783 .set_tristate = pxa_ssp_set_dai_tristate,
784};
785
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000786static struct snd_soc_dai_driver pxa_ssp_dai = {
Mark Brown1b340bd2008-07-30 19:12:04 +0100787 .probe = pxa_ssp_probe,
788 .remove = pxa_ssp_remove,
789 .suspend = pxa_ssp_suspend,
790 .resume = pxa_ssp_resume,
791 .playback = {
792 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100793 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100794 .rates = PXA_SSP_RATES,
795 .formats = PXA_SSP_FORMATS,
796 },
797 .capture = {
798 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100799 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100800 .rates = PXA_SSP_RATES,
801 .formats = PXA_SSP_FORMATS,
802 },
Eric Miao6335d052009-03-03 09:41:00 +0800803 .ops = &pxa_ssp_dai_ops,
Mark Brown1b340bd2008-07-30 19:12:04 +0100804};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000805
Kuninori Morimotoe580f1c2013-03-21 03:34:12 -0700806static const struct snd_soc_component_driver pxa_ssp_component = {
807 .name = "pxa-ssp",
808};
809
Daniel Mack2023c902013-08-12 10:42:38 +0200810#ifdef CONFIG_OF
811static const struct of_device_id pxa_ssp_of_ids[] = {
812 { .compatible = "mrvl,pxa-ssp-dai" },
813};
814#endif
815
Bill Pemberton570f6fe2012-12-07 09:26:17 -0500816static int asoc_ssp_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000817{
Kuninori Morimotoe580f1c2013-03-21 03:34:12 -0700818 return snd_soc_register_component(&pdev->dev, &pxa_ssp_component,
819 &pxa_ssp_dai, 1);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000820}
821
Bill Pemberton570f6fe2012-12-07 09:26:17 -0500822static int asoc_ssp_remove(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000823{
Kuninori Morimotoe580f1c2013-03-21 03:34:12 -0700824 snd_soc_unregister_component(&pdev->dev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000825 return 0;
826}
827
828static struct platform_driver asoc_ssp_driver = {
829 .driver = {
Daniel Mack2023c902013-08-12 10:42:38 +0200830 .name = "pxa-ssp-dai",
831 .owner = THIS_MODULE,
832 .of_match_table = of_match_ptr(pxa_ssp_of_ids),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000833 },
834
835 .probe = asoc_ssp_probe,
Bill Pemberton570f6fe2012-12-07 09:26:17 -0500836 .remove = asoc_ssp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000837};
Mark Brown1b340bd2008-07-30 19:12:04 +0100838
Axel Lin2f702a12011-11-25 10:13:37 +0800839module_platform_driver(asoc_ssp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000840
Mark Brown1b340bd2008-07-30 19:12:04 +0100841/* Module information */
842MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
843MODULE_DESCRIPTION("PXA SSP/PCM SoC Interface");
844MODULE_LICENSE("GPL");