blob: 1869c18d15cab03d6e712f7d3b5c2a0f6fe3752f [file] [log] [blame]
Jacob Panaf2730f2010-02-12 10:31:47 -08001/*
2 * mrst.h: Intel Moorestown platform specific setup code
3 *
4 * (C) Copyright 2009 Intel Corporation
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; version 2
9 * of the License.
10 */
11#ifndef _ASM_X86_MRST_H
12#define _ASM_X86_MRST_H
13extern int pci_mrst_init(void);
Jacob Pana875c012010-05-19 12:01:25 -070014extern int mrst_timer_options __cpuinitdata;
Feng Tangcf089452010-02-12 03:37:38 -080015int __init sfi_parse_mrtc(struct sfi_table_header *table);
Jacob Panaf2730f2010-02-12 10:31:47 -080016
Jacob Pana0c173b2010-05-19 12:01:24 -070017/*
18 * Medfield is the follow-up of Moorestown, it combines two chip solution into
19 * one. Other than that it also added always-on and constant tsc and lapic
20 * timers. Medfield is the platform name, and the chip name is called Penwell
21 * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be
22 * identified via MSRs.
23 */
24enum mrst_cpu_type {
25 MRST_CPU_CHIP_LINCROFT = 1,
26 MRST_CPU_CHIP_PENWELL,
27};
28
H. Peter Anvina75af582010-05-19 13:40:14 -070029extern enum mrst_cpu_type __mrst_cpu_chip;
30static enum mrst_cpu_type mrst_identify_cpu(void)
31{
32 return __mrst_cpu_chip;
33}
34
Jacob Pana0c173b2010-05-19 12:01:24 -070035enum mrst_timer_options {
36 MRST_TIMER_DEFAULT,
37 MRST_TIMER_APBT_ONLY,
38 MRST_TIMER_LAPIC_APBT,
39};
40
Jacob Pan16ab5392010-02-12 03:08:30 -080041#define SFI_MTMR_MAX_NUM 8
Feng Tangcf089452010-02-12 03:37:38 -080042#define SFI_MRTC_MAX 8
Jacob Pan16ab5392010-02-12 03:08:30 -080043
Jacob Panaf2730f2010-02-12 10:31:47 -080044#endif /* _ASM_X86_MRST_H */