blob: 14a06464a6947499cdd29fe4fbb017e7aaf85334 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
Joerg Roedel7441e9c2008-06-30 20:18:02 +020024#include <linux/sysdev.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020027#include <asm/pci-direct.h>
28#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020029#include <asm/amd_iommu.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090030#include <asm/iommu.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020031
32/*
33 * definitions for the ACPI scanning code
34 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020035#define PCI_BUS(x) (((x) >> 8) & 0xff)
36#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020037
38#define ACPI_IVHD_TYPE 0x10
39#define ACPI_IVMD_TYPE_ALL 0x20
40#define ACPI_IVMD_TYPE 0x21
41#define ACPI_IVMD_TYPE_RANGE 0x22
42
43#define IVHD_DEV_ALL 0x01
44#define IVHD_DEV_SELECT 0x02
45#define IVHD_DEV_SELECT_RANGE_START 0x03
46#define IVHD_DEV_RANGE_END 0x04
47#define IVHD_DEV_ALIAS 0x42
48#define IVHD_DEV_ALIAS_RANGE 0x43
49#define IVHD_DEV_EXT_SELECT 0x46
50#define IVHD_DEV_EXT_SELECT_RANGE 0x47
51
52#define IVHD_FLAG_HT_TUN_EN 0x00
53#define IVHD_FLAG_PASSPW_EN 0x01
54#define IVHD_FLAG_RESPASSPW_EN 0x02
55#define IVHD_FLAG_ISOC_EN 0x03
56
57#define IVMD_FLAG_EXCL_RANGE 0x08
58#define IVMD_FLAG_UNITY_MAP 0x01
59
60#define ACPI_DEVFLAG_INITPASS 0x01
61#define ACPI_DEVFLAG_EXTINT 0x02
62#define ACPI_DEVFLAG_NMI 0x04
63#define ACPI_DEVFLAG_SYSMGT1 0x10
64#define ACPI_DEVFLAG_SYSMGT2 0x20
65#define ACPI_DEVFLAG_LINT0 0x40
66#define ACPI_DEVFLAG_LINT1 0x80
67#define ACPI_DEVFLAG_ATSDIS 0x10000000
68
Joerg Roedelb65233a2008-07-11 17:14:21 +020069/*
70 * ACPI table definitions
71 *
72 * These data structures are laid over the table to parse the important values
73 * out of it.
74 */
75
76/*
77 * structure describing one IOMMU in the ACPI table. Typically followed by one
78 * or more ivhd_entrys.
79 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020080struct ivhd_header {
81 u8 type;
82 u8 flags;
83 u16 length;
84 u16 devid;
85 u16 cap_ptr;
86 u64 mmio_phys;
87 u16 pci_seg;
88 u16 info;
89 u32 reserved;
90} __attribute__((packed));
91
Joerg Roedelb65233a2008-07-11 17:14:21 +020092/*
93 * A device entry describing which devices a specific IOMMU translates and
94 * which requestor ids they use.
95 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020096struct ivhd_entry {
97 u8 type;
98 u16 devid;
99 u8 flags;
100 u32 ext;
101} __attribute__((packed));
102
Joerg Roedelb65233a2008-07-11 17:14:21 +0200103/*
104 * An AMD IOMMU memory definition structure. It defines things like exclusion
105 * ranges for devices and regions that should be unity mapped.
106 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200107struct ivmd_header {
108 u8 type;
109 u8 flags;
110 u16 length;
111 u16 devid;
112 u16 aux;
113 u64 resv;
114 u64 range_start;
115 u64 range_length;
116} __attribute__((packed));
117
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200118static int __initdata amd_iommu_detected;
119
Joerg Roedelb65233a2008-07-11 17:14:21 +0200120u16 amd_iommu_last_bdf; /* largest PCI device id we have
121 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200122LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200123 we find in ACPI */
124unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
125int amd_iommu_isolate; /* if 1, device isolation is enabled */
Joerg Roedel928abd22008-06-26 21:27:40 +0200126
Joerg Roedel2e228472008-07-11 17:14:31 +0200127LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200128 system */
129
130/*
131 * Pointer to the device table which is shared by all AMD IOMMUs
132 * it is indexed by the PCI device id or the HT unit id and contains
133 * information about the domain the device belongs to as well as the
134 * page table root pointer.
135 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200136struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200137
138/*
139 * The alias table is a driver specific data structure which contains the
140 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
141 * More than one device can share the same requestor id.
142 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200143u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200144
145/*
146 * The rlookup table is used to find the IOMMU which is responsible
147 * for a specific device. It is also indexed by the PCI device id.
148 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200149struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200150
151/*
152 * The pd table (protection domain table) is used to find the protection domain
153 * data structure a device belongs to. Indexed with the PCI device id too.
154 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200155struct protection_domain **amd_iommu_pd_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200156
157/*
158 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
159 * to know which ones are already in use.
160 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200161unsigned long *amd_iommu_pd_alloc_bitmap;
162
Joerg Roedelb65233a2008-07-11 17:14:21 +0200163static u32 dev_table_size; /* size of the device table */
164static u32 alias_table_size; /* size of the alias table */
165static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200166
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200167static inline void update_last_devid(u16 devid)
168{
169 if (devid > amd_iommu_last_bdf)
170 amd_iommu_last_bdf = devid;
171}
172
Joerg Roedelc5714842008-07-11 17:14:25 +0200173static inline unsigned long tbl_size(int entry_size)
174{
175 unsigned shift = PAGE_SHIFT +
176 get_order(amd_iommu_last_bdf * entry_size);
177
178 return 1UL << shift;
179}
180
Joerg Roedelb65233a2008-07-11 17:14:21 +0200181/****************************************************************************
182 *
183 * AMD IOMMU MMIO register space handling functions
184 *
185 * These functions are used to program the IOMMU device registers in
186 * MMIO space required for that driver.
187 *
188 ****************************************************************************/
189
190/*
191 * This function set the exclusion range in the IOMMU. DMA accesses to the
192 * exclusion range are passed through untranslated
193 */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200194static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
195{
196 u64 start = iommu->exclusion_start & PAGE_MASK;
197 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
198 u64 entry;
199
200 if (!iommu->exclusion_start)
201 return;
202
203 entry = start | MMIO_EXCL_ENABLE_MASK;
204 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
205 &entry, sizeof(entry));
206
207 entry = limit;
208 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
209 &entry, sizeof(entry));
210}
211
Joerg Roedelb65233a2008-07-11 17:14:21 +0200212/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200213static void __init iommu_set_device_table(struct amd_iommu *iommu)
214{
215 u32 entry;
216
217 BUG_ON(iommu->mmio_base == NULL);
218
219 entry = virt_to_phys(amd_iommu_dev_table);
220 entry |= (dev_table_size >> 12) - 1;
221 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
222 &entry, sizeof(entry));
223}
224
Joerg Roedelb65233a2008-07-11 17:14:21 +0200225/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200226static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
227{
228 u32 ctrl;
229
230 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
231 ctrl |= (1 << bit);
232 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
233}
234
235static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
236{
237 u32 ctrl;
238
239 ctrl = (u64)readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
240 ctrl &= ~(1 << bit);
241 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
242}
243
Joerg Roedelb65233a2008-07-11 17:14:21 +0200244/* Function to enable the hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200245void __init iommu_enable(struct amd_iommu *iommu)
246{
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200247 printk(KERN_INFO "AMD IOMMU: Enabling IOMMU "
248 "at %02x:%02x.%x cap 0x%hx\n",
249 iommu->dev->bus->number,
250 PCI_SLOT(iommu->dev->devfn),
251 PCI_FUNC(iommu->dev->devfn),
252 iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200253
254 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200255}
256
Joerg Roedelb65233a2008-07-11 17:14:21 +0200257/*
258 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
259 * the system has one.
260 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200261static u8 * __init iommu_map_mmio_space(u64 address)
262{
263 u8 *ret;
264
265 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
266 return NULL;
267
268 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
269 if (ret != NULL)
270 return ret;
271
272 release_mem_region(address, MMIO_REGION_LENGTH);
273
274 return NULL;
275}
276
277static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
278{
279 if (iommu->mmio_base)
280 iounmap(iommu->mmio_base);
281 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
282}
283
Joerg Roedelb65233a2008-07-11 17:14:21 +0200284/****************************************************************************
285 *
286 * The functions below belong to the first pass of AMD IOMMU ACPI table
287 * parsing. In this pass we try to find out the highest device id this
288 * code has to handle. Upon this information the size of the shared data
289 * structures is determined later.
290 *
291 ****************************************************************************/
292
293/*
294 * This function reads the last device id the IOMMU has to handle from the PCI
295 * capability header for this IOMMU
296 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200297static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
298{
299 u32 cap;
300
301 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200302 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200303
304 return 0;
305}
306
Joerg Roedelb65233a2008-07-11 17:14:21 +0200307/*
308 * After reading the highest device id from the IOMMU PCI capability header
309 * this function looks if there is a higher device id defined in the ACPI table
310 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200311static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
312{
313 u8 *p = (void *)h, *end = (void *)h;
314 struct ivhd_entry *dev;
315
316 p += sizeof(*h);
317 end += h->length;
318
319 find_last_devid_on_pci(PCI_BUS(h->devid),
320 PCI_SLOT(h->devid),
321 PCI_FUNC(h->devid),
322 h->cap_ptr);
323
324 while (p < end) {
325 dev = (struct ivhd_entry *)p;
326 switch (dev->type) {
327 case IVHD_DEV_SELECT:
328 case IVHD_DEV_RANGE_END:
329 case IVHD_DEV_ALIAS:
330 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200331 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200332 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200333 break;
334 default:
335 break;
336 }
337 p += 0x04 << (*p >> 6);
338 }
339
340 WARN_ON(p != end);
341
342 return 0;
343}
344
Joerg Roedelb65233a2008-07-11 17:14:21 +0200345/*
346 * Iterate over all IVHD entries in the ACPI table and find the highest device
347 * id which we need to handle. This is the first of three functions which parse
348 * the ACPI table. So we check the checksum here.
349 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200350static int __init find_last_devid_acpi(struct acpi_table_header *table)
351{
352 int i;
353 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
354 struct ivhd_header *h;
355
356 /*
357 * Validate checksum here so we don't need to do it when
358 * we actually parse the table
359 */
360 for (i = 0; i < table->length; ++i)
361 checksum += p[i];
362 if (checksum != 0)
363 /* ACPI table corrupt */
364 return -ENODEV;
365
366 p += IVRS_HEADER_LENGTH;
367
368 end += table->length;
369 while (p < end) {
370 h = (struct ivhd_header *)p;
371 switch (h->type) {
372 case ACPI_IVHD_TYPE:
373 find_last_devid_from_ivhd(h);
374 break;
375 default:
376 break;
377 }
378 p += h->length;
379 }
380 WARN_ON(p != end);
381
382 return 0;
383}
384
Joerg Roedelb65233a2008-07-11 17:14:21 +0200385/****************************************************************************
386 *
387 * The following functions belong the the code path which parses the ACPI table
388 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
389 * data structures, initialize the device/alias/rlookup table and also
390 * basically initialize the hardware.
391 *
392 ****************************************************************************/
393
394/*
395 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
396 * write commands to that buffer later and the IOMMU will execute them
397 * asynchronously
398 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200399static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
400{
Joerg Roedeld0312b22008-07-11 17:14:29 +0200401 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200402 get_order(CMD_BUFFER_SIZE));
Joerg Roedeld0312b22008-07-11 17:14:29 +0200403 u64 entry;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200404
405 if (cmd_buf == NULL)
406 return NULL;
407
408 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
409
Joerg Roedelb36ca912008-06-26 21:27:45 +0200410 entry = (u64)virt_to_phys(cmd_buf);
411 entry |= MMIO_CMD_SIZE_512;
412 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
413 &entry, sizeof(entry));
414
415 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
416
417 return cmd_buf;
418}
419
420static void __init free_command_buffer(struct amd_iommu *iommu)
421{
Joerg Roedel9a836de2008-07-11 17:14:26 +0200422 free_pages((unsigned long)iommu->cmd_buf, get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200423}
424
Joerg Roedel335503e2008-09-05 14:29:07 +0200425/* allocates the memory where the IOMMU will log its events to */
426static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
427{
428 u64 entry;
429 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
430 get_order(EVT_BUFFER_SIZE));
431
432 if (iommu->evt_buf == NULL)
433 return NULL;
434
435 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
436 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
437 &entry, sizeof(entry));
438
439 iommu->evt_buf_size = EVT_BUFFER_SIZE;
440
441 return iommu->evt_buf;
442}
443
444static void __init free_event_buffer(struct amd_iommu *iommu)
445{
446 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
447}
448
Joerg Roedelb65233a2008-07-11 17:14:21 +0200449/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200450static void set_dev_entry_bit(u16 devid, u8 bit)
451{
452 int i = (bit >> 5) & 0x07;
453 int _bit = bit & 0x1f;
454
455 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
456}
457
Joerg Roedel5ff47892008-07-14 20:11:18 +0200458/* Writes the specific IOMMU for a device into the rlookup table */
459static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
460{
461 amd_iommu_rlookup_table[devid] = iommu;
462}
463
Joerg Roedelb65233a2008-07-11 17:14:21 +0200464/*
465 * This function takes the device specific flags read from the ACPI
466 * table and sets up the device table entry with that information
467 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200468static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
469 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200470{
471 if (flags & ACPI_DEVFLAG_INITPASS)
472 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
473 if (flags & ACPI_DEVFLAG_EXTINT)
474 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
475 if (flags & ACPI_DEVFLAG_NMI)
476 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
477 if (flags & ACPI_DEVFLAG_SYSMGT1)
478 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
479 if (flags & ACPI_DEVFLAG_SYSMGT2)
480 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
481 if (flags & ACPI_DEVFLAG_LINT0)
482 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
483 if (flags & ACPI_DEVFLAG_LINT1)
484 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200485
Joerg Roedel5ff47892008-07-14 20:11:18 +0200486 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200487}
488
Joerg Roedelb65233a2008-07-11 17:14:21 +0200489/*
490 * Reads the device exclusion range from ACPI and initialize IOMMU with
491 * it
492 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200493static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
494{
495 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
496
497 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
498 return;
499
500 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200501 /*
502 * We only can configure exclusion ranges per IOMMU, not
503 * per device. But we can enable the exclusion range per
504 * device. This is done here
505 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200506 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
507 iommu->exclusion_start = m->range_start;
508 iommu->exclusion_length = m->range_length;
509 }
510}
511
Joerg Roedelb65233a2008-07-11 17:14:21 +0200512/*
513 * This function reads some important data from the IOMMU PCI space and
514 * initializes the driver data structure with it. It reads the hardware
515 * capabilities and the first/last device entries
516 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200517static void __init init_iommu_from_pci(struct amd_iommu *iommu)
518{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200519 int cap_ptr = iommu->cap_ptr;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200520 u32 range, misc;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200521
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200522 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
523 &iommu->cap);
524 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
525 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200526 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
527 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200528
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200529 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
530 MMIO_GET_FD(range));
531 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
532 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200533 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200534}
535
Joerg Roedelb65233a2008-07-11 17:14:21 +0200536/*
537 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
538 * initializes the hardware and our data structures with it.
539 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200540static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
541 struct ivhd_header *h)
542{
543 u8 *p = (u8 *)h;
544 u8 *end = p, flags = 0;
545 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
546 u32 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200547 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200548 struct ivhd_entry *e;
549
550 /*
551 * First set the recommended feature enable bits from ACPI
552 * into the IOMMU control registers
553 */
554 h->flags & IVHD_FLAG_HT_TUN_EN ?
555 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
556 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
557
558 h->flags & IVHD_FLAG_PASSPW_EN ?
559 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
560 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
561
562 h->flags & IVHD_FLAG_RESPASSPW_EN ?
563 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
564 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
565
566 h->flags & IVHD_FLAG_ISOC_EN ?
567 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
568 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
569
570 /*
571 * make IOMMU memory accesses cache coherent
572 */
573 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
574
575 /*
576 * Done. Now parse the device entries
577 */
578 p += sizeof(struct ivhd_header);
579 end += h->length;
580
581 while (p < end) {
582 e = (struct ivhd_entry *)p;
583 switch (e->type) {
584 case IVHD_DEV_ALL:
585 for (dev_i = iommu->first_device;
586 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200587 set_dev_entry_from_acpi(iommu, dev_i,
588 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200589 break;
590 case IVHD_DEV_SELECT:
591 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200592 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200593 break;
594 case IVHD_DEV_SELECT_RANGE_START:
595 devid_start = e->devid;
596 flags = e->flags;
597 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200598 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200599 break;
600 case IVHD_DEV_ALIAS:
601 devid = e->devid;
602 devid_to = e->ext >> 8;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200603 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200604 amd_iommu_alias_table[devid] = devid_to;
605 break;
606 case IVHD_DEV_ALIAS_RANGE:
607 devid_start = e->devid;
608 flags = e->flags;
609 devid_to = e->ext >> 8;
610 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200611 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200612 break;
613 case IVHD_DEV_EXT_SELECT:
614 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200615 set_dev_entry_from_acpi(iommu, devid, e->flags,
616 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200617 break;
618 case IVHD_DEV_EXT_SELECT_RANGE:
619 devid_start = e->devid;
620 flags = e->flags;
621 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200622 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200623 break;
624 case IVHD_DEV_RANGE_END:
625 devid = e->devid;
626 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
627 if (alias)
628 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200629 set_dev_entry_from_acpi(iommu,
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200630 amd_iommu_alias_table[dev_i],
631 flags, ext_flags);
632 }
633 break;
634 default:
635 break;
636 }
637
638 p += 0x04 << (e->type >> 6);
639 }
640}
641
Joerg Roedelb65233a2008-07-11 17:14:21 +0200642/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200643static int __init init_iommu_devices(struct amd_iommu *iommu)
644{
645 u16 i;
646
647 for (i = iommu->first_device; i <= iommu->last_device; ++i)
648 set_iommu_for_device(iommu, i);
649
650 return 0;
651}
652
Joerg Roedele47d4022008-06-26 21:27:48 +0200653static void __init free_iommu_one(struct amd_iommu *iommu)
654{
655 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200656 free_event_buffer(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200657 iommu_unmap_mmio_space(iommu);
658}
659
660static void __init free_iommu_all(void)
661{
662 struct amd_iommu *iommu, *next;
663
664 list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
665 list_del(&iommu->list);
666 free_iommu_one(iommu);
667 kfree(iommu);
668 }
669}
670
Joerg Roedelb65233a2008-07-11 17:14:21 +0200671/*
672 * This function clues the initialization function for one IOMMU
673 * together and also allocates the command buffer and programs the
674 * hardware. It does NOT enable the IOMMU. This is done afterwards.
675 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200676static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
677{
678 spin_lock_init(&iommu->lock);
679 list_add_tail(&iommu->list, &amd_iommu_list);
680
681 /*
682 * Copy data from ACPI table entry to the iommu struct
683 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200684 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
685 if (!iommu->dev)
686 return 1;
687
Joerg Roedele47d4022008-06-26 21:27:48 +0200688 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +0200689 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +0200690 iommu->mmio_phys = h->mmio_phys;
691 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
692 if (!iommu->mmio_base)
693 return -ENOMEM;
694
695 iommu_set_device_table(iommu);
696 iommu->cmd_buf = alloc_command_buffer(iommu);
697 if (!iommu->cmd_buf)
698 return -ENOMEM;
699
Joerg Roedel335503e2008-09-05 14:29:07 +0200700 iommu->evt_buf = alloc_event_buffer(iommu);
701 if (!iommu->evt_buf)
702 return -ENOMEM;
703
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200704 iommu->int_enabled = false;
705
Joerg Roedele47d4022008-06-26 21:27:48 +0200706 init_iommu_from_pci(iommu);
707 init_iommu_from_acpi(iommu, h);
708 init_iommu_devices(iommu);
709
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200710 pci_enable_device(iommu->dev);
711
Joerg Roedele47d4022008-06-26 21:27:48 +0200712 return 0;
713}
714
Joerg Roedelb65233a2008-07-11 17:14:21 +0200715/*
716 * Iterates over all IOMMU entries in the ACPI table, allocates the
717 * IOMMU structure and initializes it with init_iommu_one()
718 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200719static int __init init_iommu_all(struct acpi_table_header *table)
720{
721 u8 *p = (u8 *)table, *end = (u8 *)table;
722 struct ivhd_header *h;
723 struct amd_iommu *iommu;
724 int ret;
725
Joerg Roedele47d4022008-06-26 21:27:48 +0200726 end += table->length;
727 p += IVRS_HEADER_LENGTH;
728
729 while (p < end) {
730 h = (struct ivhd_header *)p;
731 switch (*p) {
732 case ACPI_IVHD_TYPE:
733 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
734 if (iommu == NULL)
735 return -ENOMEM;
736 ret = init_iommu_one(iommu, h);
737 if (ret)
738 return ret;
739 break;
740 default:
741 break;
742 }
743 p += h->length;
744
745 }
746 WARN_ON(p != end);
747
748 return 0;
749}
750
Joerg Roedelb65233a2008-07-11 17:14:21 +0200751/****************************************************************************
752 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200753 * The following functions initialize the MSI interrupts for all IOMMUs
754 * in the system. Its a bit challenging because there could be multiple
755 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
756 * pci_dev.
757 *
758 ****************************************************************************/
759
760static int __init iommu_setup_msix(struct amd_iommu *iommu)
761{
762 struct amd_iommu *curr;
763 struct msix_entry entries[32]; /* only 32 supported by AMD IOMMU */
764 int nvec = 0, i;
765
766 list_for_each_entry(curr, &amd_iommu_list, list) {
767 if (curr->dev == iommu->dev) {
768 entries[nvec].entry = curr->evt_msi_num;
769 entries[nvec].vector = 0;
770 curr->int_enabled = true;
771 nvec++;
772 }
773 }
774
775 if (pci_enable_msix(iommu->dev, entries, nvec)) {
776 pci_disable_msix(iommu->dev);
777 return 1;
778 }
779
780 for (i = 0; i < nvec; ++i) {
781 int r = request_irq(entries->vector, amd_iommu_int_handler,
782 IRQF_SAMPLE_RANDOM,
783 "AMD IOMMU",
784 NULL);
785 if (r)
786 goto out_free;
787 }
788
789 return 0;
790
791out_free:
792 for (i -= 1; i >= 0; --i)
793 free_irq(entries->vector, NULL);
794
795 pci_disable_msix(iommu->dev);
796
797 return 1;
798}
799
800static int __init iommu_setup_msi(struct amd_iommu *iommu)
801{
802 int r;
803 struct amd_iommu *curr;
804
805 list_for_each_entry(curr, &amd_iommu_list, list) {
806 if (curr->dev == iommu->dev)
807 curr->int_enabled = true;
808 }
809
810
811 if (pci_enable_msi(iommu->dev))
812 return 1;
813
814 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
815 IRQF_SAMPLE_RANDOM,
816 "AMD IOMMU",
817 NULL);
818
819 if (r) {
820 pci_disable_msi(iommu->dev);
821 return 1;
822 }
823
824 return 0;
825}
826
827static int __init iommu_init_msi(struct amd_iommu *iommu)
828{
829 if (iommu->int_enabled)
830 return 0;
831
832 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSIX))
833 return iommu_setup_msix(iommu);
834 else if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
835 return iommu_setup_msi(iommu);
836
837 return 1;
838}
839
840/****************************************************************************
841 *
Joerg Roedelb65233a2008-07-11 17:14:21 +0200842 * The next functions belong to the third pass of parsing the ACPI
843 * table. In this last pass the memory mapping requirements are
844 * gathered (like exclusion and unity mapping reanges).
845 *
846 ****************************************************************************/
847
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200848static void __init free_unity_maps(void)
849{
850 struct unity_map_entry *entry, *next;
851
852 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
853 list_del(&entry->list);
854 kfree(entry);
855 }
856}
857
Joerg Roedelb65233a2008-07-11 17:14:21 +0200858/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200859static int __init init_exclusion_range(struct ivmd_header *m)
860{
861 int i;
862
863 switch (m->type) {
864 case ACPI_IVMD_TYPE:
865 set_device_exclusion_range(m->devid, m);
866 break;
867 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +0200868 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200869 set_device_exclusion_range(i, m);
870 break;
871 case ACPI_IVMD_TYPE_RANGE:
872 for (i = m->devid; i <= m->aux; ++i)
873 set_device_exclusion_range(i, m);
874 break;
875 default:
876 break;
877 }
878
879 return 0;
880}
881
Joerg Roedelb65233a2008-07-11 17:14:21 +0200882/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200883static int __init init_unity_map_range(struct ivmd_header *m)
884{
885 struct unity_map_entry *e = 0;
886
887 e = kzalloc(sizeof(*e), GFP_KERNEL);
888 if (e == NULL)
889 return -ENOMEM;
890
891 switch (m->type) {
892 default:
893 case ACPI_IVMD_TYPE:
894 e->devid_start = e->devid_end = m->devid;
895 break;
896 case ACPI_IVMD_TYPE_ALL:
897 e->devid_start = 0;
898 e->devid_end = amd_iommu_last_bdf;
899 break;
900 case ACPI_IVMD_TYPE_RANGE:
901 e->devid_start = m->devid;
902 e->devid_end = m->aux;
903 break;
904 }
905 e->address_start = PAGE_ALIGN(m->range_start);
906 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
907 e->prot = m->flags >> 1;
908
909 list_add_tail(&e->list, &amd_iommu_unity_map);
910
911 return 0;
912}
913
Joerg Roedelb65233a2008-07-11 17:14:21 +0200914/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200915static int __init init_memory_definitions(struct acpi_table_header *table)
916{
917 u8 *p = (u8 *)table, *end = (u8 *)table;
918 struct ivmd_header *m;
919
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200920 end += table->length;
921 p += IVRS_HEADER_LENGTH;
922
923 while (p < end) {
924 m = (struct ivmd_header *)p;
925 if (m->flags & IVMD_FLAG_EXCL_RANGE)
926 init_exclusion_range(m);
927 else if (m->flags & IVMD_FLAG_UNITY_MAP)
928 init_unity_map_range(m);
929
930 p += m->length;
931 }
932
933 return 0;
934}
935
Joerg Roedelb65233a2008-07-11 17:14:21 +0200936/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200937 * Init the device table to not allow DMA access for devices and
938 * suppress all page faults
939 */
940static void init_device_table(void)
941{
942 u16 devid;
943
944 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
945 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
946 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
947 set_dev_entry_bit(devid, DEV_ENTRY_NO_PAGE_FAULT);
948 }
949}
950
951/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200952 * This function finally enables all IOMMUs found in the system after
953 * they have been initialized
954 */
Joerg Roedel87361972008-06-26 21:28:07 +0200955static void __init enable_iommus(void)
956{
957 struct amd_iommu *iommu;
958
959 list_for_each_entry(iommu, &amd_iommu_list, list) {
960 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200961 iommu_init_msi(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +0200962 iommu_enable(iommu);
963 }
964}
965
Joerg Roedel7441e9c2008-06-30 20:18:02 +0200966/*
967 * Suspend/Resume support
968 * disable suspend until real resume implemented
969 */
970
971static int amd_iommu_resume(struct sys_device *dev)
972{
973 return 0;
974}
975
976static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
977{
978 return -EINVAL;
979}
980
981static struct sysdev_class amd_iommu_sysdev_class = {
982 .name = "amd_iommu",
983 .suspend = amd_iommu_suspend,
984 .resume = amd_iommu_resume,
985};
986
987static struct sys_device device_amd_iommu = {
988 .id = 0,
989 .cls = &amd_iommu_sysdev_class,
990};
991
Joerg Roedelb65233a2008-07-11 17:14:21 +0200992/*
993 * This is the core init function for AMD IOMMU hardware in the system.
994 * This function is called from the generic x86 DMA layer initialization
995 * code.
996 *
997 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
998 * three times:
999 *
1000 * 1 pass) Find the highest PCI device id the driver has to handle.
1001 * Upon this information the size of the data structures is
1002 * determined that needs to be allocated.
1003 *
1004 * 2 pass) Initialize the data structures just allocated with the
1005 * information in the ACPI table about available AMD IOMMUs
1006 * in the system. It also maps the PCI devices in the
1007 * system to specific IOMMUs
1008 *
1009 * 3 pass) After the basic data structures are allocated and
1010 * initialized we update them with information about memory
1011 * remapping requirements parsed out of the ACPI table in
1012 * this last pass.
1013 *
1014 * After that the hardware is initialized and ready to go. In the last
1015 * step we do some Linux specific things like registering the driver in
1016 * the dma_ops interface and initializing the suspend/resume support
1017 * functions. Finally it prints some information about AMD IOMMUs and
1018 * the driver state and enables the hardware.
1019 */
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001020int __init amd_iommu_init(void)
1021{
1022 int i, ret = 0;
1023
1024
Joerg Roedel8b145182008-07-03 19:35:09 +02001025 if (no_iommu) {
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001026 printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
1027 return 0;
1028 }
1029
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001030 if (!amd_iommu_detected)
1031 return -ENODEV;
1032
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001033 /*
1034 * First parse ACPI tables to find the largest Bus/Dev/Func
1035 * we need to handle. Upon this information the shared data
1036 * structures for the IOMMUs in the system will be allocated
1037 */
1038 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1039 return -ENODEV;
1040
Joerg Roedelc5714842008-07-11 17:14:25 +02001041 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1042 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1043 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001044
1045 ret = -ENOMEM;
1046
1047 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001048 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001049 get_order(dev_table_size));
1050 if (amd_iommu_dev_table == NULL)
1051 goto out;
1052
1053 /*
1054 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1055 * IOMMU see for that device
1056 */
1057 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1058 get_order(alias_table_size));
1059 if (amd_iommu_alias_table == NULL)
1060 goto free;
1061
1062 /* IOMMU rlookup table - find the IOMMU for a specific device */
1063 amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
1064 get_order(rlookup_table_size));
1065 if (amd_iommu_rlookup_table == NULL)
1066 goto free;
1067
1068 /*
1069 * Protection Domain table - maps devices to protection domains
1070 * This table has the same size as the rlookup_table
1071 */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001072 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001073 get_order(rlookup_table_size));
1074 if (amd_iommu_pd_table == NULL)
1075 goto free;
1076
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001077 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1078 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001079 get_order(MAX_DOMAIN_ID/8));
1080 if (amd_iommu_pd_alloc_bitmap == NULL)
1081 goto free;
1082
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001083 /* init the device table */
1084 init_device_table();
1085
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001086 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001087 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001088 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001089 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001090 amd_iommu_alias_table[i] = i;
1091
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001092 /*
1093 * never allocate domain 0 because its used as the non-allocated and
1094 * error value placeholder
1095 */
1096 amd_iommu_pd_alloc_bitmap[0] = 1;
1097
1098 /*
1099 * now the data structures are allocated and basically initialized
1100 * start the real acpi table scan
1101 */
1102 ret = -ENODEV;
1103 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1104 goto free;
1105
1106 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1107 goto free;
1108
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001109 ret = sysdev_class_register(&amd_iommu_sysdev_class);
1110 if (ret)
1111 goto free;
1112
1113 ret = sysdev_register(&device_amd_iommu);
1114 if (ret)
1115 goto free;
1116
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001117 ret = amd_iommu_init_dma_ops();
1118 if (ret)
1119 goto free;
1120
Joerg Roedel87361972008-06-26 21:28:07 +02001121 enable_iommus();
1122
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001123 printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
1124 (1 << (amd_iommu_aperture_order-20)));
1125
1126 printk(KERN_INFO "AMD IOMMU: device isolation ");
1127 if (amd_iommu_isolate)
1128 printk("enabled\n");
1129 else
1130 printk("disabled\n");
1131
Joerg Roedel1c655772008-09-04 18:40:05 +02001132 if (iommu_fullflush)
1133 printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
1134 else
1135 printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
1136
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001137out:
1138 return ret;
1139
1140free:
Joerg Roedel9a836de2008-07-11 17:14:26 +02001141 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, 1);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001142
Joerg Roedel9a836de2008-07-11 17:14:26 +02001143 free_pages((unsigned long)amd_iommu_pd_table,
1144 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001145
Joerg Roedel9a836de2008-07-11 17:14:26 +02001146 free_pages((unsigned long)amd_iommu_rlookup_table,
1147 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001148
Joerg Roedel9a836de2008-07-11 17:14:26 +02001149 free_pages((unsigned long)amd_iommu_alias_table,
1150 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001151
Joerg Roedel9a836de2008-07-11 17:14:26 +02001152 free_pages((unsigned long)amd_iommu_dev_table,
1153 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001154
1155 free_iommu_all();
1156
1157 free_unity_maps();
1158
1159 goto out;
1160}
1161
Joerg Roedelb65233a2008-07-11 17:14:21 +02001162/****************************************************************************
1163 *
1164 * Early detect code. This code runs at IOMMU detection time in the DMA
1165 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1166 * IOMMUs
1167 *
1168 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001169static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1170{
1171 return 0;
1172}
1173
1174void __init amd_iommu_detect(void)
1175{
Joerg Roedel299a1402008-07-08 14:47:16 +02001176 if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
Joerg Roedelae7877d2008-06-26 21:27:51 +02001177 return;
1178
Joerg Roedelae7877d2008-06-26 21:27:51 +02001179 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1180 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001181 amd_iommu_detected = 1;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001182#ifdef CONFIG_GART_IOMMU
Joerg Roedelae7877d2008-06-26 21:27:51 +02001183 gart_iommu_aperture_disabled = 1;
1184 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001185#endif
Joerg Roedelae7877d2008-06-26 21:27:51 +02001186 }
1187}
1188
Joerg Roedelb65233a2008-07-11 17:14:21 +02001189/****************************************************************************
1190 *
1191 * Parsing functions for the AMD IOMMU specific kernel command line
1192 * options.
1193 *
1194 ****************************************************************************/
1195
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001196static int __init parse_amd_iommu_options(char *str)
1197{
1198 for (; *str; ++str) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001199 if (strncmp(str, "isolate", 7) == 0)
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001200 amd_iommu_isolate = 1;
1201 }
1202
1203 return 1;
1204}
1205
1206static int __init parse_amd_iommu_size_options(char *str)
1207{
Joerg Roedel09063722008-07-11 17:14:33 +02001208 unsigned order = PAGE_SHIFT + get_order(memparse(str, &str));
1209
1210 if ((order > 24) && (order < 31))
1211 amd_iommu_aperture_order = order;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001212
1213 return 1;
1214}
1215
1216__setup("amd_iommu=", parse_amd_iommu_options);
1217__setup("amd_iommu_size=", parse_amd_iommu_size_options);