blob: babb22597163b5d2296983dccfc6bfba49a2ba77 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Lennert Buytenhekfa87ced2005-11-01 19:44:27 +00002 * arch/arm/mach-ixp2000/core.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Common routines used by all IXP2400/2800 based platforms.
5 *
6 * Author: Deepak Saxena <dsaxena@plexity.net>
7 *
8 * Copyright 2004 (C) MontaVista Software, Inc.
9 *
10 * Based on work Copyright (C) 2002-2003 Intel Corporation
11 *
12 * This file is licensed under the terms of the GNU General Public
13 * License version 2. This program is licensed "as is" without any
14 * warranty of any kind, whether express or implied.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/kernel.h>
18#include <linux/init.h>
19#include <linux/spinlock.h>
20#include <linux/sched.h>
21#include <linux/interrupt.h>
Thomas Gleixner64ffae82006-07-01 22:32:18 +010022#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/serial.h>
24#include <linux/tty.h>
25#include <linux/bitops.h>
Lennert Buytenhek28187f22005-07-10 19:44:53 +010026#include <linux/serial_8250.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/mm.h>
28
29#include <asm/types.h>
30#include <asm/setup.h>
31#include <asm/memory.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/irq.h>
34#include <asm/system.h>
35#include <asm/tlbflush.h>
36#include <asm/pgtable.h>
37
38#include <asm/mach/map.h>
39#include <asm/mach/time.h>
40#include <asm/mach/irq.h>
41
Russell Kinga09e64f2008-08-05 16:14:15 +010042#include <mach/gpio.h>
Lennert Buytenhekc4982882005-06-24 20:54:35 +010043
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static DEFINE_SPINLOCK(ixp2000_slowport_lock);
45static unsigned long ixp2000_slowport_irq_flags;
46
47/*************************************************************************
48 * Slowport access routines
49 *************************************************************************/
50void ixp2000_acquire_slowport(struct slowport_cfg *new_cfg, struct slowport_cfg *old_cfg)
51{
Linus Torvalds1da177e2005-04-16 15:20:36 -070052 spin_lock_irqsave(&ixp2000_slowport_lock, ixp2000_slowport_irq_flags);
53
54 old_cfg->CCR = *IXP2000_SLOWPORT_CCR;
55 old_cfg->WTC = *IXP2000_SLOWPORT_WTC2;
56 old_cfg->RTC = *IXP2000_SLOWPORT_RTC2;
57 old_cfg->PCR = *IXP2000_SLOWPORT_PCR;
58 old_cfg->ADC = *IXP2000_SLOWPORT_ADC;
59
60 ixp2000_reg_write(IXP2000_SLOWPORT_CCR, new_cfg->CCR);
61 ixp2000_reg_write(IXP2000_SLOWPORT_WTC2, new_cfg->WTC);
62 ixp2000_reg_write(IXP2000_SLOWPORT_RTC2, new_cfg->RTC);
63 ixp2000_reg_write(IXP2000_SLOWPORT_PCR, new_cfg->PCR);
Lennert Buytenheke9b72e42005-11-01 19:44:26 +000064 ixp2000_reg_wrb(IXP2000_SLOWPORT_ADC, new_cfg->ADC);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065}
66
67void ixp2000_release_slowport(struct slowport_cfg *old_cfg)
68{
69 ixp2000_reg_write(IXP2000_SLOWPORT_CCR, old_cfg->CCR);
70 ixp2000_reg_write(IXP2000_SLOWPORT_WTC2, old_cfg->WTC);
71 ixp2000_reg_write(IXP2000_SLOWPORT_RTC2, old_cfg->RTC);
72 ixp2000_reg_write(IXP2000_SLOWPORT_PCR, old_cfg->PCR);
Lennert Buytenheke9b72e42005-11-01 19:44:26 +000073 ixp2000_reg_wrb(IXP2000_SLOWPORT_ADC, old_cfg->ADC);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 spin_unlock_irqrestore(&ixp2000_slowport_lock,
76 ixp2000_slowport_irq_flags);
77}
78
79/*************************************************************************
80 * Chip specific mappings shared by all IXP2000 systems
81 *************************************************************************/
82static struct map_desc ixp2000_io_desc[] __initdata = {
83 {
84 .virtual = IXP2000_CAP_VIRT_BASE,
Deepak Saxenadb0d0872005-10-28 15:18:58 +010085 .pfn = __phys_to_pfn(IXP2000_CAP_PHYS_BASE),
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 .length = IXP2000_CAP_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +010087 .type = MT_DEVICE,
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 }, {
89 .virtual = IXP2000_INTCTL_VIRT_BASE,
Deepak Saxenadb0d0872005-10-28 15:18:58 +010090 .pfn = __phys_to_pfn(IXP2000_INTCTL_PHYS_BASE),
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 .length = IXP2000_INTCTL_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +010092 .type = MT_DEVICE,
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 }, {
94 .virtual = IXP2000_PCI_CREG_VIRT_BASE,
Deepak Saxenadb0d0872005-10-28 15:18:58 +010095 .pfn = __phys_to_pfn(IXP2000_PCI_CREG_PHYS_BASE),
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 .length = IXP2000_PCI_CREG_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +010097 .type = MT_DEVICE,
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 }, {
99 .virtual = IXP2000_PCI_CSR_VIRT_BASE,
Deepak Saxenadb0d0872005-10-28 15:18:58 +0100100 .pfn = __phys_to_pfn(IXP2000_PCI_CSR_PHYS_BASE),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 .length = IXP2000_PCI_CSR_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +0100102 .type = MT_DEVICE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 }, {
Lennert Buytenhekbaaf7ed12005-06-26 22:24:17 +0100104 .virtual = IXP2000_MSF_VIRT_BASE,
Deepak Saxenadb0d0872005-10-28 15:18:58 +0100105 .pfn = __phys_to_pfn(IXP2000_MSF_PHYS_BASE),
Lennert Buytenhekbaaf7ed12005-06-26 22:24:17 +0100106 .length = IXP2000_MSF_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +0100107 .type = MT_DEVICE,
Lennert Buytenhekbaaf7ed12005-06-26 22:24:17 +0100108 }, {
Lennert Buytenhekdd29c722006-01-13 20:51:43 +0000109 .virtual = IXP2000_SCRATCH_RING_VIRT_BASE,
110 .pfn = __phys_to_pfn(IXP2000_SCRATCH_RING_PHYS_BASE),
111 .length = IXP2000_SCRATCH_RING_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +0100112 .type = MT_DEVICE,
Lennert Buytenhekdd29c722006-01-13 20:51:43 +0000113 }, {
114 .virtual = IXP2000_SRAM0_VIRT_BASE,
115 .pfn = __phys_to_pfn(IXP2000_SRAM0_PHYS_BASE),
116 .length = IXP2000_SRAM0_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +0100117 .type = MT_DEVICE,
Lennert Buytenhekdd29c722006-01-13 20:51:43 +0000118 }, {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 .virtual = IXP2000_PCI_IO_VIRT_BASE,
Deepak Saxenadb0d0872005-10-28 15:18:58 +0100120 .pfn = __phys_to_pfn(IXP2000_PCI_IO_PHYS_BASE),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 .length = IXP2000_PCI_IO_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +0100122 .type = MT_DEVICE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 }, {
124 .virtual = IXP2000_PCI_CFG0_VIRT_BASE,
Deepak Saxenadb0d0872005-10-28 15:18:58 +0100125 .pfn = __phys_to_pfn(IXP2000_PCI_CFG0_PHYS_BASE),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 .length = IXP2000_PCI_CFG0_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +0100127 .type = MT_DEVICE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 }, {
129 .virtual = IXP2000_PCI_CFG1_VIRT_BASE,
Deepak Saxenadb0d0872005-10-28 15:18:58 +0100130 .pfn = __phys_to_pfn(IXP2000_PCI_CFG1_PHYS_BASE),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 .length = IXP2000_PCI_CFG1_SIZE,
Russell Kingdb5b7162008-09-07 12:42:51 +0100132 .type = MT_DEVICE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 }
134};
135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136void __init ixp2000_map_io(void)
137{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 iotable_init(ixp2000_io_desc, ARRAY_SIZE(ixp2000_io_desc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140 /* Set slowport to 8-bit mode. */
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000141 ixp2000_reg_wrb(IXP2000_SLOWPORT_FRM, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142}
143
Lennert Buytenhek28187f22005-07-10 19:44:53 +0100144
145/*************************************************************************
146 * Serial port support for IXP2000
147 *************************************************************************/
148static struct plat_serial8250_port ixp2000_serial_port[] = {
149 {
150 .mapbase = IXP2000_UART_PHYS_BASE,
151 .membase = (char *)(IXP2000_UART_VIRT_BASE + 3),
152 .irq = IRQ_IXP2000_UART,
153 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
154 .iotype = UPIO_MEM,
155 .regshift = 2,
156 .uartclk = 50000000,
157 },
158 { },
159};
160
161static struct resource ixp2000_uart_resource = {
162 .start = IXP2000_UART_PHYS_BASE,
Deepak Saxena702c96d52005-09-30 16:20:22 -0700163 .end = IXP2000_UART_PHYS_BASE + 0x1f,
Lennert Buytenhek28187f22005-07-10 19:44:53 +0100164 .flags = IORESOURCE_MEM,
165};
166
167static struct platform_device ixp2000_serial_device = {
168 .name = "serial8250",
Russell King6df29de2005-09-08 16:04:41 +0100169 .id = PLAT8250_DEV_PLATFORM,
Lennert Buytenhek28187f22005-07-10 19:44:53 +0100170 .dev = {
171 .platform_data = ixp2000_serial_port,
172 },
173 .num_resources = 1,
174 .resource = &ixp2000_uart_resource,
175};
176
177void __init ixp2000_uart_init(void)
178{
179 platform_device_register(&ixp2000_serial_device);
180}
181
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183/*************************************************************************
184 * Timer-tick functions for IXP2000
185 *************************************************************************/
186static unsigned ticks_per_jiffy;
187static unsigned ticks_per_usec;
188static unsigned next_jiffy_time;
Lennert Buytenheke4fe1982005-06-20 18:51:07 +0100189static volatile unsigned long *missing_jiffy_timer_csr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191unsigned long ixp2000_gettimeoffset (void)
192{
193 unsigned long offset;
194
Lennert Buytenheke4fe1982005-06-20 18:51:07 +0100195 offset = next_jiffy_time - *missing_jiffy_timer_csr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
197 return offset / ticks_per_usec;
198}
199
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700200static int ixp2000_timer_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 /* clear timer 1 */
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000203 ixp2000_reg_wrb(IXP2000_T1_CLR, 1);
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100204
Lennert Buytenhekf869afa2006-06-22 10:30:53 +0100205 while ((signed long)(next_jiffy_time - *missing_jiffy_timer_csr)
206 >= ticks_per_jiffy) {
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700207 timer_tick();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 next_jiffy_time -= ticks_per_jiffy;
209 }
210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 return IRQ_HANDLED;
212}
213
214static struct irqaction ixp2000_timer_irq = {
215 .name = "IXP2000 Timer Tick",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700216 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100217 .handler = ixp2000_timer_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218};
219
220void __init ixp2000_init_time(unsigned long tick_rate)
221{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 ticks_per_jiffy = (tick_rate + HZ/2) / HZ;
223 ticks_per_usec = tick_rate / 1000000;
224
Lennert Buytenheke4fe1982005-06-20 18:51:07 +0100225 /*
226 * We use timer 1 as our timer interrupt.
227 */
228 ixp2000_reg_write(IXP2000_T1_CLR, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 ixp2000_reg_write(IXP2000_T1_CLD, ticks_per_jiffy - 1);
230 ixp2000_reg_write(IXP2000_T1_CTL, (1 << 7));
231
232 /*
Lennert Buytenheke4fe1982005-06-20 18:51:07 +0100233 * We use a second timer as a monotonic counter for tracking
234 * missed jiffies. The IXP2000 has four timers, but if we're
235 * on an A-step IXP2800, timer 2 and 3 don't work, so on those
236 * chips we use timer 4. Timer 4 is the only timer that can
237 * be used for the watchdog, so we use timer 2 if we're on a
238 * non-buggy chip.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 */
Lennert Buytenheke4fe1982005-06-20 18:51:07 +0100240 if ((*IXP2000_PRODUCT_ID & 0x001ffef0) == 0x00000000) {
241 printk(KERN_INFO "Enabling IXP2800 erratum #25 workaround\n");
242
243 ixp2000_reg_write(IXP2000_T4_CLR, 0);
244 ixp2000_reg_write(IXP2000_T4_CLD, -1);
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000245 ixp2000_reg_wrb(IXP2000_T4_CTL, (1 << 7));
Lennert Buytenheke4fe1982005-06-20 18:51:07 +0100246 missing_jiffy_timer_csr = IXP2000_T4_CSR;
247 } else {
248 ixp2000_reg_write(IXP2000_T2_CLR, 0);
249 ixp2000_reg_write(IXP2000_T2_CLD, -1);
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000250 ixp2000_reg_wrb(IXP2000_T2_CTL, (1 << 7));
Lennert Buytenheke4fe1982005-06-20 18:51:07 +0100251 missing_jiffy_timer_csr = IXP2000_T2_CSR;
252 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 next_jiffy_time = 0xffffffff;
254
255 /* register for interrupt */
256 setup_irq(IRQ_IXP2000_TIMER1, &ixp2000_timer_irq);
257}
258
259/*************************************************************************
260 * GPIO helpers
261 *************************************************************************/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262static unsigned long GPIO_IRQ_falling_edge;
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100263static unsigned long GPIO_IRQ_rising_edge;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264static unsigned long GPIO_IRQ_level_low;
265static unsigned long GPIO_IRQ_level_high;
266
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100267static void update_gpio_int_csrs(void)
268{
269 ixp2000_reg_write(IXP2000_GPIO_FEDR, GPIO_IRQ_falling_edge);
270 ixp2000_reg_write(IXP2000_GPIO_REDR, GPIO_IRQ_rising_edge);
271 ixp2000_reg_write(IXP2000_GPIO_LSLR, GPIO_IRQ_level_low);
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000272 ixp2000_reg_wrb(IXP2000_GPIO_LSHR, GPIO_IRQ_level_high);
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100273}
274
275void gpio_line_config(int line, int direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276{
277 unsigned long flags;
278
279 local_irq_save(flags);
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100280 if (direction == GPIO_OUT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 /* if it's an output, it ain't an interrupt anymore */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 GPIO_IRQ_falling_edge &= ~(1 << line);
283 GPIO_IRQ_rising_edge &= ~(1 << line);
284 GPIO_IRQ_level_low &= ~(1 << line);
285 GPIO_IRQ_level_high &= ~(1 << line);
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100286 update_gpio_int_csrs();
287
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000288 ixp2000_reg_wrb(IXP2000_GPIO_PDSR, 1 << line);
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100289 } else if (direction == GPIO_IN) {
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000290 ixp2000_reg_wrb(IXP2000_GPIO_PDCR, 1 << line);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 local_irq_restore(flags);
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100293}
Lennert Buytenhekfc8ea7a2006-06-24 09:57:14 +0100294EXPORT_SYMBOL(gpio_line_config);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
296
297/*************************************************************************
298 * IRQ handling IXP2000
299 *************************************************************************/
Russell King10dd5ce2006-11-23 11:41:32 +0000300static void ixp2000_GPIO_irq_handler(unsigned int irq, struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301{
302 int i;
303 unsigned long status = *IXP2000_GPIO_INST;
304
305 for (i = 0; i <= 7; i++) {
306 if (status & (1<<i)) {
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100307 generic_handle_irq(i + IRQ_IXP2000_GPIO0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 }
309 }
310}
311
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100312static int ixp2000_GPIO_irq_type(unsigned int irq, unsigned int type)
313{
314 int line = irq - IRQ_IXP2000_GPIO0;
315
316 /*
317 * First, configure this GPIO line as an input.
318 */
319 ixp2000_reg_write(IXP2000_GPIO_PDCR, 1 << line);
320
321 /*
322 * Then, set the proper trigger type.
323 */
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100324 if (type & IRQ_TYPE_EDGE_FALLING)
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100325 GPIO_IRQ_falling_edge |= 1 << line;
326 else
327 GPIO_IRQ_falling_edge &= ~(1 << line);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100328 if (type & IRQ_TYPE_EDGE_RISING)
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100329 GPIO_IRQ_rising_edge |= 1 << line;
330 else
331 GPIO_IRQ_rising_edge &= ~(1 << line);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100332 if (type & IRQ_TYPE_LEVEL_LOW)
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100333 GPIO_IRQ_level_low |= 1 << line;
334 else
335 GPIO_IRQ_level_low &= ~(1 << line);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100336 if (type & IRQ_TYPE_LEVEL_HIGH)
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100337 GPIO_IRQ_level_high |= 1 << line;
338 else
339 GPIO_IRQ_level_high &= ~(1 << line);
340 update_gpio_int_csrs();
341
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100342 return 0;
343}
344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345static void ixp2000_GPIO_irq_mask_ack(unsigned int irq)
346{
347 ixp2000_reg_write(IXP2000_GPIO_INCR, (1 << (irq - IRQ_IXP2000_GPIO0)));
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100348
349 ixp2000_reg_write(IXP2000_GPIO_EDSR, (1 << (irq - IRQ_IXP2000_GPIO0)));
350 ixp2000_reg_write(IXP2000_GPIO_LDSR, (1 << (irq - IRQ_IXP2000_GPIO0)));
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000351 ixp2000_reg_wrb(IXP2000_GPIO_INST, (1 << (irq - IRQ_IXP2000_GPIO0)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352}
353
354static void ixp2000_GPIO_irq_mask(unsigned int irq)
355{
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000356 ixp2000_reg_wrb(IXP2000_GPIO_INCR, (1 << (irq - IRQ_IXP2000_GPIO0)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357}
358
359static void ixp2000_GPIO_irq_unmask(unsigned int irq)
360{
361 ixp2000_reg_write(IXP2000_GPIO_INSR, (1 << (irq - IRQ_IXP2000_GPIO0)));
362}
363
Russell King10dd5ce2006-11-23 11:41:32 +0000364static struct irq_chip ixp2000_GPIO_irq_chip = {
Russell King78019072005-09-04 19:43:13 +0100365 .ack = ixp2000_GPIO_irq_mask_ack,
366 .mask = ixp2000_GPIO_irq_mask,
Russell King2be863c2005-09-06 23:13:17 +0100367 .unmask = ixp2000_GPIO_irq_unmask,
Russell King78019072005-09-04 19:43:13 +0100368 .set_type = ixp2000_GPIO_irq_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369};
370
371static void ixp2000_pci_irq_mask(unsigned int irq)
372{
373 unsigned long temp = *IXP2000_PCI_XSCALE_INT_ENABLE;
374 if (irq == IRQ_IXP2000_PCIA)
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000375 ixp2000_reg_wrb(IXP2000_PCI_XSCALE_INT_ENABLE, (temp & ~(1 << 26)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 else if (irq == IRQ_IXP2000_PCIB)
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000377 ixp2000_reg_wrb(IXP2000_PCI_XSCALE_INT_ENABLE, (temp & ~(1 << 27)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378}
379
380static void ixp2000_pci_irq_unmask(unsigned int irq)
381{
382 unsigned long temp = *IXP2000_PCI_XSCALE_INT_ENABLE;
383 if (irq == IRQ_IXP2000_PCIA)
384 ixp2000_reg_write(IXP2000_PCI_XSCALE_INT_ENABLE, (temp | (1 << 26)));
385 else if (irq == IRQ_IXP2000_PCIB)
386 ixp2000_reg_write(IXP2000_PCI_XSCALE_INT_ENABLE, (temp | (1 << 27)));
387}
388
Dave Jiang7866f642005-11-04 17:15:44 +0000389/*
390 * Error interrupts. These are used extensively by the microengine drivers
391 */
Russell King10dd5ce2006-11-23 11:41:32 +0000392static void ixp2000_err_irq_handler(unsigned int irq, struct irq_desc *desc)
Dave Jiang7866f642005-11-04 17:15:44 +0000393{
394 int i;
395 unsigned long status = *IXP2000_IRQ_ERR_STATUS;
396
397 for(i = 31; i >= 0; i--) {
398 if(status & (1 << i)) {
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100399 generic_handle_irq(IRQ_IXP2000_DRAM0_MIN_ERR + i);
Dave Jiang7866f642005-11-04 17:15:44 +0000400 }
401 }
402}
403
404static void ixp2000_err_irq_mask(unsigned int irq)
405{
406 ixp2000_reg_write(IXP2000_IRQ_ERR_ENABLE_CLR,
407 (1 << (irq - IRQ_IXP2000_DRAM0_MIN_ERR)));
408}
409
410static void ixp2000_err_irq_unmask(unsigned int irq)
411{
412 ixp2000_reg_write(IXP2000_IRQ_ERR_ENABLE_SET,
413 (1 << (irq - IRQ_IXP2000_DRAM0_MIN_ERR)));
414}
415
Russell King10dd5ce2006-11-23 11:41:32 +0000416static struct irq_chip ixp2000_err_irq_chip = {
Dave Jiang7866f642005-11-04 17:15:44 +0000417 .ack = ixp2000_err_irq_mask,
418 .mask = ixp2000_err_irq_mask,
419 .unmask = ixp2000_err_irq_unmask
420};
421
Russell King10dd5ce2006-11-23 11:41:32 +0000422static struct irq_chip ixp2000_pci_irq_chip = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 .ack = ixp2000_pci_irq_mask,
424 .mask = ixp2000_pci_irq_mask,
425 .unmask = ixp2000_pci_irq_unmask
426};
427
428static void ixp2000_irq_mask(unsigned int irq)
429{
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000430 ixp2000_reg_wrb(IXP2000_IRQ_ENABLE_CLR, (1 << irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431}
432
433static void ixp2000_irq_unmask(unsigned int irq)
434{
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100435 ixp2000_reg_write(IXP2000_IRQ_ENABLE_SET, (1 << irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436}
437
Russell King10dd5ce2006-11-23 11:41:32 +0000438static struct irq_chip ixp2000_irq_chip = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 .ack = ixp2000_irq_mask,
440 .mask = ixp2000_irq_mask,
441 .unmask = ixp2000_irq_unmask
442};
443
444void __init ixp2000_init_irq(void)
445{
446 int irq;
447
448 /*
449 * Mask all sources
450 */
451 ixp2000_reg_write(IXP2000_IRQ_ENABLE_CLR, 0xffffffff);
452 ixp2000_reg_write(IXP2000_FIQ_ENABLE_CLR, 0xffffffff);
453
454 /* clear all GPIO edge/level detects */
455 ixp2000_reg_write(IXP2000_GPIO_REDR, 0);
456 ixp2000_reg_write(IXP2000_GPIO_FEDR, 0);
457 ixp2000_reg_write(IXP2000_GPIO_LSHR, 0);
458 ixp2000_reg_write(IXP2000_GPIO_LSLR, 0);
459 ixp2000_reg_write(IXP2000_GPIO_INCR, -1);
460
461 /* clear PCI interrupt sources */
Lennert Buytenheke9b72e42005-11-01 19:44:26 +0000462 ixp2000_reg_wrb(IXP2000_PCI_XSCALE_INT_ENABLE, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
464 /*
465 * Certain bits in the IRQ status register of the
466 * IXP2000 are reserved. Instead of trying to map
467 * things non 1:1 from bit position to IRQ number,
468 * we mark the reserved IRQs as invalid. This makes
469 * our mask/unmask code much simpler.
470 */
471 for (irq = IRQ_IXP2000_SOFT_INT; irq <= IRQ_IXP2000_THDB3; irq++) {
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100472 if ((1 << irq) & IXP2000_VALID_IRQ_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 set_irq_chip(irq, &ixp2000_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000474 set_irq_handler(irq, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 set_irq_flags(irq, IRQF_VALID);
476 } else set_irq_flags(irq, 0);
477 }
Lennert Buytenhekc4982882005-06-24 20:54:35 +0100478
Dave Jiang7866f642005-11-04 17:15:44 +0000479 for (irq = IRQ_IXP2000_DRAM0_MIN_ERR; irq <= IRQ_IXP2000_SP_INT; irq++) {
480 if((1 << (irq - IRQ_IXP2000_DRAM0_MIN_ERR)) &
481 IXP2000_VALID_ERR_IRQ_MASK) {
482 set_irq_chip(irq, &ixp2000_err_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000483 set_irq_handler(irq, handle_level_irq);
Dave Jiang7866f642005-11-04 17:15:44 +0000484 set_irq_flags(irq, IRQF_VALID);
485 }
486 else
487 set_irq_flags(irq, 0);
488 }
489 set_irq_chained_handler(IRQ_IXP2000_ERRSUM, ixp2000_err_irq_handler);
490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 for (irq = IRQ_IXP2000_GPIO0; irq <= IRQ_IXP2000_GPIO7; irq++) {
492 set_irq_chip(irq, &ixp2000_GPIO_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000493 set_irq_handler(irq, handle_level_irq);
Lennert Buytenhekbd115ea2006-03-22 20:14:09 +0000494 set_irq_flags(irq, IRQF_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 }
496 set_irq_chained_handler(IRQ_IXP2000_GPIO, ixp2000_GPIO_irq_handler);
497
498 /*
499 * Enable PCI irqs. The actual PCI[AB] decoding is done in
500 * entry-macro.S, so we don't need a chained handler for the
501 * PCI interrupt source.
502 */
503 ixp2000_reg_write(IXP2000_IRQ_ENABLE_SET, (1 << IRQ_IXP2000_PCI));
504 for (irq = IRQ_IXP2000_PCIA; irq <= IRQ_IXP2000_PCIB; irq++) {
505 set_irq_chip(irq, &ixp2000_pci_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000506 set_irq_handler(irq, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 set_irq_flags(irq, IRQF_VALID);
508 }
509}
510