blob: 045c82a36164eb9b6dc22978c316736735dc9c1a [file] [log] [blame]
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001/*
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08002 * Blackfin On-Chip SPI Driver
Wu, Bryana5f6abd2007-05-06 14:50:34 -07003 *
Bryan Wu131b17d2007-12-04 23:45:12 -08004 * Copyright 2004-2007 Analog Devices Inc.
Wu, Bryana5f6abd2007-05-06 14:50:34 -07005 *
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08006 * Enter bugs at http://blackfin.uclinux.org/
Wu, Bryana5f6abd2007-05-06 14:50:34 -07007 *
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08008 * Licensed under the GPL-2 or later.
Wu, Bryana5f6abd2007-05-06 14:50:34 -07009 */
10
11#include <linux/init.h>
12#include <linux/module.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080013#include <linux/delay.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070014#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080016#include <linux/io.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070017#include <linux/ioport.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080018#include <linux/irq.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070019#include <linux/errno.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
23#include <linux/spi/spi.h>
24#include <linux/workqueue.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070025
Wu, Bryana5f6abd2007-05-06 14:50:34 -070026#include <asm/dma.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080027#include <asm/portmux.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070028#include <asm/bfin5xx_spi.h>
Vitja Makarov8cf58582009-04-06 19:00:31 -070029#include <asm/cacheflush.h>
30
Bryan Wua32c6912007-12-04 23:45:15 -080031#define DRV_NAME "bfin-spi"
32#define DRV_AUTHOR "Bryan Wu, Luke Yang"
Mike Frysinger138f97c2009-04-06 19:00:50 -070033#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
Bryan Wua32c6912007-12-04 23:45:15 -080034#define DRV_VERSION "1.0"
35
36MODULE_AUTHOR(DRV_AUTHOR);
37MODULE_DESCRIPTION(DRV_DESC);
Wu, Bryana5f6abd2007-05-06 14:50:34 -070038MODULE_LICENSE("GPL");
39
Bryan Wubb90eb02007-12-04 23:45:18 -080040#define START_STATE ((void *)0)
41#define RUNNING_STATE ((void *)1)
42#define DONE_STATE ((void *)2)
43#define ERROR_STATE ((void *)-1)
44#define QUEUE_RUNNING 0
45#define QUEUE_STOPPED 1
Wu, Bryana5f6abd2007-05-06 14:50:34 -070046
47struct driver_data {
48 /* Driver model hookup */
49 struct platform_device *pdev;
50
51 /* SPI framework hookup */
52 struct spi_master *master;
53
Bryan Wubb90eb02007-12-04 23:45:18 -080054 /* Regs base of SPI controller */
Bryan Wuf4521262007-12-04 23:45:22 -080055 void __iomem *regs_base;
Bryan Wubb90eb02007-12-04 23:45:18 -080056
Bryan Wu003d9222007-12-04 23:45:22 -080057 /* Pin request list */
58 u16 *pin_req;
59
Wu, Bryana5f6abd2007-05-06 14:50:34 -070060 /* BFIN hookup */
61 struct bfin5xx_spi_master *master_info;
62
63 /* Driver message queue */
64 struct workqueue_struct *workqueue;
65 struct work_struct pump_messages;
66 spinlock_t lock;
67 struct list_head queue;
68 int busy;
69 int run;
70
71 /* Message Transfer pump */
72 struct tasklet_struct pump_transfers;
73
74 /* Current message transfer state info */
75 struct spi_message *cur_msg;
76 struct spi_transfer *cur_transfer;
77 struct chip_data *cur_chip;
78 size_t len_in_bytes;
79 size_t len;
80 void *tx;
81 void *tx_end;
82 void *rx;
83 void *rx_end;
Bryan Wubb90eb02007-12-04 23:45:18 -080084
85 /* DMA stuffs */
86 int dma_channel;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070087 int dma_mapped;
Bryan Wubb90eb02007-12-04 23:45:18 -080088 int dma_requested;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070089 dma_addr_t rx_dma;
90 dma_addr_t tx_dma;
Bryan Wubb90eb02007-12-04 23:45:18 -080091
Yi Lif6a6d962009-06-03 09:46:22 +000092 int irq_requested;
93 int spi_irq;
94
Wu, Bryana5f6abd2007-05-06 14:50:34 -070095 size_t rx_map_len;
96 size_t tx_map_len;
97 u8 n_bytes;
Bryan Wufad91c82007-12-04 23:45:14 -080098 int cs_change;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070099 void (*write) (struct driver_data *);
100 void (*read) (struct driver_data *);
101 void (*duplex) (struct driver_data *);
102};
103
104struct chip_data {
105 u16 ctl_reg;
106 u16 baud;
107 u16 flag;
108
109 u8 chip_select_num;
110 u8 n_bytes;
Bryan Wu88b40362007-05-21 18:32:16 +0800111 u8 width; /* 0 or 1 */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700112 u8 enable_dma;
113 u8 bits_per_word; /* 8 or 16 */
Bryan Wu62310e52007-12-04 23:45:20 -0800114 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
Michael Hennerich42c78b22009-04-06 19:00:51 -0700115 u32 cs_gpio;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700116 u16 idle_tx_val;
Yi Lif6a6d962009-06-03 09:46:22 +0000117 u8 pio_interrupt; /* use spi data irq */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700118 void (*write) (struct driver_data *);
119 void (*read) (struct driver_data *);
120 void (*duplex) (struct driver_data *);
121};
122
Bryan Wubb90eb02007-12-04 23:45:18 -0800123#define DEFINE_SPI_REG(reg, off) \
124static inline u16 read_##reg(struct driver_data *drv_data) \
125 { return bfin_read16(drv_data->regs_base + off); } \
126static inline void write_##reg(struct driver_data *drv_data, u16 v) \
127 { bfin_write16(drv_data->regs_base + off, v); }
128
129DEFINE_SPI_REG(CTRL, 0x00)
130DEFINE_SPI_REG(FLAG, 0x04)
131DEFINE_SPI_REG(STAT, 0x08)
132DEFINE_SPI_REG(TDBR, 0x0C)
133DEFINE_SPI_REG(RDBR, 0x10)
134DEFINE_SPI_REG(BAUD, 0x14)
135DEFINE_SPI_REG(SHAW, 0x18)
136
Bryan Wu88b40362007-05-21 18:32:16 +0800137static void bfin_spi_enable(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700138{
139 u16 cr;
140
Bryan Wubb90eb02007-12-04 23:45:18 -0800141 cr = read_CTRL(drv_data);
142 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700143}
144
Bryan Wu88b40362007-05-21 18:32:16 +0800145static void bfin_spi_disable(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700146{
147 u16 cr;
148
Bryan Wubb90eb02007-12-04 23:45:18 -0800149 cr = read_CTRL(drv_data);
150 write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700151}
152
153/* Caculate the SPI_BAUD register value based on input HZ */
154static u16 hz_to_spi_baud(u32 speed_hz)
155{
156 u_long sclk = get_sclk();
157 u16 spi_baud = (sclk / (2 * speed_hz));
158
159 if ((sclk % (2 * speed_hz)) > 0)
160 spi_baud++;
161
Michael Hennerich7513e002009-04-06 19:00:32 -0700162 if (spi_baud < MIN_SPI_BAUD_VAL)
163 spi_baud = MIN_SPI_BAUD_VAL;
164
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700165 return spi_baud;
166}
167
Mike Frysinger138f97c2009-04-06 19:00:50 -0700168static int bfin_spi_flush(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700169{
170 unsigned long limit = loops_per_jiffy << 1;
171
172 /* wait for stop and clear stat */
Roel Kluinb4bd2ab2009-06-17 16:26:02 -0700173 while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && --limit)
Bryan Wud8c05002007-12-04 23:45:21 -0800174 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700175
Bryan Wubb90eb02007-12-04 23:45:18 -0800176 write_STAT(drv_data, BIT_STAT_CLR);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700177
178 return limit;
179}
180
Bryan Wufad91c82007-12-04 23:45:14 -0800181/* Chip select operation functions for cs_change flag */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700182static void bfin_spi_cs_active(struct driver_data *drv_data, struct chip_data *chip)
Bryan Wufad91c82007-12-04 23:45:14 -0800183{
Michael Hennerich42c78b22009-04-06 19:00:51 -0700184 if (likely(chip->chip_select_num)) {
185 u16 flag = read_FLAG(drv_data);
Bryan Wufad91c82007-12-04 23:45:14 -0800186
Barry Song82216102009-06-17 10:10:53 +0000187 flag &= ~chip->flag;
Bryan Wufad91c82007-12-04 23:45:14 -0800188
Michael Hennerich42c78b22009-04-06 19:00:51 -0700189 write_FLAG(drv_data, flag);
190 } else {
191 gpio_set_value(chip->cs_gpio, 0);
192 }
Bryan Wufad91c82007-12-04 23:45:14 -0800193}
194
Mike Frysinger138f97c2009-04-06 19:00:50 -0700195static void bfin_spi_cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
Bryan Wufad91c82007-12-04 23:45:14 -0800196{
Michael Hennerich42c78b22009-04-06 19:00:51 -0700197 if (likely(chip->chip_select_num)) {
198 u16 flag = read_FLAG(drv_data);
Bryan Wufad91c82007-12-04 23:45:14 -0800199
Barry Song82216102009-06-17 10:10:53 +0000200 flag |= chip->flag;
Bryan Wufad91c82007-12-04 23:45:14 -0800201
Michael Hennerich42c78b22009-04-06 19:00:51 -0700202 write_FLAG(drv_data, flag);
203 } else {
204 gpio_set_value(chip->cs_gpio, 1);
205 }
Bryan Wu62310e52007-12-04 23:45:20 -0800206
207 /* Move delay here for consistency */
208 if (chip->cs_chg_udelay)
209 udelay(chip->cs_chg_udelay);
Bryan Wufad91c82007-12-04 23:45:14 -0800210}
211
Barry Song82216102009-06-17 10:10:53 +0000212/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
213static inline void bfin_spi_cs_enable(struct driver_data *drv_data, struct chip_data *chip)
214{
215 u16 flag = read_FLAG(drv_data);
216
217 flag |= (chip->flag >> 8);
218
219 write_FLAG(drv_data, flag);
220}
221
222static inline void bfin_spi_cs_disable(struct driver_data *drv_data, struct chip_data *chip)
223{
224 u16 flag = read_FLAG(drv_data);
225
226 flag &= ~(chip->flag >> 8);
227
228 write_FLAG(drv_data, flag);
229}
230
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700231/* stop controller and re-config current chip*/
Mike Frysinger138f97c2009-04-06 19:00:50 -0700232static void bfin_spi_restore_state(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700233{
234 struct chip_data *chip = drv_data->cur_chip;
235
236 /* Clear status and disable clock */
Bryan Wubb90eb02007-12-04 23:45:18 -0800237 write_STAT(drv_data, BIT_STAT_CLR);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700238 bfin_spi_disable(drv_data);
Bryan Wu88b40362007-05-21 18:32:16 +0800239 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700240
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700241 /* Load the registers */
Bryan Wubb90eb02007-12-04 23:45:18 -0800242 write_CTRL(drv_data, chip->ctl_reg);
Bryan Wu092e1fd2007-12-04 23:45:23 -0800243 write_BAUD(drv_data, chip->baud);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800244
245 bfin_spi_enable(drv_data);
Mike Frysinger138f97c2009-04-06 19:00:50 -0700246 bfin_spi_cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700247}
248
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700249/* used to kick off transfer in rx mode and read unwanted RX data */
250static inline void bfin_spi_dummy_read(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700251{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700252 (void) read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700253}
254
Mike Frysinger138f97c2009-04-06 19:00:50 -0700255static void bfin_spi_u8_writer(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700256{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700257 /* clear RXS (we check for RXS inside the loop) */
258 bfin_spi_dummy_read(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800259
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700260 while (drv_data->tx < drv_data->tx_end) {
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700261 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
262 /* wait until transfer finished.
263 checking SPIF or TXS may not guarantee transfer completion */
264 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800265 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700266 /* discard RX data and clear RXS */
267 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700268 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700269}
270
Mike Frysinger138f97c2009-04-06 19:00:50 -0700271static void bfin_spi_u8_reader(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700272{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700273 u16 tx_val = drv_data->cur_chip->idle_tx_val;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700274
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700275 /* discard old RX data and clear RXS */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700276 bfin_spi_dummy_read(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800277
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700278 while (drv_data->rx < drv_data->rx_end) {
279 write_TDBR(drv_data, tx_val);
Bryan Wubb90eb02007-12-04 23:45:18 -0800280 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800281 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700282 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700283 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700284}
285
Mike Frysinger138f97c2009-04-06 19:00:50 -0700286static void bfin_spi_u8_duplex(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700287{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700288 /* discard old RX data and clear RXS */
289 bfin_spi_dummy_read(drv_data);
290
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700291 while (drv_data->rx < drv_data->rx_end) {
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700292 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
Bryan Wubb90eb02007-12-04 23:45:18 -0800293 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800294 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700295 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700296 }
297}
298
Mike Frysinger138f97c2009-04-06 19:00:50 -0700299static void bfin_spi_u16_writer(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700300{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700301 /* clear RXS (we check for RXS inside the loop) */
302 bfin_spi_dummy_read(drv_data);
Bryan Wu88b40362007-05-21 18:32:16 +0800303
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700304 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800305 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700306 drv_data->tx += 2;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700307 /* wait until transfer finished.
308 checking SPIF or TXS may not guarantee transfer completion */
309 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
310 cpu_relax();
311 /* discard RX data and clear RXS */
312 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700313 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700314}
315
Mike Frysinger138f97c2009-04-06 19:00:50 -0700316static void bfin_spi_u16_reader(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700317{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700318 u16 tx_val = drv_data->cur_chip->idle_tx_val;
Sonic Zhangcc487e72007-12-04 23:45:17 -0800319
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700320 /* discard old RX data and clear RXS */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700321 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700322
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700323 while (drv_data->rx < drv_data->rx_end) {
324 write_TDBR(drv_data, tx_val);
Bryan Wubb90eb02007-12-04 23:45:18 -0800325 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800326 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800327 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700328 drv_data->rx += 2;
329 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700330}
331
Mike Frysinger138f97c2009-04-06 19:00:50 -0700332static void bfin_spi_u16_duplex(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700333{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700334 /* discard old RX data and clear RXS */
335 bfin_spi_dummy_read(drv_data);
336
337 while (drv_data->rx < drv_data->rx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800338 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700339 drv_data->tx += 2;
Bryan Wubb90eb02007-12-04 23:45:18 -0800340 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800341 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800342 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700343 drv_data->rx += 2;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700344 }
345}
346
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700347/* test if ther is more transfer to be done */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700348static void *bfin_spi_next_transfer(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700349{
350 struct spi_message *msg = drv_data->cur_msg;
351 struct spi_transfer *trans = drv_data->cur_transfer;
352
353 /* Move to next transfer */
354 if (trans->transfer_list.next != &msg->transfers) {
355 drv_data->cur_transfer =
356 list_entry(trans->transfer_list.next,
357 struct spi_transfer, transfer_list);
358 return RUNNING_STATE;
359 } else
360 return DONE_STATE;
361}
362
363/*
364 * caller already set message->status;
365 * dma and pio irqs are blocked give finished message back
366 */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700367static void bfin_spi_giveback(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700368{
Bryan Wufad91c82007-12-04 23:45:14 -0800369 struct chip_data *chip = drv_data->cur_chip;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700370 struct spi_transfer *last_transfer;
371 unsigned long flags;
372 struct spi_message *msg;
373
374 spin_lock_irqsave(&drv_data->lock, flags);
375 msg = drv_data->cur_msg;
376 drv_data->cur_msg = NULL;
377 drv_data->cur_transfer = NULL;
378 drv_data->cur_chip = NULL;
379 queue_work(drv_data->workqueue, &drv_data->pump_messages);
380 spin_unlock_irqrestore(&drv_data->lock, flags);
381
382 last_transfer = list_entry(msg->transfers.prev,
383 struct spi_transfer, transfer_list);
384
385 msg->state = NULL;
386
Bryan Wufad91c82007-12-04 23:45:14 -0800387 if (!drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700388 bfin_spi_cs_deactive(drv_data, chip);
Bryan Wufad91c82007-12-04 23:45:14 -0800389
Yi Lib9b2a762009-04-06 19:00:49 -0700390 /* Not stop spi in autobuffer mode */
391 if (drv_data->tx_dma != 0xFFFF)
392 bfin_spi_disable(drv_data);
393
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700394 if (msg->complete)
395 msg->complete(msg->context);
396}
397
Yi Lif6a6d962009-06-03 09:46:22 +0000398/* spi data irq handler */
399static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
400{
401 struct driver_data *drv_data = dev_id;
402 struct chip_data *chip = drv_data->cur_chip;
403 struct spi_message *msg = drv_data->cur_msg;
404 int n_bytes = drv_data->n_bytes;
405
406 /* wait until transfer finished. */
407 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
408 cpu_relax();
409
410 if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
411 (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
412 /* last read */
413 if (drv_data->rx) {
414 dev_dbg(&drv_data->pdev->dev, "last read\n");
415 if (n_bytes == 2)
416 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
417 else if (n_bytes == 1)
418 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
419 drv_data->rx += n_bytes;
420 }
421
422 msg->actual_length += drv_data->len_in_bytes;
423 if (drv_data->cs_change)
424 bfin_spi_cs_deactive(drv_data, chip);
425 /* Move to next transfer */
426 msg->state = bfin_spi_next_transfer(drv_data);
427
428 disable_irq(drv_data->spi_irq);
429
430 /* Schedule transfer tasklet */
431 tasklet_schedule(&drv_data->pump_transfers);
432 return IRQ_HANDLED;
433 }
434
435 if (drv_data->rx && drv_data->tx) {
436 /* duplex */
437 dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
438 if (drv_data->n_bytes == 2) {
439 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
440 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
441 } else if (drv_data->n_bytes == 1) {
442 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
443 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
444 }
445 } else if (drv_data->rx) {
446 /* read */
447 dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
448 if (drv_data->n_bytes == 2)
449 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
450 else if (drv_data->n_bytes == 1)
451 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
452 write_TDBR(drv_data, chip->idle_tx_val);
453 } else if (drv_data->tx) {
454 /* write */
455 dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
456 bfin_spi_dummy_read(drv_data);
457 if (drv_data->n_bytes == 2)
458 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
459 else if (drv_data->n_bytes == 1)
460 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
461 }
462
463 if (drv_data->tx)
464 drv_data->tx += n_bytes;
465 if (drv_data->rx)
466 drv_data->rx += n_bytes;
467
468 return IRQ_HANDLED;
469}
470
Mike Frysinger138f97c2009-04-06 19:00:50 -0700471static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700472{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800473 struct driver_data *drv_data = dev_id;
Bryan Wufad91c82007-12-04 23:45:14 -0800474 struct chip_data *chip = drv_data->cur_chip;
Bryan Wubb90eb02007-12-04 23:45:18 -0800475 struct spi_message *msg = drv_data->cur_msg;
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700476 unsigned long timeout;
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700477 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
Mike Frysinger04b95d22009-04-06 19:00:35 -0700478 u16 spistat = read_STAT(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700479
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700480 dev_dbg(&drv_data->pdev->dev,
481 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
482 dmastat, spistat);
483
Bryan Wubb90eb02007-12-04 23:45:18 -0800484 clear_dma_irqstat(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700485
486 /*
Bryan Wud6fe89b2007-06-11 17:34:17 +0800487 * wait for the last transaction shifted out. HRM states:
488 * at this point there may still be data in the SPI DMA FIFO waiting
489 * to be transmitted ... software needs to poll TXS in the SPI_STAT
490 * register until it goes low for 2 successive reads
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700491 */
492 if (drv_data->tx != NULL) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800493 while ((read_STAT(drv_data) & TXS) ||
494 (read_STAT(drv_data) & TXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800495 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700496 }
497
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700498 dev_dbg(&drv_data->pdev->dev,
499 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
500 dmastat, read_STAT(drv_data));
501
502 timeout = jiffies + HZ;
Bryan Wubb90eb02007-12-04 23:45:18 -0800503 while (!(read_STAT(drv_data) & SPIF))
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700504 if (!time_before(jiffies, timeout)) {
505 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
506 break;
507 } else
508 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700509
Mike Frysinger40a29452009-04-06 19:00:38 -0700510 if ((dmastat & DMA_ERR) && (spistat & RBSY)) {
Mike Frysinger04b95d22009-04-06 19:00:35 -0700511 msg->state = ERROR_STATE;
512 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
513 } else {
514 msg->actual_length += drv_data->len_in_bytes;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700515
Mike Frysinger04b95d22009-04-06 19:00:35 -0700516 if (drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700517 bfin_spi_cs_deactive(drv_data, chip);
Bryan Wufad91c82007-12-04 23:45:14 -0800518
Mike Frysinger04b95d22009-04-06 19:00:35 -0700519 /* Move to next transfer */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700520 msg->state = bfin_spi_next_transfer(drv_data);
Mike Frysinger04b95d22009-04-06 19:00:35 -0700521 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700522
523 /* Schedule transfer tasklet */
524 tasklet_schedule(&drv_data->pump_transfers);
525
526 /* free the irq handler before next transfer */
Bryan Wu88b40362007-05-21 18:32:16 +0800527 dev_dbg(&drv_data->pdev->dev,
528 "disable dma channel irq%d\n",
Bryan Wubb90eb02007-12-04 23:45:18 -0800529 drv_data->dma_channel);
530 dma_disable_irq(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700531
532 return IRQ_HANDLED;
533}
534
Mike Frysinger138f97c2009-04-06 19:00:50 -0700535static void bfin_spi_pump_transfers(unsigned long data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700536{
537 struct driver_data *drv_data = (struct driver_data *)data;
538 struct spi_message *message = NULL;
539 struct spi_transfer *transfer = NULL;
540 struct spi_transfer *previous = NULL;
541 struct chip_data *chip = NULL;
Bryan Wu88b40362007-05-21 18:32:16 +0800542 u8 width;
543 u16 cr, dma_width, dma_config;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700544 u32 tranf_success = 1;
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700545 u8 full_duplex = 0;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700546
547 /* Get current state information */
548 message = drv_data->cur_msg;
549 transfer = drv_data->cur_transfer;
550 chip = drv_data->cur_chip;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800551
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700552 /*
553 * if msg is error or done, report it back using complete() callback
554 */
555
556 /* Handle for abort */
557 if (message->state == ERROR_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700558 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700559 message->status = -EIO;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700560 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700561 return;
562 }
563
564 /* Handle end of message */
565 if (message->state == DONE_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700566 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700567 message->status = 0;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700568 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700569 return;
570 }
571
572 /* Delay if requested at end of transfer */
573 if (message->state == RUNNING_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700574 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700575 previous = list_entry(transfer->transfer_list.prev,
576 struct spi_transfer, transfer_list);
577 if (previous->delay_usecs)
578 udelay(previous->delay_usecs);
579 }
580
Mike Frysingerab09e042009-09-23 23:32:34 +0000581 /* Flush any existing transfers that may be sitting in the hardware */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700582 if (bfin_spi_flush(drv_data) == 0) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700583 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
584 message->status = -EIO;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700585 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700586 return;
587 }
588
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700589 if (transfer->len == 0) {
590 /* Move to next transfer of this msg */
591 message->state = bfin_spi_next_transfer(drv_data);
592 /* Schedule next transfer tasklet */
593 tasklet_schedule(&drv_data->pump_transfers);
594 }
595
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700596 if (transfer->tx_buf != NULL) {
597 drv_data->tx = (void *)transfer->tx_buf;
598 drv_data->tx_end = drv_data->tx + transfer->len;
Bryan Wu88b40362007-05-21 18:32:16 +0800599 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
600 transfer->tx_buf, drv_data->tx_end);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700601 } else {
602 drv_data->tx = NULL;
603 }
604
605 if (transfer->rx_buf != NULL) {
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700606 full_duplex = transfer->tx_buf != NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700607 drv_data->rx = transfer->rx_buf;
608 drv_data->rx_end = drv_data->rx + transfer->len;
Bryan Wu88b40362007-05-21 18:32:16 +0800609 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
610 transfer->rx_buf, drv_data->rx_end);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700611 } else {
612 drv_data->rx = NULL;
613 }
614
615 drv_data->rx_dma = transfer->rx_dma;
616 drv_data->tx_dma = transfer->tx_dma;
617 drv_data->len_in_bytes = transfer->len;
Bryan Wufad91c82007-12-04 23:45:14 -0800618 drv_data->cs_change = transfer->cs_change;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700619
Bryan Wu092e1fd2007-12-04 23:45:23 -0800620 /* Bits per word setup */
621 switch (transfer->bits_per_word) {
622 case 8:
623 drv_data->n_bytes = 1;
624 width = CFG_SPI_WORDSIZE8;
Mike Frysinger201bbc62009-09-23 20:56:10 +0000625 drv_data->read = bfin_spi_u8_reader;
626 drv_data->write = bfin_spi_u8_writer;
627 drv_data->duplex = bfin_spi_u8_duplex;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800628 break;
629
630 case 16:
631 drv_data->n_bytes = 2;
632 width = CFG_SPI_WORDSIZE16;
Mike Frysinger201bbc62009-09-23 20:56:10 +0000633 drv_data->read = bfin_spi_u16_reader;
634 drv_data->write = bfin_spi_u16_writer;
635 drv_data->duplex = bfin_spi_u16_duplex;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800636 break;
637
638 default:
639 /* No change, the same as default setting */
Yi Lif6a6d962009-06-03 09:46:22 +0000640 transfer->bits_per_word = chip->bits_per_word;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800641 drv_data->n_bytes = chip->n_bytes;
642 width = chip->width;
Mike Frysinger5cc01592009-09-23 23:24:59 +0000643 drv_data->write = chip->write;
644 drv_data->read = chip->read;
645 drv_data->duplex = chip->duplex;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800646 break;
647 }
648 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
649 cr |= (width << 8);
650 write_CTRL(drv_data, cr);
651
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700652 if (width == CFG_SPI_WORDSIZE16) {
653 drv_data->len = (transfer->len) >> 1;
654 } else {
655 drv_data->len = transfer->len;
656 }
Mike Frysinger4fb98ef2008-04-08 17:41:57 -0700657 dev_dbg(&drv_data->pdev->dev,
Mike Frysinger5cc01592009-09-23 23:24:59 +0000658 "transfer: drv_data->write is %p, chip->write is %p\n",
659 drv_data->write, chip->write);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700660
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700661 message->state = RUNNING_STATE;
662 dma_config = 0;
663
Bryan Wu092e1fd2007-12-04 23:45:23 -0800664 /* Speed setup (surely valid because already checked) */
665 if (transfer->speed_hz)
666 write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
667 else
668 write_BAUD(drv_data, chip->baud);
669
Bryan Wubb90eb02007-12-04 23:45:18 -0800670 write_STAT(drv_data, BIT_STAT_CLR);
671 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
Yi Lib9b2a762009-04-06 19:00:49 -0700672 if (drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700673 bfin_spi_cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700674
Bryan Wu88b40362007-05-21 18:32:16 +0800675 dev_dbg(&drv_data->pdev->dev,
676 "now pumping a transfer: width is %d, len is %d\n",
677 width, transfer->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700678
679 /*
Vitja Makarov8cf58582009-04-06 19:00:31 -0700680 * Try to map dma buffer and do a dma transfer. If successful use,
681 * different way to r/w according to the enable_dma settings and if
682 * we are not doing a full duplex transfer (since the hardware does
683 * not support full duplex DMA transfers).
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700684 */
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700685 if (!full_duplex && drv_data->cur_chip->enable_dma
686 && drv_data->len > 6) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700687
Mike Frysinger11d6f592009-04-06 19:00:41 -0700688 unsigned long dma_start_addr, flags;
Mike Frysinger7aec3562009-04-06 19:00:36 -0700689
Bryan Wubb90eb02007-12-04 23:45:18 -0800690 disable_dma(drv_data->dma_channel);
691 clear_dma_irqstat(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700692
693 /* config dma channel */
Bryan Wu88b40362007-05-21 18:32:16 +0800694 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
Mike Frysinger7aec3562009-04-06 19:00:36 -0700695 set_dma_x_count(drv_data->dma_channel, drv_data->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700696 if (width == CFG_SPI_WORDSIZE16) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800697 set_dma_x_modify(drv_data->dma_channel, 2);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700698 dma_width = WDSIZE_16;
699 } else {
Bryan Wubb90eb02007-12-04 23:45:18 -0800700 set_dma_x_modify(drv_data->dma_channel, 1);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700701 dma_width = WDSIZE_8;
702 }
703
Sonic Zhang3f479a62007-12-04 23:45:18 -0800704 /* poll for SPI completion before start */
Bryan Wubb90eb02007-12-04 23:45:18 -0800705 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800706 cpu_relax();
Sonic Zhang3f479a62007-12-04 23:45:18 -0800707
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700708 /* dirty hack for autobuffer DMA mode */
709 if (drv_data->tx_dma == 0xFFFF) {
Bryan Wu88b40362007-05-21 18:32:16 +0800710 dev_dbg(&drv_data->pdev->dev,
711 "doing autobuffer DMA out.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700712
713 /* no irq in autobuffer mode */
714 dma_config =
715 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
Bryan Wubb90eb02007-12-04 23:45:18 -0800716 set_dma_config(drv_data->dma_channel, dma_config);
717 set_dma_start_addr(drv_data->dma_channel,
Bryan Wua32c6912007-12-04 23:45:15 -0800718 (unsigned long)drv_data->tx);
Bryan Wubb90eb02007-12-04 23:45:18 -0800719 enable_dma(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700720
Sonic Zhang07612e52007-12-04 23:45:21 -0800721 /* start SPI transfer */
Mike Frysinger11d6f592009-04-06 19:00:41 -0700722 write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
Sonic Zhang07612e52007-12-04 23:45:21 -0800723
724 /* just return here, there can only be one transfer
725 * in this mode
726 */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700727 message->status = 0;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700728 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700729 return;
730 }
731
732 /* In dma mode, rx or tx must be NULL in one transfer */
Mike Frysinger7aec3562009-04-06 19:00:36 -0700733 dma_config = (RESTART | dma_width | DI_EN);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700734 if (drv_data->rx != NULL) {
735 /* set transfer mode, and enable SPI */
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700736 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
737 drv_data->rx, drv_data->len_in_bytes);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700738
Vitja Makarov8cf58582009-04-06 19:00:31 -0700739 /* invalidate caches, if needed */
Jie Zhang67834fa2009-06-10 06:26:26 +0000740 if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
Vitja Makarov8cf58582009-04-06 19:00:31 -0700741 invalidate_dcache_range((unsigned long) drv_data->rx,
742 (unsigned long) (drv_data->rx +
Mike Frysingerace32862009-04-06 19:00:34 -0700743 drv_data->len_in_bytes));
Vitja Makarov8cf58582009-04-06 19:00:31 -0700744
Mike Frysinger7aec3562009-04-06 19:00:36 -0700745 dma_config |= WNR;
746 dma_start_addr = (unsigned long)drv_data->rx;
Mike Frysingerb31e27a2009-04-06 19:00:39 -0700747 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
Sonic Zhang07612e52007-12-04 23:45:21 -0800748
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700749 } else if (drv_data->tx != NULL) {
Bryan Wu88b40362007-05-21 18:32:16 +0800750 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700751
Vitja Makarov8cf58582009-04-06 19:00:31 -0700752 /* flush caches, if needed */
Jie Zhang67834fa2009-06-10 06:26:26 +0000753 if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
Vitja Makarov8cf58582009-04-06 19:00:31 -0700754 flush_dcache_range((unsigned long) drv_data->tx,
755 (unsigned long) (drv_data->tx +
Mike Frysingerace32862009-04-06 19:00:34 -0700756 drv_data->len_in_bytes));
Vitja Makarov8cf58582009-04-06 19:00:31 -0700757
Mike Frysinger7aec3562009-04-06 19:00:36 -0700758 dma_start_addr = (unsigned long)drv_data->tx;
Mike Frysingerb31e27a2009-04-06 19:00:39 -0700759 cr |= BIT_CTL_TIMOD_DMA_TX;
Sonic Zhang07612e52007-12-04 23:45:21 -0800760
Mike Frysinger7aec3562009-04-06 19:00:36 -0700761 } else
762 BUG();
763
Mike Frysinger11d6f592009-04-06 19:00:41 -0700764 /* oh man, here there be monsters ... and i dont mean the
765 * fluffy cute ones from pixar, i mean the kind that'll eat
766 * your data, kick your dog, and love it all. do *not* try
767 * and change these lines unless you (1) heavily test DMA
768 * with SPI flashes on a loaded system (e.g. ping floods),
769 * (2) know just how broken the DMA engine interaction with
770 * the SPI peripheral is, and (3) have someone else to blame
771 * when you screw it all up anyways.
772 */
Mike Frysinger7aec3562009-04-06 19:00:36 -0700773 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
Mike Frysinger11d6f592009-04-06 19:00:41 -0700774 set_dma_config(drv_data->dma_channel, dma_config);
775 local_irq_save(flags);
Mike Frysingera963ea82009-04-06 19:00:43 -0700776 SSYNC();
Mike Frysinger11d6f592009-04-06 19:00:41 -0700777 write_CTRL(drv_data, cr);
Mike Frysingera963ea82009-04-06 19:00:43 -0700778 enable_dma(drv_data->dma_channel);
Mike Frysinger11d6f592009-04-06 19:00:41 -0700779 dma_enable_irq(drv_data->dma_channel);
780 local_irq_restore(flags);
Mike Frysinger7aec3562009-04-06 19:00:36 -0700781
Yi Lif6a6d962009-06-03 09:46:22 +0000782 return;
783 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700784
Yi Lif6a6d962009-06-03 09:46:22 +0000785 if (chip->pio_interrupt) {
786 /* use write mode. spi irq should have been disabled */
787 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700788 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
789
Yi Lif6a6d962009-06-03 09:46:22 +0000790 /* discard old RX data and clear RXS */
791 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700792
Yi Lif6a6d962009-06-03 09:46:22 +0000793 /* start transfer */
794 if (drv_data->tx == NULL)
795 write_TDBR(drv_data, chip->idle_tx_val);
796 else {
797 if (transfer->bits_per_word == 8)
798 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
799 else if (transfer->bits_per_word == 16)
800 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
801 drv_data->tx += drv_data->n_bytes;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700802 }
803
Yi Lif6a6d962009-06-03 09:46:22 +0000804 /* once TDBR is empty, interrupt is triggered */
805 enable_irq(drv_data->spi_irq);
806 return;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700807 }
Yi Lif6a6d962009-06-03 09:46:22 +0000808
809 /* IO mode */
810 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
811
812 /* we always use SPI_WRITE mode. SPI_READ mode
813 seems to have problems with setting up the
814 output value in TDBR prior to the transfer. */
815 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
816
817 if (full_duplex) {
818 /* full duplex mode */
819 BUG_ON((drv_data->tx_end - drv_data->tx) !=
820 (drv_data->rx_end - drv_data->rx));
821 dev_dbg(&drv_data->pdev->dev,
822 "IO duplex: cr is 0x%x\n", cr);
823
824 drv_data->duplex(drv_data);
825
826 if (drv_data->tx != drv_data->tx_end)
827 tranf_success = 0;
828 } else if (drv_data->tx != NULL) {
829 /* write only half duplex */
830 dev_dbg(&drv_data->pdev->dev,
831 "IO write: cr is 0x%x\n", cr);
832
833 drv_data->write(drv_data);
834
835 if (drv_data->tx != drv_data->tx_end)
836 tranf_success = 0;
837 } else if (drv_data->rx != NULL) {
838 /* read only half duplex */
839 dev_dbg(&drv_data->pdev->dev,
840 "IO read: cr is 0x%x\n", cr);
841
842 drv_data->read(drv_data);
843 if (drv_data->rx != drv_data->rx_end)
844 tranf_success = 0;
845 }
846
847 if (!tranf_success) {
848 dev_dbg(&drv_data->pdev->dev,
849 "IO write error!\n");
850 message->state = ERROR_STATE;
851 } else {
852 /* Update total byte transfered */
853 message->actual_length += drv_data->len_in_bytes;
854 /* Move to next transfer of this msg */
855 message->state = bfin_spi_next_transfer(drv_data);
856 if (drv_data->cs_change)
857 bfin_spi_cs_deactive(drv_data, chip);
858 }
859
860 /* Schedule next transfer tasklet */
861 tasklet_schedule(&drv_data->pump_transfers);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700862}
863
864/* pop a msg from queue and kick off real transfer */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700865static void bfin_spi_pump_messages(struct work_struct *work)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700866{
Bryan Wu131b17d2007-12-04 23:45:12 -0800867 struct driver_data *drv_data;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700868 unsigned long flags;
869
Bryan Wu131b17d2007-12-04 23:45:12 -0800870 drv_data = container_of(work, struct driver_data, pump_messages);
871
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700872 /* Lock queue and check for queue work */
873 spin_lock_irqsave(&drv_data->lock, flags);
874 if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
875 /* pumper kicked off but no work to do */
876 drv_data->busy = 0;
877 spin_unlock_irqrestore(&drv_data->lock, flags);
878 return;
879 }
880
881 /* Make sure we are not already running a message */
882 if (drv_data->cur_msg) {
883 spin_unlock_irqrestore(&drv_data->lock, flags);
884 return;
885 }
886
887 /* Extract head of queue */
888 drv_data->cur_msg = list_entry(drv_data->queue.next,
889 struct spi_message, queue);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800890
891 /* Setup the SSP using the per chip configuration */
892 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Mike Frysinger138f97c2009-04-06 19:00:50 -0700893 bfin_spi_restore_state(drv_data);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800894
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700895 list_del_init(&drv_data->cur_msg->queue);
896
897 /* Initial message state */
898 drv_data->cur_msg->state = START_STATE;
899 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
900 struct spi_transfer, transfer_list);
901
Bryan Wu5fec5b52007-12-04 23:45:13 -0800902 dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
903 "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
904 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
905 drv_data->cur_chip->ctl_reg);
Bryan Wu131b17d2007-12-04 23:45:12 -0800906
907 dev_dbg(&drv_data->pdev->dev,
Bryan Wu88b40362007-05-21 18:32:16 +0800908 "the first transfer len is %d\n",
909 drv_data->cur_transfer->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700910
911 /* Mark as busy and launch transfers */
912 tasklet_schedule(&drv_data->pump_transfers);
913
914 drv_data->busy = 1;
915 spin_unlock_irqrestore(&drv_data->lock, flags);
916}
917
918/*
919 * got a msg to transfer, queue it in drv_data->queue.
920 * And kick off message pumper
921 */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700922static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700923{
924 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
925 unsigned long flags;
926
927 spin_lock_irqsave(&drv_data->lock, flags);
928
929 if (drv_data->run == QUEUE_STOPPED) {
930 spin_unlock_irqrestore(&drv_data->lock, flags);
931 return -ESHUTDOWN;
932 }
933
934 msg->actual_length = 0;
935 msg->status = -EINPROGRESS;
936 msg->state = START_STATE;
937
Bryan Wu88b40362007-05-21 18:32:16 +0800938 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700939 list_add_tail(&msg->queue, &drv_data->queue);
940
941 if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
942 queue_work(drv_data->workqueue, &drv_data->pump_messages);
943
944 spin_unlock_irqrestore(&drv_data->lock, flags);
945
946 return 0;
947}
948
Sonic Zhang12e17c42007-12-04 23:45:16 -0800949#define MAX_SPI_SSEL 7
950
Mike Frysinger4160bde2009-04-06 19:00:40 -0700951static u16 ssel[][MAX_SPI_SSEL] = {
Sonic Zhang12e17c42007-12-04 23:45:16 -0800952 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
953 P_SPI0_SSEL4, P_SPI0_SSEL5,
954 P_SPI0_SSEL6, P_SPI0_SSEL7},
955
956 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
957 P_SPI1_SSEL4, P_SPI1_SSEL5,
958 P_SPI1_SSEL6, P_SPI1_SSEL7},
959
960 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
961 P_SPI2_SSEL4, P_SPI2_SSEL5,
962 P_SPI2_SSEL6, P_SPI2_SSEL7},
963};
964
Mike Frysingerab09e042009-09-23 23:32:34 +0000965/* setup for devices (may be called multiple times -- not just first setup) */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700966static int bfin_spi_setup(struct spi_device *spi)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700967{
Daniel Mackac01e972009-03-25 00:18:35 +0000968 struct bfin5xx_spi_chip *chip_info;
969 struct chip_data *chip = NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700970 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Daniel Mackac01e972009-03-25 00:18:35 +0000971 int ret = -EINVAL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700972
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700973 if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
Daniel Mackac01e972009-03-25 00:18:35 +0000974 goto error;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700975
976 /* Only alloc (or use chip_info) on first setup */
Daniel Mackac01e972009-03-25 00:18:35 +0000977 chip_info = NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700978 chip = spi_get_ctldata(spi);
979 if (chip == NULL) {
Daniel Mackac01e972009-03-25 00:18:35 +0000980 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
981 if (!chip) {
982 dev_err(&spi->dev, "cannot allocate chip data\n");
983 ret = -ENOMEM;
984 goto error;
985 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700986
987 chip->enable_dma = 0;
988 chip_info = spi->controller_data;
989 }
990
991 /* chip_info isn't always needed */
992 if (chip_info) {
Mike Frysinger2ed35512007-12-04 23:45:14 -0800993 /* Make sure people stop trying to set fields via ctl_reg
994 * when they should actually be using common SPI framework.
995 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
996 * Not sure if a user actually needs/uses any of these,
997 * but let's assume (for now) they do.
998 */
999 if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
1000 dev_err(&spi->dev, "do not set bits in ctl_reg "
1001 "that the SPI framework manages\n");
Daniel Mackac01e972009-03-25 00:18:35 +00001002 goto error;
Mike Frysinger2ed35512007-12-04 23:45:14 -08001003 }
1004
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001005 chip->enable_dma = chip_info->enable_dma != 0
1006 && drv_data->master_info->enable_dma;
1007 chip->ctl_reg = chip_info->ctl_reg;
1008 chip->bits_per_word = chip_info->bits_per_word;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001009 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
Michael Hennerich42c78b22009-04-06 19:00:51 -07001010 chip->cs_gpio = chip_info->cs_gpio;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -07001011 chip->idle_tx_val = chip_info->idle_tx_val;
Yi Lif6a6d962009-06-03 09:46:22 +00001012 chip->pio_interrupt = chip_info->pio_interrupt;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001013 }
1014
1015 /* translate common spi framework into our register */
1016 if (spi->mode & SPI_CPOL)
1017 chip->ctl_reg |= CPOL;
1018 if (spi->mode & SPI_CPHA)
1019 chip->ctl_reg |= CPHA;
1020 if (spi->mode & SPI_LSB_FIRST)
1021 chip->ctl_reg |= LSBF;
1022 /* we dont support running in slave mode (yet?) */
1023 chip->ctl_reg |= MSTR;
1024
1025 /*
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001026 * Notice: for blackfin, the speed_hz is the value of register
1027 * SPI_BAUD, not the real baudrate
1028 */
1029 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
Barry Song82216102009-06-17 10:10:53 +00001030 chip->flag = (1 << (spi->chip_select)) << 8;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001031 chip->chip_select_num = spi->chip_select;
1032
1033 switch (chip->bits_per_word) {
1034 case 8:
1035 chip->n_bytes = 1;
1036 chip->width = CFG_SPI_WORDSIZE8;
Mike Frysinger201bbc62009-09-23 20:56:10 +00001037 chip->read = bfin_spi_u8_reader;
1038 chip->write = bfin_spi_u8_writer;
1039 chip->duplex = bfin_spi_u8_duplex;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001040 break;
1041
1042 case 16:
1043 chip->n_bytes = 2;
1044 chip->width = CFG_SPI_WORDSIZE16;
Mike Frysinger201bbc62009-09-23 20:56:10 +00001045 chip->read = bfin_spi_u16_reader;
1046 chip->write = bfin_spi_u16_writer;
1047 chip->duplex = bfin_spi_u16_duplex;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001048 break;
1049
1050 default:
1051 dev_err(&spi->dev, "%d bits_per_word is not supported\n",
1052 chip->bits_per_word);
Daniel Mackac01e972009-03-25 00:18:35 +00001053 goto error;
1054 }
1055
Yi Lif6a6d962009-06-03 09:46:22 +00001056 if (chip->enable_dma && chip->pio_interrupt) {
1057 dev_err(&spi->dev, "enable_dma is set, "
1058 "do not set pio_interrupt\n");
1059 goto error;
1060 }
Daniel Mackac01e972009-03-25 00:18:35 +00001061 /*
1062 * if any one SPI chip is registered and wants DMA, request the
1063 * DMA channel for it
1064 */
1065 if (chip->enable_dma && !drv_data->dma_requested) {
1066 /* register dma irq handler */
1067 ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
1068 if (ret) {
1069 dev_err(&spi->dev,
1070 "Unable to request BlackFin SPI DMA channel\n");
1071 goto error;
1072 }
1073 drv_data->dma_requested = 1;
1074
1075 ret = set_dma_callback(drv_data->dma_channel,
1076 bfin_spi_dma_irq_handler, drv_data);
1077 if (ret) {
1078 dev_err(&spi->dev, "Unable to set dma callback\n");
1079 goto error;
1080 }
1081 dma_disable_irq(drv_data->dma_channel);
1082 }
1083
Yi Lif6a6d962009-06-03 09:46:22 +00001084 if (chip->pio_interrupt && !drv_data->irq_requested) {
1085 ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
1086 IRQF_DISABLED, "BFIN_SPI", drv_data);
1087 if (ret) {
1088 dev_err(&spi->dev, "Unable to register spi IRQ\n");
1089 goto error;
1090 }
1091 drv_data->irq_requested = 1;
1092 /* we use write mode, spi irq has to be disabled here */
1093 disable_irq(drv_data->spi_irq);
1094 }
1095
Daniel Mackac01e972009-03-25 00:18:35 +00001096 if (chip->chip_select_num == 0) {
1097 ret = gpio_request(chip->cs_gpio, spi->modalias);
1098 if (ret) {
1099 dev_err(&spi->dev, "gpio_request() error\n");
1100 goto pin_error;
1101 }
1102 gpio_direction_output(chip->cs_gpio, 1);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001103 }
1104
Joe Perches898eb712007-10-18 03:06:30 -07001105 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001106 spi->modalias, chip->width, chip->enable_dma);
Bryan Wu88b40362007-05-21 18:32:16 +08001107 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001108 chip->ctl_reg, chip->flag);
1109
1110 spi_set_ctldata(spi, chip);
1111
Sonic Zhang12e17c42007-12-04 23:45:16 -08001112 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
Daniel Mackac01e972009-03-25 00:18:35 +00001113 if (chip->chip_select_num > 0 &&
1114 chip->chip_select_num <= spi->master->num_chipselect) {
1115 ret = peripheral_request(ssel[spi->master->bus_num]
1116 [chip->chip_select_num-1], spi->modalias);
1117 if (ret) {
1118 dev_err(&spi->dev, "peripheral_request() error\n");
1119 goto pin_error;
1120 }
1121 }
Sonic Zhang12e17c42007-12-04 23:45:16 -08001122
Barry Song82216102009-06-17 10:10:53 +00001123 bfin_spi_cs_enable(drv_data, chip);
Mike Frysinger138f97c2009-04-06 19:00:50 -07001124 bfin_spi_cs_deactive(drv_data, chip);
Sonic Zhang07612e52007-12-04 23:45:21 -08001125
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001126 return 0;
Daniel Mackac01e972009-03-25 00:18:35 +00001127
1128 pin_error:
1129 if (chip->chip_select_num == 0)
1130 gpio_free(chip->cs_gpio);
1131 else
1132 peripheral_free(ssel[spi->master->bus_num]
1133 [chip->chip_select_num - 1]);
1134 error:
1135 if (chip) {
1136 if (drv_data->dma_requested)
1137 free_dma(drv_data->dma_channel);
1138 drv_data->dma_requested = 0;
1139
1140 kfree(chip);
1141 /* prevent free 'chip' twice */
1142 spi_set_ctldata(spi, NULL);
1143 }
1144
1145 return ret;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001146}
1147
1148/*
1149 * callback for spi framework.
1150 * clean driver specific data
1151 */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001152static void bfin_spi_cleanup(struct spi_device *spi)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001153{
Mike Frysinger27bb9e72007-06-11 15:31:30 +08001154 struct chip_data *chip = spi_get_ctldata(spi);
Barry Song82216102009-06-17 10:10:53 +00001155 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001156
Mike Frysingere7d02e32009-04-06 19:00:51 -07001157 if (!chip)
1158 return;
1159
Sonic Zhang12e17c42007-12-04 23:45:16 -08001160 if ((chip->chip_select_num > 0)
Barry Song82216102009-06-17 10:10:53 +00001161 && (chip->chip_select_num <= spi->master->num_chipselect)) {
Sonic Zhang12e17c42007-12-04 23:45:16 -08001162 peripheral_free(ssel[spi->master->bus_num]
1163 [chip->chip_select_num-1]);
Barry Song82216102009-06-17 10:10:53 +00001164 bfin_spi_cs_disable(drv_data, chip);
1165 }
Sonic Zhang12e17c42007-12-04 23:45:16 -08001166
Michael Hennerich42c78b22009-04-06 19:00:51 -07001167 if (chip->chip_select_num == 0)
1168 gpio_free(chip->cs_gpio);
1169
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001170 kfree(chip);
Daniel Mackac01e972009-03-25 00:18:35 +00001171 /* prevent free 'chip' twice */
1172 spi_set_ctldata(spi, NULL);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001173}
1174
Mike Frysinger138f97c2009-04-06 19:00:50 -07001175static inline int bfin_spi_init_queue(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001176{
1177 INIT_LIST_HEAD(&drv_data->queue);
1178 spin_lock_init(&drv_data->lock);
1179
1180 drv_data->run = QUEUE_STOPPED;
1181 drv_data->busy = 0;
1182
1183 /* init transfer tasklet */
1184 tasklet_init(&drv_data->pump_transfers,
Mike Frysinger138f97c2009-04-06 19:00:50 -07001185 bfin_spi_pump_transfers, (unsigned long)drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001186
1187 /* init messages workqueue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001188 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
Kay Sievers6c7377a2009-03-24 16:38:21 -07001189 drv_data->workqueue = create_singlethread_workqueue(
1190 dev_name(drv_data->master->dev.parent));
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001191 if (drv_data->workqueue == NULL)
1192 return -EBUSY;
1193
1194 return 0;
1195}
1196
Mike Frysinger138f97c2009-04-06 19:00:50 -07001197static inline int bfin_spi_start_queue(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001198{
1199 unsigned long flags;
1200
1201 spin_lock_irqsave(&drv_data->lock, flags);
1202
1203 if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
1204 spin_unlock_irqrestore(&drv_data->lock, flags);
1205 return -EBUSY;
1206 }
1207
1208 drv_data->run = QUEUE_RUNNING;
1209 drv_data->cur_msg = NULL;
1210 drv_data->cur_transfer = NULL;
1211 drv_data->cur_chip = NULL;
1212 spin_unlock_irqrestore(&drv_data->lock, flags);
1213
1214 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1215
1216 return 0;
1217}
1218
Mike Frysinger138f97c2009-04-06 19:00:50 -07001219static inline int bfin_spi_stop_queue(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001220{
1221 unsigned long flags;
1222 unsigned limit = 500;
1223 int status = 0;
1224
1225 spin_lock_irqsave(&drv_data->lock, flags);
1226
1227 /*
1228 * This is a bit lame, but is optimized for the common execution path.
1229 * A wait_queue on the drv_data->busy could be used, but then the common
1230 * execution path (pump_messages) would be required to call wake_up or
1231 * friends on every SPI message. Do this instead
1232 */
1233 drv_data->run = QUEUE_STOPPED;
1234 while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
1235 spin_unlock_irqrestore(&drv_data->lock, flags);
1236 msleep(10);
1237 spin_lock_irqsave(&drv_data->lock, flags);
1238 }
1239
1240 if (!list_empty(&drv_data->queue) || drv_data->busy)
1241 status = -EBUSY;
1242
1243 spin_unlock_irqrestore(&drv_data->lock, flags);
1244
1245 return status;
1246}
1247
Mike Frysinger138f97c2009-04-06 19:00:50 -07001248static inline int bfin_spi_destroy_queue(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001249{
1250 int status;
1251
Mike Frysinger138f97c2009-04-06 19:00:50 -07001252 status = bfin_spi_stop_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001253 if (status != 0)
1254 return status;
1255
1256 destroy_workqueue(drv_data->workqueue);
1257
1258 return 0;
1259}
1260
Mike Frysinger138f97c2009-04-06 19:00:50 -07001261static int __init bfin_spi_probe(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001262{
1263 struct device *dev = &pdev->dev;
1264 struct bfin5xx_spi_master *platform_info;
1265 struct spi_master *master;
1266 struct driver_data *drv_data = 0;
Bryan Wua32c6912007-12-04 23:45:15 -08001267 struct resource *res;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001268 int status = 0;
1269
1270 platform_info = dev->platform_data;
1271
1272 /* Allocate master with space for drv_data */
1273 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1274 if (!master) {
1275 dev_err(&pdev->dev, "can not alloc spi_master\n");
1276 return -ENOMEM;
1277 }
Bryan Wu131b17d2007-12-04 23:45:12 -08001278
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001279 drv_data = spi_master_get_devdata(master);
1280 drv_data->master = master;
1281 drv_data->master_info = platform_info;
1282 drv_data->pdev = pdev;
Bryan Wu003d9222007-12-04 23:45:22 -08001283 drv_data->pin_req = platform_info->pin_req;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001284
David Brownelle7db06b2009-06-17 16:26:04 -07001285 /* the spi->mode bits supported by this driver: */
1286 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1287
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001288 master->bus_num = pdev->id;
1289 master->num_chipselect = platform_info->num_chipselect;
Mike Frysinger138f97c2009-04-06 19:00:50 -07001290 master->cleanup = bfin_spi_cleanup;
1291 master->setup = bfin_spi_setup;
1292 master->transfer = bfin_spi_transfer;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001293
Bryan Wua32c6912007-12-04 23:45:15 -08001294 /* Find and map our resources */
1295 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1296 if (res == NULL) {
1297 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1298 status = -ENOENT;
1299 goto out_error_get_res;
1300 }
1301
hartleys74947b82009-12-14 22:33:43 +00001302 drv_data->regs_base = ioremap(res->start, resource_size(res));
Bryan Wuf4521262007-12-04 23:45:22 -08001303 if (drv_data->regs_base == NULL) {
Bryan Wua32c6912007-12-04 23:45:15 -08001304 dev_err(dev, "Cannot map IO\n");
1305 status = -ENXIO;
1306 goto out_error_ioremap;
1307 }
1308
Yi Lif6a6d962009-06-03 09:46:22 +00001309 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1310 if (res == NULL) {
Bryan Wua32c6912007-12-04 23:45:15 -08001311 dev_err(dev, "No DMA channel specified\n");
1312 status = -ENOENT;
Yi Lif6a6d962009-06-03 09:46:22 +00001313 goto out_error_free_io;
1314 }
1315 drv_data->dma_channel = res->start;
1316
1317 drv_data->spi_irq = platform_get_irq(pdev, 0);
1318 if (drv_data->spi_irq < 0) {
1319 dev_err(dev, "No spi pio irq specified\n");
1320 status = -ENOENT;
1321 goto out_error_free_io;
Bryan Wua32c6912007-12-04 23:45:15 -08001322 }
1323
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001324 /* Initial and start queue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001325 status = bfin_spi_init_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001326 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001327 dev_err(dev, "problem initializing queue\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001328 goto out_error_queue_alloc;
1329 }
Bryan Wua32c6912007-12-04 23:45:15 -08001330
Mike Frysinger138f97c2009-04-06 19:00:50 -07001331 status = bfin_spi_start_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001332 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001333 dev_err(dev, "problem starting queue\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001334 goto out_error_queue_alloc;
1335 }
1336
Vitja Makarovf9e522c2008-04-08 17:41:57 -07001337 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1338 if (status != 0) {
1339 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1340 goto out_error_queue_alloc;
1341 }
1342
Wolfgang Mueesbb8beecd2009-05-22 01:11:02 +00001343 /* Reset SPI registers. If these registers were used by the boot loader,
1344 * the sky may fall on your head if you enable the dma controller.
1345 */
1346 write_CTRL(drv_data, BIT_CTL_CPHA | BIT_CTL_MASTER);
1347 write_FLAG(drv_data, 0xFF00);
1348
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001349 /* Register with the SPI framework */
1350 platform_set_drvdata(pdev, drv_data);
1351 status = spi_register_master(master);
1352 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001353 dev_err(dev, "problem registering spi master\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001354 goto out_error_queue_alloc;
1355 }
Bryan Wua32c6912007-12-04 23:45:15 -08001356
Bryan Wuf4521262007-12-04 23:45:22 -08001357 dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
Bryan Wubb90eb02007-12-04 23:45:18 -08001358 DRV_DESC, DRV_VERSION, drv_data->regs_base,
1359 drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001360 return status;
1361
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001362out_error_queue_alloc:
Mike Frysinger138f97c2009-04-06 19:00:50 -07001363 bfin_spi_destroy_queue(drv_data);
Yi Lif6a6d962009-06-03 09:46:22 +00001364out_error_free_io:
Bryan Wubb90eb02007-12-04 23:45:18 -08001365 iounmap((void *) drv_data->regs_base);
Bryan Wua32c6912007-12-04 23:45:15 -08001366out_error_ioremap:
1367out_error_get_res:
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001368 spi_master_put(master);
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001369
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001370 return status;
1371}
1372
1373/* stop hardware and remove the driver */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001374static int __devexit bfin_spi_remove(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001375{
1376 struct driver_data *drv_data = platform_get_drvdata(pdev);
1377 int status = 0;
1378
1379 if (!drv_data)
1380 return 0;
1381
1382 /* Remove the queue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001383 status = bfin_spi_destroy_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001384 if (status != 0)
1385 return status;
1386
1387 /* Disable the SSP at the peripheral and SOC level */
1388 bfin_spi_disable(drv_data);
1389
1390 /* Release DMA */
1391 if (drv_data->master_info->enable_dma) {
Bryan Wubb90eb02007-12-04 23:45:18 -08001392 if (dma_channel_active(drv_data->dma_channel))
1393 free_dma(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001394 }
1395
Yi Lif6a6d962009-06-03 09:46:22 +00001396 if (drv_data->irq_requested) {
1397 free_irq(drv_data->spi_irq, drv_data);
1398 drv_data->irq_requested = 0;
1399 }
1400
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001401 /* Disconnect from the SPI framework */
1402 spi_unregister_master(drv_data->master);
1403
Bryan Wu003d9222007-12-04 23:45:22 -08001404 peripheral_free_list(drv_data->pin_req);
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001405
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001406 /* Prevent double remove */
1407 platform_set_drvdata(pdev, NULL);
1408
1409 return 0;
1410}
1411
1412#ifdef CONFIG_PM
Mike Frysinger138f97c2009-04-06 19:00:50 -07001413static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001414{
1415 struct driver_data *drv_data = platform_get_drvdata(pdev);
1416 int status = 0;
1417
Mike Frysinger138f97c2009-04-06 19:00:50 -07001418 status = bfin_spi_stop_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001419 if (status != 0)
1420 return status;
1421
1422 /* stop hardware */
1423 bfin_spi_disable(drv_data);
1424
1425 return 0;
1426}
1427
Mike Frysinger138f97c2009-04-06 19:00:50 -07001428static int bfin_spi_resume(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001429{
1430 struct driver_data *drv_data = platform_get_drvdata(pdev);
1431 int status = 0;
1432
1433 /* Enable the SPI interface */
1434 bfin_spi_enable(drv_data);
1435
1436 /* Start the queue running */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001437 status = bfin_spi_start_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001438 if (status != 0) {
1439 dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
1440 return status;
1441 }
1442
1443 return 0;
1444}
1445#else
Mike Frysinger138f97c2009-04-06 19:00:50 -07001446#define bfin_spi_suspend NULL
1447#define bfin_spi_resume NULL
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001448#endif /* CONFIG_PM */
1449
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001450MODULE_ALIAS("platform:bfin-spi");
Mike Frysinger138f97c2009-04-06 19:00:50 -07001451static struct platform_driver bfin_spi_driver = {
David Brownellfc3ba952007-08-30 23:56:24 -07001452 .driver = {
Bryan Wua32c6912007-12-04 23:45:15 -08001453 .name = DRV_NAME,
Bryan Wu88b40362007-05-21 18:32:16 +08001454 .owner = THIS_MODULE,
1455 },
Mike Frysinger138f97c2009-04-06 19:00:50 -07001456 .suspend = bfin_spi_suspend,
1457 .resume = bfin_spi_resume,
1458 .remove = __devexit_p(bfin_spi_remove),
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001459};
1460
Mike Frysinger138f97c2009-04-06 19:00:50 -07001461static int __init bfin_spi_init(void)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001462{
Mike Frysinger138f97c2009-04-06 19:00:50 -07001463 return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001464}
Mike Frysinger138f97c2009-04-06 19:00:50 -07001465module_init(bfin_spi_init);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001466
Mike Frysinger138f97c2009-04-06 19:00:50 -07001467static void __exit bfin_spi_exit(void)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001468{
Mike Frysinger138f97c2009-04-06 19:00:50 -07001469 platform_driver_unregister(&bfin_spi_driver);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001470}
Mike Frysinger138f97c2009-04-06 19:00:50 -07001471module_exit(bfin_spi_exit);