blob: 18354817173ccaaeaf9110e0c5c9be4aeb50a2b1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/errno.h>
21#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
30int __attribute__ ((weak))
31arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
32{
33 return 0;
34}
35
36int __attribute__ ((weak))
37arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *entry)
38{
39 return 0;
40}
41
42int __attribute__ ((weak))
43arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
44{
45 struct msi_desc *entry;
46 int ret;
47
48 list_for_each_entry(entry, &dev->msi_list, list) {
49 ret = arch_setup_msi_irq(dev, entry);
50 if (ret)
51 return ret;
52 }
53
54 return 0;
55}
56
57void __attribute__ ((weak)) arch_teardown_msi_irq(unsigned int irq)
58{
59 return;
60}
61
62void __attribute__ ((weak))
63arch_teardown_msi_irqs(struct pci_dev *dev)
64{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
68 if (entry->irq != 0)
69 arch_teardown_msi_irq(entry->irq);
70 }
71}
72
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090073static void __msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080074{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080075 u16 control;
76
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080077 if (pos) {
78 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
79 control &= ~PCI_MSI_FLAGS_ENABLE;
80 if (enable)
81 control |= PCI_MSI_FLAGS_ENABLE;
82 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
83 }
84}
85
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090086static void msi_set_enable(struct pci_dev *dev, int enable)
87{
88 __msi_set_enable(dev, pci_find_capability(dev, PCI_CAP_ID_MSI), enable);
89}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Mitch Williams988cbb12007-03-30 11:54:08 -0700106static void msix_flush_writes(unsigned int irq)
107{
108 struct msi_desc *entry;
109
110 entry = get_irq_msi(irq);
111 BUG_ON(!entry || !entry->dev);
112 switch (entry->msi_attrib.type) {
113 case PCI_CAP_ID_MSI:
114 /* nothing to do */
115 break;
116 case PCI_CAP_ID_MSIX:
117 {
118 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
119 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
120 readl(entry->mask_base + offset);
121 break;
122 }
123 default:
124 BUG();
125 break;
126 }
127}
128
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129/*
130 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
131 * mask all MSI interrupts by clearing the MSI enable bit does not work
132 * reliably as devices without an INTx disable bit will then generate a
133 * level IRQ which will never be cleared.
134 *
135 * Returns 1 if it succeeded in masking the interrupt and 0 if the device
136 * doesn't support MSI masking.
137 */
138static int msi_set_mask_bits(unsigned int irq, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
140 struct msi_desc *entry;
141
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700142 entry = get_irq_msi(irq);
Eric W. Biederman277bc332006-10-04 02:16:57 -0700143 BUG_ON(!entry || !entry->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 switch (entry->msi_attrib.type) {
145 case PCI_CAP_ID_MSI:
Eric W. Biederman277bc332006-10-04 02:16:57 -0700146 if (entry->msi_attrib.maskbit) {
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900147 int pos;
148 u32 mask_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Eric W. Biederman277bc332006-10-04 02:16:57 -0700150 pos = (long)entry->mask_base;
151 pci_read_config_dword(entry->dev, pos, &mask_bits);
Yinghai Lu8e149e02008-04-23 14:56:30 -0700152 mask_bits &= ~(mask);
153 mask_bits |= flag & mask;
Eric W. Biederman277bc332006-10-04 02:16:57 -0700154 pci_write_config_dword(entry->dev, pos, mask_bits);
Eric W. Biederman58e05432007-03-05 00:30:11 -0800155 } else {
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600156 return 0;
Eric W. Biederman277bc332006-10-04 02:16:57 -0700157 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 case PCI_CAP_ID_MSIX:
160 {
161 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
162 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
163 writel(flag, entry->mask_base + offset);
Eric W. Biederman348e3fd2007-04-03 01:41:49 -0600164 readl(entry->mask_base + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 break;
166 }
167 default:
Eric W. Biederman277bc332006-10-04 02:16:57 -0700168 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 break;
170 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700171 entry->msi_attrib.masked = !!flag;
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600172 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
174
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700175void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700176{
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700177 struct msi_desc *entry = get_irq_msi(irq);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700178 switch(entry->msi_attrib.type) {
179 case PCI_CAP_ID_MSI:
180 {
181 struct pci_dev *dev = entry->dev;
182 int pos = entry->msi_attrib.pos;
183 u16 data;
184
185 pci_read_config_dword(dev, msi_lower_address_reg(pos),
186 &msg->address_lo);
187 if (entry->msi_attrib.is_64) {
188 pci_read_config_dword(dev, msi_upper_address_reg(pos),
189 &msg->address_hi);
190 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
191 } else {
192 msg->address_hi = 0;
Roland Dreiercbf5d9e2007-10-03 11:15:11 -0700193 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700194 }
195 msg->data = data;
196 break;
197 }
198 case PCI_CAP_ID_MSIX:
199 {
200 void __iomem *base;
201 base = entry->mask_base +
202 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
203
204 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
205 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
206 msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
207 break;
208 }
209 default:
210 BUG();
211 }
212}
213
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700214void write_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700215{
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700216 struct msi_desc *entry = get_irq_msi(irq);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700217 switch (entry->msi_attrib.type) {
218 case PCI_CAP_ID_MSI:
219 {
220 struct pci_dev *dev = entry->dev;
221 int pos = entry->msi_attrib.pos;
222
223 pci_write_config_dword(dev, msi_lower_address_reg(pos),
224 msg->address_lo);
225 if (entry->msi_attrib.is_64) {
226 pci_write_config_dword(dev, msi_upper_address_reg(pos),
227 msg->address_hi);
228 pci_write_config_word(dev, msi_data_reg(pos, 1),
229 msg->data);
230 } else {
231 pci_write_config_word(dev, msi_data_reg(pos, 0),
232 msg->data);
233 }
234 break;
235 }
236 case PCI_CAP_ID_MSIX:
237 {
238 void __iomem *base;
239 base = entry->mask_base +
240 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
241
242 writel(msg->address_lo,
243 base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
244 writel(msg->address_hi,
245 base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
246 writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
247 break;
248 }
249 default:
250 BUG();
251 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700252 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700253}
254
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700255void mask_msi_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
Yinghai Lu8e149e02008-04-23 14:56:30 -0700257 msi_set_mask_bits(irq, 1, 1);
Mitch Williams988cbb12007-03-30 11:54:08 -0700258 msix_flush_writes(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259}
260
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700261void unmask_msi_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262{
Yinghai Lu8e149e02008-04-23 14:56:30 -0700263 msi_set_mask_bits(irq, 1, 0);
Mitch Williams988cbb12007-03-30 11:54:08 -0700264 msix_flush_writes(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265}
266
Michael Ellerman032de8e2007-04-18 19:39:22 +1000267static int msi_free_irqs(struct pci_dev* dev);
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270static struct msi_desc* alloc_msi_entry(void)
271{
272 struct msi_desc *entry;
273
Michael Ellerman3e916c02007-03-22 21:51:36 +1100274 entry = kzalloc(sizeof(struct msi_desc), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 if (!entry)
276 return NULL;
277
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000278 INIT_LIST_HEAD(&entry->list);
279 entry->irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 entry->dev = NULL;
281
282 return entry;
283}
284
David Millerba698ad2007-10-25 01:16:30 -0700285static void pci_intx_for_msi(struct pci_dev *dev, int enable)
286{
287 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
288 pci_intx(dev, enable);
289}
290
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100291static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800292{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700293 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800294 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700295 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800296
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800297 if (!dev->msi_enabled)
298 return;
299
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700300 entry = get_irq_msi(dev->irq);
301 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800302
David Millerba698ad2007-10-25 01:16:30 -0700303 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800304 msi_set_enable(dev, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700305 write_msi_msg(dev->irq, &entry->msg);
306 if (entry->msi_attrib.maskbit)
Yinghai Lu8e149e02008-04-23 14:56:30 -0700307 msi_set_mask_bits(dev->irq, entry->msi_attrib.maskbits_mask,
308 entry->msi_attrib.masked);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700309
310 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
311 control &= ~(PCI_MSI_FLAGS_QSIZE | PCI_MSI_FLAGS_ENABLE);
312 if (entry->msi_attrib.maskbit || !entry->msi_attrib.masked)
313 control |= PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800314 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100315}
316
317static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800318{
Shaohua Li41017f02006-02-08 17:11:38 +0800319 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800320 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700321 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800322
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700323 if (!dev->msix_enabled)
324 return;
325
Shaohua Li41017f02006-02-08 17:11:38 +0800326 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700327 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800328 msix_set_enable(dev, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800329
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000330 list_for_each_entry(entry, &dev->msi_list, list) {
331 write_msi_msg(entry->irq, &entry->msg);
Yinghai Lu8e149e02008-04-23 14:56:30 -0700332 msi_set_mask_bits(entry->irq, 1, entry->msi_attrib.masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800333 }
Shaohua Li41017f02006-02-08 17:11:38 +0800334
Michael Ellerman314e77b2007-04-05 17:19:12 +1000335 BUG_ON(list_empty(&dev->msi_list));
336 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000337 pos = entry->msi_attrib.pos;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700338 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
339 control &= ~PCI_MSIX_FLAGS_MASKALL;
340 control |= PCI_MSIX_FLAGS_ENABLE;
341 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800342}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100343
344void pci_restore_msi_state(struct pci_dev *dev)
345{
346 __pci_restore_msi_state(dev);
347 __pci_restore_msix_state(dev);
348}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600349EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351/**
352 * msi_capability_init - configure device's MSI capability structure
353 * @dev: pointer to the pci_dev data structure of MSI device function
354 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600355 * Setup the MSI capability structure of device function with a single
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700356 * MSI irq, regardless of device function is capable of handling
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 * multiple messages. A return of zero indicates the successful setup
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700358 * of an entry zero with the new MSI irq or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 **/
360static int msi_capability_init(struct pci_dev *dev)
361{
362 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000363 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 u16 control;
365
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800366 msi_set_enable(dev, 0); /* Ensure msi is disabled as I set it up */
367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
369 pci_read_config_word(dev, msi_control_reg(pos), &control);
370 /* MSI Entry Initialization */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700371 entry = alloc_msi_entry();
372 if (!entry)
373 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 entry->msi_attrib.type = PCI_CAP_ID_MSI;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700376 entry->msi_attrib.is_64 = is_64bit_address(control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 entry->msi_attrib.entry_nr = 0;
378 entry->msi_attrib.maskbit = is_mask_bit_support(control);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700379 entry->msi_attrib.masked = 1;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700380 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700381 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 if (is_mask_bit_support(control)) {
383 entry->mask_base = (void __iomem *)(long)msi_mask_bits_reg(pos,
384 is_64bit_address(control));
385 }
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700386 entry->dev = dev;
387 if (entry->msi_attrib.maskbit) {
388 unsigned int maskbits, temp;
389 /* All MSIs are unmasked by default, Mask them all */
390 pci_read_config_dword(dev,
391 msi_mask_bits_reg(pos, is_64bit_address(control)),
392 &maskbits);
393 temp = (1 << multi_msi_capable(control));
394 temp = ((temp - 1) & ~temp);
395 maskbits |= temp;
396 pci_write_config_dword(dev,
397 msi_mask_bits_reg(pos, is_64bit_address(control)),
398 maskbits);
Yinghai Lu8e149e02008-04-23 14:56:30 -0700399 entry->msi_attrib.maskbits_mask = temp;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700400 }
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700401 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000402
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 /* Configure MSI capability structure */
Michael Ellerman9c831332007-04-18 19:39:21 +1000404 ret = arch_setup_msi_irqs(dev, 1, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000405 if (ret) {
Michael Ellerman032de8e2007-04-18 19:39:22 +1000406 msi_free_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000407 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500408 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700411 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800412 msi_set_enable(dev, 1);
413 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Michael Ellerman7fe37302007-04-18 19:39:21 +1000415 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 return 0;
417}
418
419/**
420 * msix_capability_init - configure device's MSI-X capability
421 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700422 * @entries: pointer to an array of struct msix_entry entries
423 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600425 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700426 * single MSI-X irq. A return of zero indicates the successful setup of
427 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 **/
429static int msix_capability_init(struct pci_dev *dev,
430 struct msix_entry *entries, int nvec)
431{
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000432 struct msi_desc *entry;
Michael Ellerman9c831332007-04-18 19:39:21 +1000433 int pos, i, j, nr_entries, ret;
Grant Grundlera0454b42006-02-16 23:58:29 -0800434 unsigned long phys_addr;
435 u32 table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 u16 control;
437 u8 bir;
438 void __iomem *base;
439
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800440 msix_set_enable(dev, 0);/* Ensure msix is disabled as I set it up */
441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
443 /* Request & Map MSI-X table region */
444 pci_read_config_word(dev, msi_control_reg(pos), &control);
445 nr_entries = multi_msix_capable(control);
Grant Grundlera0454b42006-02-16 23:58:29 -0800446
447 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
Grant Grundlera0454b42006-02-16 23:58:29 -0800449 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
450 phys_addr = pci_resource_start (dev, bir) + table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
452 if (base == NULL)
453 return -ENOMEM;
454
455 /* MSI-X Table Initialization */
456 for (i = 0; i < nvec; i++) {
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700457 entry = alloc_msi_entry();
458 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
461 j = entries[i].entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 entry->msi_attrib.type = PCI_CAP_ID_MSIX;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700463 entry->msi_attrib.is_64 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 entry->msi_attrib.entry_nr = j;
465 entry->msi_attrib.maskbit = 1;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700466 entry->msi_attrib.masked = 1;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700467 entry->msi_attrib.default_irq = dev->irq;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700468 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 entry->dev = dev;
470 entry->mask_base = base;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700471
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700472 list_add_tail(&entry->list, &dev->msi_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000474
475 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
476 if (ret) {
477 int avail = 0;
478 list_for_each_entry(entry, &dev->msi_list, list) {
479 if (entry->irq != 0) {
480 avail++;
Michael Ellerman9c831332007-04-18 19:39:21 +1000481 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000483
Michael Ellerman032de8e2007-04-18 19:39:22 +1000484 msi_free_irqs(dev);
485
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700486 /* If we had some success report the number of irqs
487 * we succeeded in setting up.
488 */
Michael Ellerman9c831332007-04-18 19:39:21 +1000489 if (avail == 0)
490 avail = ret;
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700491 return avail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000493
494 i = 0;
495 list_for_each_entry(entry, &dev->msi_list, list) {
496 entries[i].vector = entry->irq;
497 set_irq_msi(entry->irq, entry);
498 i++;
499 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 /* Set MSI-X enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700501 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800502 msix_set_enable(dev, 1);
503 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 return 0;
506}
507
508/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000509 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400510 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000511 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100512 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400513 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200514 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000515 * to determine if MSI/-X are supported for the device. If MSI/-X is
516 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400517 **/
Michael Ellermanc9953a72007-04-05 17:19:08 +1000518static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400519{
520 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000521 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400522
Brice Goglin0306ebf2006-10-05 10:24:31 +0200523 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400524 if (!pci_msi_enable || !dev || dev->no_msi)
525 return -EINVAL;
526
Michael Ellerman314e77b2007-04-05 17:19:12 +1000527 /*
528 * You can't ask to have 0 or less MSIs configured.
529 * a) it's stupid ..
530 * b) the list manipulation code assumes nvec >= 1.
531 */
532 if (nvec < 1)
533 return -ERANGE;
534
Brice Goglin0306ebf2006-10-05 10:24:31 +0200535 /* Any bridge which does NOT route MSI transactions from it's
536 * secondary bus to it's primary bus must set NO_MSI flag on
537 * the secondary pci_bus.
538 * We expect only arch-specific PCI host bus controller driver
539 * or quirks for specific PCI bridges to be setting NO_MSI.
540 */
Brice Goglin24334a12006-08-31 01:55:07 -0400541 for (bus = dev->bus; bus; bus = bus->parent)
542 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
543 return -EINVAL;
544
Michael Ellermanc9953a72007-04-05 17:19:08 +1000545 ret = arch_msi_check_device(dev, nvec, type);
546 if (ret)
547 return ret;
548
Michael Ellermanb1e23032007-03-22 21:51:39 +1100549 if (!pci_find_capability(dev, type))
550 return -EINVAL;
551
Brice Goglin24334a12006-08-31 01:55:07 -0400552 return 0;
553}
554
555/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 * pci_enable_msi - configure device's MSI capability structure
557 * @dev: pointer to the pci_dev data structure of MSI device function
558 *
559 * Setup the MSI capability structure of device function with
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700560 * a single MSI irq upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 * MSI mode enabled on its hardware device function. A return of zero
562 * indicates the successful setup of an entry zero with the new MSI
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700563 * irq or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 **/
565int pci_enable_msi(struct pci_dev* dev)
566{
Michael Ellermanb1e23032007-03-22 21:51:39 +1100567 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Michael Ellermanc9953a72007-04-05 17:19:08 +1000569 status = pci_msi_check_device(dev, 1, PCI_CAP_ID_MSI);
570 if (status)
571 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700573 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700575 /* Check whether driver already requested for MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800576 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600577 dev_info(&dev->dev, "can't enable MSI "
578 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800579 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 }
581 status = msi_capability_init(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 return status;
583}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100584EXPORT_SYMBOL(pci_enable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
Yinghai Lud52877c2008-04-23 14:58:09 -0700586void pci_msi_shutdown(struct pci_dev* dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
588 struct msi_desc *entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100590 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700591 return;
592
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800593 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700594 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800595 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700596
Michael Ellerman314e77b2007-04-05 17:19:12 +1000597 BUG_ON(list_empty(&dev->msi_list));
598 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
Yinghai Lu8e149e02008-04-23 14:56:30 -0700599 /* Return the the pci reset with msi irqs unmasked */
600 if (entry->msi_attrib.maskbit) {
601 u32 mask = entry->msi_attrib.maskbits_mask;
602 msi_set_mask_bits(dev->irq, mask, ~mask);
603 }
Yinghai Lud52877c2008-04-23 14:58:09 -0700604 if (!entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 return;
Michael Ellermane387b9e2007-03-22 21:51:27 +1100606
607 /* Restore dev->irq to its default pin-assertion irq */
Yinghai Lud52877c2008-04-23 14:58:09 -0700608 dev->irq = entry->msi_attrib.default_irq;
609}
610void pci_disable_msi(struct pci_dev* dev)
611{
612 struct msi_desc *entry;
613
614 if (!pci_msi_enable || !dev || !dev->msi_enabled)
615 return;
616
617 pci_msi_shutdown(dev);
618
619 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
620 if (!entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI)
621 return;
622
623 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100625EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
Michael Ellerman032de8e2007-04-18 19:39:22 +1000627static int msi_free_irqs(struct pci_dev* dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000629 struct msi_desc *entry, *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
David Millerb3b7cc72007-05-11 13:26:44 -0700631 list_for_each_entry(entry, &dev->msi_list, list) {
632 if (entry->irq)
633 BUG_ON(irq_has_action(entry->irq));
634 }
Michael Ellerman7ede9c12007-03-22 21:51:34 +1100635
Michael Ellerman032de8e2007-04-18 19:39:22 +1000636 arch_teardown_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Michael Ellerman032de8e2007-04-18 19:39:22 +1000638 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
639 if (entry->msi_attrib.type == PCI_CAP_ID_MSIX) {
Michael Ellerman032de8e2007-04-18 19:39:22 +1000640 writel(1, entry->mask_base + entry->msi_attrib.entry_nr
641 * PCI_MSIX_ENTRY_SIZE
642 + PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
Eric W. Biederman78b76112007-06-01 00:46:33 -0700643
644 if (list_is_last(&entry->list, &dev->msi_list))
645 iounmap(entry->mask_base);
Michael Ellerman032de8e2007-04-18 19:39:22 +1000646 }
647 list_del(&entry->list);
648 kfree(entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 }
650
651 return 0;
652}
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654/**
655 * pci_enable_msix - configure device's MSI-X capability structure
656 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700657 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700658 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 *
660 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700661 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 * MSI-X mode enabled on its hardware device function. A return of zero
663 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700664 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 * Or a return of > 0 indicates that driver request is exceeding the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700666 * of irqs available. Driver should use the returned value to re-send
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 * its request.
668 **/
669int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
670{
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700671 int status, pos, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700672 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
Michael Ellermanc9953a72007-04-05 17:19:08 +1000675 if (!entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 return -EINVAL;
677
Michael Ellermanc9953a72007-04-05 17:19:08 +1000678 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
679 if (status)
680 return status;
681
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700682 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 pci_read_config_word(dev, msi_control_reg(pos), &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 nr_entries = multi_msix_capable(control);
685 if (nvec > nr_entries)
686 return -EINVAL;
687
688 /* Check for any invalid entries */
689 for (i = 0; i < nvec; i++) {
690 if (entries[i].entry >= nr_entries)
691 return -EINVAL; /* invalid entry */
692 for (j = i + 1; j < nvec; j++) {
693 if (entries[i].entry == entries[j].entry)
694 return -EINVAL; /* duplicate entry */
695 }
696 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700697 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700698
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700699 /* Check whether driver already requested for MSI irq */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800700 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600701 dev_info(&dev->dev, "can't enable MSI-X "
702 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 return -EINVAL;
704 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 return status;
707}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100708EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100710static void msix_free_all_irqs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000712 msi_free_irqs(dev);
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100713}
714
Yinghai Lud52877c2008-04-23 14:58:09 -0700715void pci_msix_shutdown(struct pci_dev* dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100716{
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100717 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700718 return;
719
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800720 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700721 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800722 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700723}
724void pci_disable_msix(struct pci_dev* dev)
725{
726 if (!pci_msi_enable || !dev || !dev->msix_enabled)
727 return;
728
729 pci_msix_shutdown(dev);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700730
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100731 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100733EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
735/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700736 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 * @dev: pointer to the pci_dev data structure of MSI(X) device function
738 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600739 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700740 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 * allocated for this device function, are reclaimed to unused state,
742 * which may be used later on.
743 **/
744void msi_remove_pci_irq_vectors(struct pci_dev* dev)
745{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 if (!pci_msi_enable || !dev)
747 return;
748
Michael Ellerman032de8e2007-04-18 19:39:22 +1000749 if (dev->msi_enabled)
750 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100752 if (dev->msix_enabled)
753 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754}
755
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700756void pci_no_msi(void)
757{
758 pci_msi_enable = 0;
759}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000760
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000761void pci_msi_init_pci_dev(struct pci_dev *dev)
762{
763 INIT_LIST_HEAD(&dev->msi_list);
764}