blob: d5b9b94a2ac5e497830dc1348c22119a950e1704 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
15#include <linux/smp_lock.h>
16#include <linux/pci.h>
17#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070018#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/errno.h>
21#include <asm/io.h>
22#include <asm/smp.h>
23
24#include "pci.h"
25#include "msi.h"
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080029static void msi_set_enable(struct pci_dev *dev, int enable)
30{
31 int pos;
32 u16 control;
33
34 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
35 if (pos) {
36 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
37 control &= ~PCI_MSI_FLAGS_ENABLE;
38 if (enable)
39 control |= PCI_MSI_FLAGS_ENABLE;
40 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
41 }
42}
43
44static void msix_set_enable(struct pci_dev *dev, int enable)
45{
46 int pos;
47 u16 control;
48
49 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
50 if (pos) {
51 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
52 control &= ~PCI_MSIX_FLAGS_ENABLE;
53 if (enable)
54 control |= PCI_MSIX_FLAGS_ENABLE;
55 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
56 }
57}
58
Mitch Williams988cbb12007-03-30 11:54:08 -070059static void msix_flush_writes(unsigned int irq)
60{
61 struct msi_desc *entry;
62
63 entry = get_irq_msi(irq);
64 BUG_ON(!entry || !entry->dev);
65 switch (entry->msi_attrib.type) {
66 case PCI_CAP_ID_MSI:
67 /* nothing to do */
68 break;
69 case PCI_CAP_ID_MSIX:
70 {
71 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
72 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
73 readl(entry->mask_base + offset);
74 break;
75 }
76 default:
77 BUG();
78 break;
79 }
80}
81
Eric W. Biederman1ce03372006-10-04 02:16:41 -070082static void msi_set_mask_bit(unsigned int irq, int flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
84 struct msi_desc *entry;
85
Eric W. Biederman5b912c12007-01-28 12:52:03 -070086 entry = get_irq_msi(irq);
Eric W. Biederman277bc332006-10-04 02:16:57 -070087 BUG_ON(!entry || !entry->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 switch (entry->msi_attrib.type) {
89 case PCI_CAP_ID_MSI:
Eric W. Biederman277bc332006-10-04 02:16:57 -070090 if (entry->msi_attrib.maskbit) {
Satoru Takeuchic54c1872007-01-18 13:50:05 +090091 int pos;
92 u32 mask_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Eric W. Biederman277bc332006-10-04 02:16:57 -070094 pos = (long)entry->mask_base;
95 pci_read_config_dword(entry->dev, pos, &mask_bits);
96 mask_bits &= ~(1);
97 mask_bits |= flag;
98 pci_write_config_dword(entry->dev, pos, mask_bits);
Eric W. Biederman58e05432007-03-05 00:30:11 -080099 } else {
100 msi_set_enable(entry->dev, !flag);
Eric W. Biederman277bc332006-10-04 02:16:57 -0700101 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 case PCI_CAP_ID_MSIX:
104 {
105 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
106 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
107 writel(flag, entry->mask_base + offset);
Eric W. Biederman348e3fd2007-04-03 01:41:49 -0600108 readl(entry->mask_base + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 break;
110 }
111 default:
Eric W. Biederman277bc332006-10-04 02:16:57 -0700112 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 break;
114 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700115 entry->msi_attrib.masked = !!flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116}
117
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700118void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700119{
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700120 struct msi_desc *entry = get_irq_msi(irq);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700121 switch(entry->msi_attrib.type) {
122 case PCI_CAP_ID_MSI:
123 {
124 struct pci_dev *dev = entry->dev;
125 int pos = entry->msi_attrib.pos;
126 u16 data;
127
128 pci_read_config_dword(dev, msi_lower_address_reg(pos),
129 &msg->address_lo);
130 if (entry->msi_attrib.is_64) {
131 pci_read_config_dword(dev, msi_upper_address_reg(pos),
132 &msg->address_hi);
133 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
134 } else {
135 msg->address_hi = 0;
136 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
137 }
138 msg->data = data;
139 break;
140 }
141 case PCI_CAP_ID_MSIX:
142 {
143 void __iomem *base;
144 base = entry->mask_base +
145 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
146
147 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
148 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
149 msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
150 break;
151 }
152 default:
153 BUG();
154 }
155}
156
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700157void write_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700158{
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700159 struct msi_desc *entry = get_irq_msi(irq);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700160 switch (entry->msi_attrib.type) {
161 case PCI_CAP_ID_MSI:
162 {
163 struct pci_dev *dev = entry->dev;
164 int pos = entry->msi_attrib.pos;
165
166 pci_write_config_dword(dev, msi_lower_address_reg(pos),
167 msg->address_lo);
168 if (entry->msi_attrib.is_64) {
169 pci_write_config_dword(dev, msi_upper_address_reg(pos),
170 msg->address_hi);
171 pci_write_config_word(dev, msi_data_reg(pos, 1),
172 msg->data);
173 } else {
174 pci_write_config_word(dev, msi_data_reg(pos, 0),
175 msg->data);
176 }
177 break;
178 }
179 case PCI_CAP_ID_MSIX:
180 {
181 void __iomem *base;
182 base = entry->mask_base +
183 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
184
185 writel(msg->address_lo,
186 base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
187 writel(msg->address_hi,
188 base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
189 writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
190 break;
191 }
192 default:
193 BUG();
194 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700195 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700196}
197
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700198void mask_msi_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199{
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700200 msi_set_mask_bit(irq, 1);
Mitch Williams988cbb12007-03-30 11:54:08 -0700201 msix_flush_writes(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202}
203
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700204void unmask_msi_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205{
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700206 msi_set_mask_bit(irq, 0);
Mitch Williams988cbb12007-03-30 11:54:08 -0700207 msix_flush_writes(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208}
209
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700210static int msi_free_irq(struct pci_dev* dev, int irq);
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static struct msi_desc* alloc_msi_entry(void)
214{
215 struct msi_desc *entry;
216
Michael Ellerman3e916c02007-03-22 21:51:36 +1100217 entry = kzalloc(sizeof(struct msi_desc), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 if (!entry)
219 return NULL;
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 entry->link.tail = entry->link.head = 0; /* single message */
222 entry->dev = NULL;
223
224 return entry;
225}
226
Shaohua Li41017f02006-02-08 17:11:38 +0800227#ifdef CONFIG_PM
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100228static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800229{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700230 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800231 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700232 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800233
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800234 if (!dev->msi_enabled)
235 return;
236
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700237 entry = get_irq_msi(dev->irq);
238 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800239
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800240 pci_intx(dev, 0); /* disable intx */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800241 msi_set_enable(dev, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700242 write_msi_msg(dev->irq, &entry->msg);
243 if (entry->msi_attrib.maskbit)
244 msi_set_mask_bit(dev->irq, entry->msi_attrib.masked);
245
246 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
247 control &= ~(PCI_MSI_FLAGS_QSIZE | PCI_MSI_FLAGS_ENABLE);
248 if (entry->msi_attrib.maskbit || !entry->msi_attrib.masked)
249 control |= PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800250 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100251}
252
253static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800254{
Shaohua Li41017f02006-02-08 17:11:38 +0800255 int pos;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700256 int irq, head, tail = 0;
Shaohua Li41017f02006-02-08 17:11:38 +0800257 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700258 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800259
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700260 if (!dev->msix_enabled)
261 return;
262
Shaohua Li41017f02006-02-08 17:11:38 +0800263 /* route the table */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800264 pci_intx(dev, 0); /* disable intx */
265 msix_set_enable(dev, 0);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700266 irq = head = dev->first_msi_irq;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700267 entry = get_irq_msi(irq);
268 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800269 while (head != tail) {
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700270 entry = get_irq_msi(irq);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700271 write_msi_msg(irq, &entry->msg);
272 msi_set_mask_bit(irq, entry->msi_attrib.masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800273
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700274 tail = entry->link.tail;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700275 irq = tail;
Shaohua Li41017f02006-02-08 17:11:38 +0800276 }
Shaohua Li41017f02006-02-08 17:11:38 +0800277
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700278 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
279 control &= ~PCI_MSIX_FLAGS_MASKALL;
280 control |= PCI_MSIX_FLAGS_ENABLE;
281 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800282}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100283
284void pci_restore_msi_state(struct pci_dev *dev)
285{
286 __pci_restore_msi_state(dev);
287 __pci_restore_msix_state(dev);
288}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900289#endif /* CONFIG_PM */
Shaohua Li41017f02006-02-08 17:11:38 +0800290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291/**
292 * msi_capability_init - configure device's MSI capability structure
293 * @dev: pointer to the pci_dev data structure of MSI device function
294 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600295 * Setup the MSI capability structure of device function with a single
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700296 * MSI irq, regardless of device function is capable of handling
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 * multiple messages. A return of zero indicates the successful setup
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700298 * of an entry zero with the new MSI irq or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 **/
300static int msi_capability_init(struct pci_dev *dev)
301{
302 struct msi_desc *entry;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700303 int pos, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 u16 control;
305
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800306 msi_set_enable(dev, 0); /* Ensure msi is disabled as I set it up */
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
309 pci_read_config_word(dev, msi_control_reg(pos), &control);
310 /* MSI Entry Initialization */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700311 entry = alloc_msi_entry();
312 if (!entry)
313 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 entry->msi_attrib.type = PCI_CAP_ID_MSI;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700316 entry->msi_attrib.is_64 = is_64bit_address(control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 entry->msi_attrib.entry_nr = 0;
318 entry->msi_attrib.maskbit = is_mask_bit_support(control);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700319 entry->msi_attrib.masked = 1;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700320 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700321 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 if (is_mask_bit_support(control)) {
323 entry->mask_base = (void __iomem *)(long)msi_mask_bits_reg(pos,
324 is_64bit_address(control));
325 }
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700326 entry->dev = dev;
327 if (entry->msi_attrib.maskbit) {
328 unsigned int maskbits, temp;
329 /* All MSIs are unmasked by default, Mask them all */
330 pci_read_config_dword(dev,
331 msi_mask_bits_reg(pos, is_64bit_address(control)),
332 &maskbits);
333 temp = (1 << multi_msi_capable(control));
334 temp = ((temp - 1) & ~temp);
335 maskbits |= temp;
336 pci_write_config_dword(dev,
337 msi_mask_bits_reg(pos, is_64bit_address(control)),
338 maskbits);
339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 /* Configure MSI capability structure */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700341 irq = arch_setup_msi_irq(dev, entry);
342 if (irq < 0) {
Michael Ellerman3e916c02007-03-22 21:51:36 +1100343 kfree(entry);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700344 return irq;
Mark Maulefd58e552006-04-10 21:17:48 -0500345 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700346 entry->link.head = irq;
347 entry->link.tail = irq;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700348 dev->first_msi_irq = irq;
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700349 set_irq_msi(irq, entry);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 /* Set MSI enabled bits */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800352 pci_intx(dev, 0); /* disable intx */
353 msi_set_enable(dev, 1);
354 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700356 dev->irq = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return 0;
358}
359
360/**
361 * msix_capability_init - configure device's MSI-X capability
362 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700363 * @entries: pointer to an array of struct msix_entry entries
364 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600366 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700367 * single MSI-X irq. A return of zero indicates the successful setup of
368 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 **/
370static int msix_capability_init(struct pci_dev *dev,
371 struct msix_entry *entries, int nvec)
372{
373 struct msi_desc *head = NULL, *tail = NULL, *entry = NULL;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700374 int irq, pos, i, j, nr_entries, temp = 0;
Grant Grundlera0454b42006-02-16 23:58:29 -0800375 unsigned long phys_addr;
376 u32 table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 u16 control;
378 u8 bir;
379 void __iomem *base;
380
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800381 msix_set_enable(dev, 0);/* Ensure msix is disabled as I set it up */
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
384 /* Request & Map MSI-X table region */
385 pci_read_config_word(dev, msi_control_reg(pos), &control);
386 nr_entries = multi_msix_capable(control);
Grant Grundlera0454b42006-02-16 23:58:29 -0800387
388 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
Grant Grundlera0454b42006-02-16 23:58:29 -0800390 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
391 phys_addr = pci_resource_start (dev, bir) + table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
393 if (base == NULL)
394 return -ENOMEM;
395
396 /* MSI-X Table Initialization */
397 for (i = 0; i < nvec; i++) {
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700398 entry = alloc_msi_entry();
399 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402 j = entries[i].entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 entry->msi_attrib.type = PCI_CAP_ID_MSIX;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700404 entry->msi_attrib.is_64 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 entry->msi_attrib.entry_nr = j;
406 entry->msi_attrib.maskbit = 1;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700407 entry->msi_attrib.masked = 1;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700408 entry->msi_attrib.default_irq = dev->irq;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700409 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 entry->dev = dev;
411 entry->mask_base = base;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700412
413 /* Configure MSI-X capability structure */
414 irq = arch_setup_msi_irq(dev, entry);
415 if (irq < 0) {
Michael Ellerman3e916c02007-03-22 21:51:36 +1100416 kfree(entry);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700417 break;
418 }
419 entries[i].vector = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 if (!head) {
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700421 entry->link.head = irq;
422 entry->link.tail = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 head = entry;
424 } else {
425 entry->link.head = temp;
426 entry->link.tail = tail->link.tail;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700427 tail->link.tail = irq;
428 head->link.head = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 }
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700430 temp = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 tail = entry;
Mark Maulefd58e552006-04-10 21:17:48 -0500432
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700433 set_irq_msi(irq, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 }
435 if (i != nvec) {
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700436 int avail = i - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 i--;
438 for (; i >= 0; i--) {
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700439 irq = (entries + i)->vector;
440 msi_free_irq(dev, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 (entries + i)->vector = 0;
442 }
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700443 /* If we had some success report the number of irqs
444 * we succeeded in setting up.
445 */
446 if (avail <= 0)
447 avail = -EBUSY;
448 return avail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700450 dev->first_msi_irq = entries[0].vector;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /* Set MSI-X enabled bits */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800452 pci_intx(dev, 0); /* disable intx */
453 msix_set_enable(dev, 1);
454 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
456 return 0;
457}
458
459/**
Brice Goglin24334a12006-08-31 01:55:07 -0400460 * pci_msi_supported - check whether MSI may be enabled on device
461 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanb1e23032007-03-22 21:51:39 +1100462 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400463 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200464 * Look at global flags, the device itself, and its parent busses
465 * to return 0 if MSI are supported for the device.
Brice Goglin24334a12006-08-31 01:55:07 -0400466 **/
467static
Michael Ellermanb1e23032007-03-22 21:51:39 +1100468int pci_msi_supported(struct pci_dev * dev, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400469{
470 struct pci_bus *bus;
471
Brice Goglin0306ebf2006-10-05 10:24:31 +0200472 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400473 if (!pci_msi_enable || !dev || dev->no_msi)
474 return -EINVAL;
475
Brice Goglin0306ebf2006-10-05 10:24:31 +0200476 /* Any bridge which does NOT route MSI transactions from it's
477 * secondary bus to it's primary bus must set NO_MSI flag on
478 * the secondary pci_bus.
479 * We expect only arch-specific PCI host bus controller driver
480 * or quirks for specific PCI bridges to be setting NO_MSI.
481 */
Brice Goglin24334a12006-08-31 01:55:07 -0400482 for (bus = dev->bus; bus; bus = bus->parent)
483 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
484 return -EINVAL;
485
Michael Ellermanb1e23032007-03-22 21:51:39 +1100486 if (!pci_find_capability(dev, type))
487 return -EINVAL;
488
Brice Goglin24334a12006-08-31 01:55:07 -0400489 return 0;
490}
491
492/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 * pci_enable_msi - configure device's MSI capability structure
494 * @dev: pointer to the pci_dev data structure of MSI device function
495 *
496 * Setup the MSI capability structure of device function with
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700497 * a single MSI irq upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 * MSI mode enabled on its hardware device function. A return of zero
499 * indicates the successful setup of an entry zero with the new MSI
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700500 * irq or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 **/
502int pci_enable_msi(struct pci_dev* dev)
503{
Michael Ellermanb1e23032007-03-22 21:51:39 +1100504 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Michael Ellermanb1e23032007-03-22 21:51:39 +1100506 if (pci_msi_supported(dev, PCI_CAP_ID_MSI))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 return -EINVAL;
508
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700509 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700511 /* Check whether driver already requested for MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800512 if (dev->msix_enabled) {
513 printk(KERN_INFO "PCI: %s: Can't enable MSI. "
514 "Device already has MSI-X enabled\n",
515 pci_name(dev));
516 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 }
518 status = msi_capability_init(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 return status;
520}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100521EXPORT_SYMBOL(pci_enable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
523void pci_disable_msi(struct pci_dev* dev)
524{
525 struct msi_desc *entry;
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800526 int default_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700528 if (!pci_msi_enable)
529 return;
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700530 if (!dev)
531 return;
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700532
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700533 if (!dev->msi_enabled)
534 return;
535
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800536 msi_set_enable(dev, 0);
537 pci_intx(dev, 1); /* enable intx */
538 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700539
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700540 entry = get_irq_msi(dev->first_msi_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 if (!entry || !entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 return;
543 }
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700544
Michael Ellermane387b9e2007-03-22 21:51:27 +1100545 default_irq = entry->msi_attrib.default_irq;
546 msi_free_irq(dev, dev->first_msi_irq);
547
548 /* Restore dev->irq to its default pin-assertion irq */
549 dev->irq = default_irq;
550
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700551 dev->first_msi_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100553EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700555static int msi_free_irq(struct pci_dev* dev, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556{
557 struct msi_desc *entry;
558 int head, entry_nr, type;
559 void __iomem *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
Michael Ellerman7ede9c12007-03-22 21:51:34 +1100561 BUG_ON(irq_has_action(irq));
562
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700563 entry = get_irq_msi(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 if (!entry || entry->dev != dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 return -EINVAL;
566 }
567 type = entry->msi_attrib.type;
568 entry_nr = entry->msi_attrib.entry_nr;
569 head = entry->link.head;
570 base = entry->mask_base;
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700571 get_irq_msi(entry->link.head)->link.tail = entry->link.tail;
572 get_irq_msi(entry->link.tail)->link.head = entry->link.head;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700574 arch_teardown_msi_irq(irq);
Michael Ellerman3e916c02007-03-22 21:51:36 +1100575 kfree(entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577 if (type == PCI_CAP_ID_MSIX) {
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700578 writel(1, base + entry_nr * PCI_MSIX_ENTRY_SIZE +
579 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700581 if (head == irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 iounmap(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 }
584
585 return 0;
586}
587
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588/**
589 * pci_enable_msix - configure device's MSI-X capability structure
590 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700591 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700592 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 *
594 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700595 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 * MSI-X mode enabled on its hardware device function. A return of zero
597 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700598 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 * Or a return of > 0 indicates that driver request is exceeding the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700600 * of irqs available. Driver should use the returned value to re-send
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 * its request.
602 **/
603int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
604{
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700605 int status, pos, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700606 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Michael Ellermanb1e23032007-03-22 21:51:39 +1100609 if (!entries || pci_msi_supported(dev, PCI_CAP_ID_MSIX))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 return -EINVAL;
611
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700612 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 pci_read_config_word(dev, msi_control_reg(pos), &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 nr_entries = multi_msix_capable(control);
615 if (nvec > nr_entries)
616 return -EINVAL;
617
618 /* Check for any invalid entries */
619 for (i = 0; i < nvec; i++) {
620 if (entries[i].entry >= nr_entries)
621 return -EINVAL; /* invalid entry */
622 for (j = i + 1; j < nvec; j++) {
623 if (entries[i].entry == entries[j].entry)
624 return -EINVAL; /* duplicate entry */
625 }
626 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700627 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700628
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700629 /* Check whether driver already requested for MSI irq */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800630 if (dev->msi_enabled) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 printk(KERN_INFO "PCI: %s: Can't enable MSI-X. "
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700632 "Device already has an MSI irq assigned\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 return -EINVAL;
635 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 return status;
638}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100639EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100641static void msix_free_all_irqs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
Michael Ellerman54bc6c02007-03-22 21:51:27 +1100643 int irq, head, tail = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100645 irq = head = dev->first_msi_irq;
646 while (head != tail) {
647 tail = get_irq_msi(irq)->link.tail;
648
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100649 if (irq != head)
650 msi_free_irq(dev, irq);
651 irq = tail;
652 }
653 msi_free_irq(dev, irq);
654 dev->first_msi_irq = 0;
655}
656
657void pci_disable_msix(struct pci_dev* dev)
658{
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700659 if (!pci_msi_enable)
660 return;
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700661 if (!dev)
662 return;
663
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700664 if (!dev->msix_enabled)
665 return;
666
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800667 msix_set_enable(dev, 0);
668 pci_intx(dev, 1); /* enable intx */
669 dev->msix_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700670
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100671 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100673EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700676 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 * @dev: pointer to the pci_dev data structure of MSI(X) device function
678 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600679 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700680 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 * allocated for this device function, are reclaimed to unused state,
682 * which may be used later on.
683 **/
684void msi_remove_pci_irq_vectors(struct pci_dev* dev)
685{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 if (!pci_msi_enable || !dev)
687 return;
688
Michael Ellerman7ede9c12007-03-22 21:51:34 +1100689 if (dev->msi_enabled)
Michael Ellermanc31af392007-03-22 21:51:31 +1100690 msi_free_irq(dev, dev->first_msi_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100692 if (dev->msix_enabled)
693 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694}
695
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700696void pci_no_msi(void)
697{
698 pci_msi_enable = 0;
699}